1bb898558SAl Viro /* 2bb898558SAl Viro * This file is subject to the terms and conditions of the GNU General Public 3bb898558SAl Viro * License. See the file "COPYING" in the main directory of this archive 4bb898558SAl Viro * for more details. 5bb898558SAl Viro * 6bb898558SAl Viro * SGI UV architectural definitions 7bb898558SAl Viro * 85f40f7d9SDimitri Sivanich * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved. 9bb898558SAl Viro */ 10bb898558SAl Viro 1105e4d316SH. Peter Anvin #ifndef _ASM_X86_UV_UV_HUB_H 1205e4d316SH. Peter Anvin #define _ASM_X86_UV_UV_HUB_H 13bb898558SAl Viro 14bc5d9940SJack Steiner #ifdef CONFIG_X86_64 15bb898558SAl Viro #include <linux/numa.h> 16bb898558SAl Viro #include <linux/percpu.h> 17c08b6accSMike Travis #include <linux/timer.h> 188dc579e8SJack Steiner #include <linux/io.h> 19906f3b20SMike Travis #include <linux/topology.h> 20bb898558SAl Viro #include <asm/types.h> 21bb898558SAl Viro #include <asm/percpu.h> 224fb7d087SMike Travis #include <asm/uv/uv.h> 2366666e50SJack Steiner #include <asm/uv/uv_mmrs.h> 24c85375cdSMike Travis #include <asm/uv/bios.h> 2502dd0a06SRobin Holt #include <asm/irq_vectors.h> 2602dd0a06SRobin Holt #include <asm/io_apic.h> 27bb898558SAl Viro 28bb898558SAl Viro 29bb898558SAl Viro /* 30bb898558SAl Viro * Addressing Terminology 31bb898558SAl Viro * 32bb898558SAl Viro * M - The low M bits of a physical address represent the offset 33bb898558SAl Viro * into the blade local memory. RAM memory on a blade is physically 34bb898558SAl Viro * contiguous (although various IO spaces may punch holes in 35bb898558SAl Viro * it).. 36bb898558SAl Viro * 37bb898558SAl Viro * N - Number of bits in the node portion of a socket physical 38bb898558SAl Viro * address. 39bb898558SAl Viro * 40bb898558SAl Viro * NASID - network ID of a router, Mbrick or Cbrick. Nasid values of 41bb898558SAl Viro * routers always have low bit of 1, C/MBricks have low bit 42bb898558SAl Viro * equal to 0. Most addressing macros that target UV hub chips 43bb898558SAl Viro * right shift the NASID by 1 to exclude the always-zero bit. 44bb898558SAl Viro * NASIDs contain up to 15 bits. 45bb898558SAl Viro * 46bb898558SAl Viro * GNODE - NASID right shifted by 1 bit. Most mmrs contain gnodes instead 47bb898558SAl Viro * of nasids. 48bb898558SAl Viro * 49bb898558SAl Viro * PNODE - the low N bits of the GNODE. The PNODE is the most useful variant 50bb898558SAl Viro * of the nasid for socket usage. 51bb898558SAl Viro * 526a469e46SJack Steiner * GPA - (global physical address) a socket physical address converted 536a469e46SJack Steiner * so that it can be used by the GRU as a global address. Socket 546a469e46SJack Steiner * physical addresses 1) need additional NASID (node) bits added 556a469e46SJack Steiner * to the high end of the address, and 2) unaliased if the 566a469e46SJack Steiner * partition does not have a physical address 0. In addition, on 576a469e46SJack Steiner * UV2 rev 1, GPAs need the gnode left shifted to bits 39 or 40. 586a469e46SJack Steiner * 59bb898558SAl Viro * 60bb898558SAl Viro * NumaLink Global Physical Address Format: 61bb898558SAl Viro * +--------------------------------+---------------------+ 62bb898558SAl Viro * |00..000| GNODE | NodeOffset | 63bb898558SAl Viro * +--------------------------------+---------------------+ 64bb898558SAl Viro * |<-------53 - M bits --->|<--------M bits -----> 65bb898558SAl Viro * 66bb898558SAl Viro * M - number of node offset bits (35 .. 40) 67bb898558SAl Viro * 68bb898558SAl Viro * 69bb898558SAl Viro * Memory/UV-HUB Processor Socket Address Format: 70bb898558SAl Viro * +----------------+---------------+---------------------+ 71bb898558SAl Viro * |00..000000000000| PNODE | NodeOffset | 72bb898558SAl Viro * +----------------+---------------+---------------------+ 73bb898558SAl Viro * <--- N bits --->|<--------M bits -----> 74bb898558SAl Viro * 75bb898558SAl Viro * M - number of node offset bits (35 .. 40) 76bb898558SAl Viro * N - number of PNODE bits (0 .. 10) 77bb898558SAl Viro * 78bb898558SAl Viro * Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64). 79bb898558SAl Viro * The actual values are configuration dependent and are set at 80bb898558SAl Viro * boot time. M & N values are set by the hardware/BIOS at boot. 81bb898558SAl Viro * 82bb898558SAl Viro * 83bb898558SAl Viro * APICID format 84bb898558SAl Viro * NOTE!!!!!! This is the current format of the APICID. However, code 85bb898558SAl Viro * should assume that this will change in the future. Use functions 86bb898558SAl Viro * in this file for all APICID bit manipulations and conversion. 87bb898558SAl Viro * 88bb898558SAl Viro * 1111110000000000 89bb898558SAl Viro * 5432109876543210 902a919596SJack Steiner * pppppppppplc0cch Nehalem-EX (12 bits in hdw reg) 912a919596SJack Steiner * ppppppppplcc0cch Westmere-EX (12 bits in hdw reg) 922a919596SJack Steiner * pppppppppppcccch SandyBridge (15 bits in hdw reg) 93bb898558SAl Viro * sssssssssss 94bb898558SAl Viro * 95bb898558SAl Viro * p = pnode bits 96bb898558SAl Viro * l = socket number on board 97bb898558SAl Viro * c = core 98bb898558SAl Viro * h = hyperthread 99bb898558SAl Viro * s = bits that are in the SOCKET_ID CSR 100bb898558SAl Viro * 1012a919596SJack Steiner * Note: Processor may support fewer bits in the APICID register. The ACPI 102bb898558SAl Viro * tables hold all 16 bits. Software needs to be aware of this. 103bb898558SAl Viro * 104bb898558SAl Viro * Unless otherwise specified, all references to APICID refer to 105bb898558SAl Viro * the FULL value contained in ACPI tables, not the subset in the 106bb898558SAl Viro * processor APICID register. 107bb898558SAl Viro */ 108bb898558SAl Viro 109bb898558SAl Viro /* 110bb898558SAl Viro * Maximum number of bricks in all partitions and in all coherency domains. 111bb898558SAl Viro * This is the total number of bricks accessible in the numalink fabric. It 112bb898558SAl Viro * includes all C & M bricks. Routers are NOT included. 113bb898558SAl Viro * 114bb898558SAl Viro * This value is also the value of the maximum number of non-router NASIDs 115bb898558SAl Viro * in the numalink fabric. 116bb898558SAl Viro * 117bb898558SAl Viro * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused. 118bb898558SAl Viro */ 119bb898558SAl Viro #define UV_MAX_NUMALINK_BLADES 16384 120bb898558SAl Viro 121bb898558SAl Viro /* 122bb898558SAl Viro * Maximum number of C/Mbricks within a software SSI (hardware may support 123bb898558SAl Viro * more). 124bb898558SAl Viro */ 125bb898558SAl Viro #define UV_MAX_SSI_BLADES 256 126bb898558SAl Viro 127bb898558SAl Viro /* 128bb898558SAl Viro * The largest possible NASID of a C or M brick (+ 2) 129bb898558SAl Viro */ 1301d21e6e3SRobin Holt #define UV_MAX_NASID_VALUE (UV_MAX_NUMALINK_BLADES * 2) 131bb898558SAl Viro 132d38bb135SMike Travis /* System Controller Interface Reg info */ 1337f1baa06SMike Travis struct uv_scir_s { 1347f1baa06SMike Travis struct timer_list timer; 1357f1baa06SMike Travis unsigned long offset; 1367f1baa06SMike Travis unsigned long last; 1377f1baa06SMike Travis unsigned long idle_on; 1387f1baa06SMike Travis unsigned long idle_off; 1397f1baa06SMike Travis unsigned char state; 1407f1baa06SMike Travis unsigned char enabled; 1417f1baa06SMike Travis }; 1427f1baa06SMike Travis 143c85375cdSMike Travis /* GAM (globally addressed memory) range table */ 144c85375cdSMike Travis struct uv_gam_range_s { 145c85375cdSMike Travis u32 limit; /* PA bits 56:26 (GAM_RANGE_SHFT) */ 146c85375cdSMike Travis u16 nasid; /* node's global physical address */ 147c85375cdSMike Travis s8 base; /* entry index of node's base addr */ 148c85375cdSMike Travis u8 reserved; 149c85375cdSMike Travis }; 150c85375cdSMike Travis 151bb898558SAl Viro /* 152bb898558SAl Viro * The following defines attributes of the HUB chip. These attributes are 1530045ddd2SMike Travis * frequently referenced and are kept in a common per hub struct. 1540045ddd2SMike Travis * After setup, the struct is read only, so it should be readily 1550045ddd2SMike Travis * available in the L3 cache on the cpu socket for the node. 156bb898558SAl Viro */ 157bb898558SAl Viro struct uv_hub_info_s { 158bb898558SAl Viro unsigned long global_mmr_base; 1591de329c1SMike Travis unsigned long global_mmr_shift; 160bb898558SAl Viro unsigned long gpa_mask; 1616e27b91cSMike Travis unsigned short *socket_to_node; 1626e27b91cSMike Travis unsigned short *socket_to_pnode; 1636e27b91cSMike Travis unsigned short *pnode_to_socket; 164c85375cdSMike Travis struct uv_gam_range_s *gr_table; 1651de329c1SMike Travis unsigned short min_socket; 1661de329c1SMike Travis unsigned short min_pnode; 167c85375cdSMike Travis unsigned char m_val; 168c85375cdSMike Travis unsigned char n_val; 169c85375cdSMike Travis unsigned char gr_table_len; 1702a919596SJack Steiner unsigned char hub_revision; 1712a919596SJack Steiner unsigned char apic_pnode_shift; 1721de329c1SMike Travis unsigned char gpa_shift; 1736a469e46SJack Steiner unsigned char m_shift; 1746a469e46SJack Steiner unsigned char n_lshift; 1751de329c1SMike Travis unsigned int gnode_extra; 176bb898558SAl Viro unsigned long gnode_upper; 177bb898558SAl Viro unsigned long lowmem_remap_top; 178bb898558SAl Viro unsigned long lowmem_remap_base; 1791de329c1SMike Travis unsigned long global_gru_base; 1801de329c1SMike Travis unsigned long global_gru_shift; 181bb898558SAl Viro unsigned short pnode; 182bb898558SAl Viro unsigned short pnode_mask; 183bb898558SAl Viro unsigned short coherency_domain_number; 184bb898558SAl Viro unsigned short numa_blade_id; 185906f3b20SMike Travis unsigned short nr_possible_cpus; 186906f3b20SMike Travis unsigned short nr_online_cpus; 187906f3b20SMike Travis short memory_nid; 188bb898558SAl Viro }; 1897f1baa06SMike Travis 1900045ddd2SMike Travis /* CPU specific info with a pointer to the hub common info struct */ 1910045ddd2SMike Travis struct uv_cpu_info_s { 1920045ddd2SMike Travis void *p_uv_hub_info; 1930045ddd2SMike Travis unsigned char blade_cpu_id; 1940045ddd2SMike Travis struct uv_scir_s scir; 1950045ddd2SMike Travis }; 1960045ddd2SMike Travis DECLARE_PER_CPU(struct uv_cpu_info_s, __uv_cpu_info); 1970045ddd2SMike Travis 1980045ddd2SMike Travis #define uv_cpu_info this_cpu_ptr(&__uv_cpu_info) 1990045ddd2SMike Travis #define uv_cpu_info_per(cpu) (&per_cpu(__uv_cpu_info, cpu)) 2000045ddd2SMike Travis 201d38bb135SMike Travis #define uv_scir_info (&uv_cpu_info->scir) 202d38bb135SMike Travis #define uv_cpu_scir_info(cpu) (&uv_cpu_info_per(cpu)->scir) 203d38bb135SMike Travis 2043edcf2ffSMike Travis /* Node specific hub common info struct */ 2053edcf2ffSMike Travis extern void **__uv_hub_info_list; 2063edcf2ffSMike Travis static inline struct uv_hub_info_s *uv_hub_info_list(int node) 2073edcf2ffSMike Travis { 2083edcf2ffSMike Travis return (struct uv_hub_info_s *)__uv_hub_info_list[node]; 2093edcf2ffSMike Travis } 2103edcf2ffSMike Travis 2113edcf2ffSMike Travis static inline struct uv_hub_info_s *_uv_hub_info(void) 2123edcf2ffSMike Travis { 2133edcf2ffSMike Travis return (struct uv_hub_info_s *)uv_cpu_info->p_uv_hub_info; 2143edcf2ffSMike Travis } 2153edcf2ffSMike Travis #define uv_hub_info _uv_hub_info() 2163edcf2ffSMike Travis 2173edcf2ffSMike Travis static inline struct uv_hub_info_s *uv_cpu_hub_info(int cpu) 2183edcf2ffSMike Travis { 2193edcf2ffSMike Travis return (struct uv_hub_info_s *)uv_cpu_info_per(cpu)->p_uv_hub_info; 2203edcf2ffSMike Travis } 2213edcf2ffSMike Travis 2223edcf2ffSMike Travis #define UV_HUB_INFO_VERSION 0x7150 2233edcf2ffSMike Travis extern int uv_hub_info_version(void); 2243edcf2ffSMike Travis static inline int uv_hub_info_check(int version) 2253edcf2ffSMike Travis { 2263edcf2ffSMike Travis if (uv_hub_info_version() == version) 2273edcf2ffSMike Travis return 0; 2283edcf2ffSMike Travis 2293edcf2ffSMike Travis pr_crit("UV: uv_hub_info version(%x) mismatch, expecting(%x)\n", 2303edcf2ffSMike Travis uv_hub_info_version(), version); 2313edcf2ffSMike Travis 2323edcf2ffSMike Travis BUG(); /* Catastrophic - cannot continue on unknown UV system */ 2333edcf2ffSMike Travis } 2343edcf2ffSMike Travis #define _uv_hub_info_check() uv_hub_info_check(UV_HUB_INFO_VERSION) 2353edcf2ffSMike Travis 2362a919596SJack Steiner /* 2370045ddd2SMike Travis * HUB revision ranges for each UV HUB architecture. 2382a919596SJack Steiner * This is a software convention - NOT the hardware revision numbers in 2392a919596SJack Steiner * the hub chip. 2402a919596SJack Steiner */ 2412a919596SJack Steiner #define UV1_HUB_REVISION_BASE 1 2422a919596SJack Steiner #define UV2_HUB_REVISION_BASE 3 2436edbd471SMike Travis #define UV3_HUB_REVISION_BASE 5 244eb1e3461SMike Travis #define UV4_HUB_REVISION_BASE 7 2458078d195SMike Travis #define UV4A_HUB_REVISION_BASE 8 /* UV4 (fixed) rev 2 */ 2462a919596SJack Steiner 2474fb7d087SMike Travis /* WARNING: UVx_HUB_IS_SUPPORTED defines are deprecated and will be removed */ 2484fb7d087SMike Travis static inline int is_uv1_hub(void) 2494fb7d087SMike Travis { 250e0ee1c97SMike Travis #ifdef UV1_HUB_IS_SUPPORTED 2514fb7d087SMike Travis return is_uv_hubbed(uv(1)); 252e0ee1c97SMike Travis #else 253e0ee1c97SMike Travis return 0; 254e0ee1c97SMike Travis #endif 2554fb7d087SMike Travis } 2562a919596SJack Steiner 2574fb7d087SMike Travis static inline int is_uv2_hub(void) 2584fb7d087SMike Travis { 259e0ee1c97SMike Travis #ifdef UV2_HUB_IS_SUPPORTED 2604fb7d087SMike Travis return is_uv_hubbed(uv(2)); 261e0ee1c97SMike Travis #else 262e0ee1c97SMike Travis return 0; 263e0ee1c97SMike Travis #endif 2644fb7d087SMike Travis } 2656edbd471SMike Travis 2664fb7d087SMike Travis static inline int is_uv3_hub(void) 2674fb7d087SMike Travis { 268e0ee1c97SMike Travis #ifdef UV3_HUB_IS_SUPPORTED 2694fb7d087SMike Travis return is_uv_hubbed(uv(3)); 270e0ee1c97SMike Travis #else 271e0ee1c97SMike Travis return 0; 272e0ee1c97SMike Travis #endif 2734fb7d087SMike Travis } 2746edbd471SMike Travis 2758078d195SMike Travis /* First test "is UV4A", then "is UV4" */ 2764fb7d087SMike Travis static inline int is_uv4a_hub(void) 2774fb7d087SMike Travis { 2788078d195SMike Travis #ifdef UV4A_HUB_IS_SUPPORTED 2794fb7d087SMike Travis if (is_uv_hubbed(uv(4))) 2804fb7d087SMike Travis return (uv_hub_info->hub_revision == UV4A_HUB_REVISION_BASE); 2814fb7d087SMike Travis #endif 2828078d195SMike Travis return 0; 2838078d195SMike Travis } 2848078d195SMike Travis 2854fb7d087SMike Travis static inline int is_uv4_hub(void) 2864fb7d087SMike Travis { 287eb1e3461SMike Travis #ifdef UV4_HUB_IS_SUPPORTED 2884fb7d087SMike Travis return is_uv_hubbed(uv(4)); 289eb1e3461SMike Travis #else 290eb1e3461SMike Travis return 0; 291eb1e3461SMike Travis #endif 2924fb7d087SMike Travis } 293eb1e3461SMike Travis 2946edbd471SMike Travis static inline int is_uvx_hub(void) 2956edbd471SMike Travis { 2964fb7d087SMike Travis return (is_uv_hubbed(-2) >= uv(2)); 297e0ee1c97SMike Travis } 298e0ee1c97SMike Travis 299e0ee1c97SMike Travis static inline int is_uv_hub(void) 300e0ee1c97SMike Travis { 3014fb7d087SMike Travis return is_uv1_hub() || is_uvx_hub(); 3022a919596SJack Steiner } 3032a919596SJack Steiner 304c8f730b1SRuss Anderson union uvh_apicid { 305c8f730b1SRuss Anderson unsigned long v; 306c8f730b1SRuss Anderson struct uvh_apicid_s { 307c8f730b1SRuss Anderson unsigned long local_apic_mask : 24; 308c8f730b1SRuss Anderson unsigned long local_apic_shift : 5; 309c8f730b1SRuss Anderson unsigned long unused1 : 3; 310c8f730b1SRuss Anderson unsigned long pnode_mask : 24; 311c8f730b1SRuss Anderson unsigned long pnode_shift : 5; 312c8f730b1SRuss Anderson unsigned long unused2 : 3; 313c8f730b1SRuss Anderson } s; 314c8f730b1SRuss Anderson }; 315c8f730b1SRuss Anderson 316bb898558SAl Viro /* 317bb898558SAl Viro * Local & Global MMR space macros. 318bb898558SAl Viro * Note: macros are intended to be used ONLY by inline functions 319bb898558SAl Viro * in this file - not by other kernel code. 320bb898558SAl Viro * n - NASID (full 15-bit global nasid) 321bb898558SAl Viro * g - GNODE (full 15-bit global nasid, right shifted 1) 322bb898558SAl Viro * p - PNODE (local part of nsids, right shifted 1) 323bb898558SAl Viro */ 324bb898558SAl Viro #define UV_NASID_TO_PNODE(n) (((n) >> 1) & uv_hub_info->pnode_mask) 325c4ed3f04SJack Steiner #define UV_PNODE_TO_GNODE(p) ((p) |uv_hub_info->gnode_extra) 326c4ed3f04SJack Steiner #define UV_PNODE_TO_NASID(p) (UV_PNODE_TO_GNODE(p) << 1) 327bb898558SAl Viro 3282a919596SJack Steiner #define UV1_LOCAL_MMR_BASE 0xf4000000UL 3292a919596SJack Steiner #define UV1_GLOBAL_MMR32_BASE 0xf8000000UL 3302a919596SJack Steiner #define UV1_LOCAL_MMR_SIZE (64UL * 1024 * 1024) 3312a919596SJack Steiner #define UV1_GLOBAL_MMR32_SIZE (64UL * 1024 * 1024) 3322a919596SJack Steiner 3332a919596SJack Steiner #define UV2_LOCAL_MMR_BASE 0xfa000000UL 3342a919596SJack Steiner #define UV2_GLOBAL_MMR32_BASE 0xfc000000UL 3352a919596SJack Steiner #define UV2_LOCAL_MMR_SIZE (32UL * 1024 * 1024) 3362a919596SJack Steiner #define UV2_GLOBAL_MMR32_SIZE (32UL * 1024 * 1024) 3372a919596SJack Steiner 3386edbd471SMike Travis #define UV3_LOCAL_MMR_BASE 0xfa000000UL 3396edbd471SMike Travis #define UV3_GLOBAL_MMR32_BASE 0xfc000000UL 3406edbd471SMike Travis #define UV3_LOCAL_MMR_SIZE (32UL * 1024 * 1024) 3416edbd471SMike Travis #define UV3_GLOBAL_MMR32_SIZE (32UL * 1024 * 1024) 3426edbd471SMike Travis 343eb1e3461SMike Travis #define UV4_LOCAL_MMR_BASE 0xfa000000UL 344eb1e3461SMike Travis #define UV4_GLOBAL_MMR32_BASE 0xfc000000UL 345eb1e3461SMike Travis #define UV4_LOCAL_MMR_SIZE (32UL * 1024 * 1024) 346eb1e3461SMike Travis #define UV4_GLOBAL_MMR32_SIZE (16UL * 1024 * 1024) 347eb1e3461SMike Travis 348eb1e3461SMike Travis #define UV_LOCAL_MMR_BASE ( \ 349eb1e3461SMike Travis is_uv1_hub() ? UV1_LOCAL_MMR_BASE : \ 350eb1e3461SMike Travis is_uv2_hub() ? UV2_LOCAL_MMR_BASE : \ 351eb1e3461SMike Travis is_uv3_hub() ? UV3_LOCAL_MMR_BASE : \ 352eb1e3461SMike Travis /*is_uv4_hub*/ UV4_LOCAL_MMR_BASE) 353eb1e3461SMike Travis 354eb1e3461SMike Travis #define UV_GLOBAL_MMR32_BASE ( \ 355eb1e3461SMike Travis is_uv1_hub() ? UV1_GLOBAL_MMR32_BASE : \ 356eb1e3461SMike Travis is_uv2_hub() ? UV2_GLOBAL_MMR32_BASE : \ 357eb1e3461SMike Travis is_uv3_hub() ? UV3_GLOBAL_MMR32_BASE : \ 358eb1e3461SMike Travis /*is_uv4_hub*/ UV4_GLOBAL_MMR32_BASE) 359eb1e3461SMike Travis 360eb1e3461SMike Travis #define UV_LOCAL_MMR_SIZE ( \ 361eb1e3461SMike Travis is_uv1_hub() ? UV1_LOCAL_MMR_SIZE : \ 362eb1e3461SMike Travis is_uv2_hub() ? UV2_LOCAL_MMR_SIZE : \ 363eb1e3461SMike Travis is_uv3_hub() ? UV3_LOCAL_MMR_SIZE : \ 364eb1e3461SMike Travis /*is_uv4_hub*/ UV4_LOCAL_MMR_SIZE) 365eb1e3461SMike Travis 366eb1e3461SMike Travis #define UV_GLOBAL_MMR32_SIZE ( \ 367eb1e3461SMike Travis is_uv1_hub() ? UV1_GLOBAL_MMR32_SIZE : \ 368eb1e3461SMike Travis is_uv2_hub() ? UV2_GLOBAL_MMR32_SIZE : \ 369eb1e3461SMike Travis is_uv3_hub() ? UV3_GLOBAL_MMR32_SIZE : \ 370eb1e3461SMike Travis /*is_uv4_hub*/ UV4_GLOBAL_MMR32_SIZE) 371eb1e3461SMike Travis 372bb898558SAl Viro #define UV_GLOBAL_MMR64_BASE (uv_hub_info->global_mmr_base) 373bb898558SAl Viro 37456abcf24SJack Steiner #define UV_GLOBAL_GRU_MMR_BASE 0x4000000 37556abcf24SJack Steiner 376bb898558SAl Viro #define UV_GLOBAL_MMR32_PNODE_SHIFT 15 3771de329c1SMike Travis #define _UV_GLOBAL_MMR64_PNODE_SHIFT 26 3781de329c1SMike Travis #define UV_GLOBAL_MMR64_PNODE_SHIFT (uv_hub_info->global_mmr_shift) 379bb898558SAl Viro 380bb898558SAl Viro #define UV_GLOBAL_MMR32_PNODE_BITS(p) ((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT)) 381bb898558SAl Viro 382bb898558SAl Viro #define UV_GLOBAL_MMR64_PNODE_BITS(p) \ 38367e83f30SJack Steiner (((unsigned long)(p)) << UV_GLOBAL_MMR64_PNODE_SHIFT) 384bb898558SAl Viro 385c8f730b1SRuss Anderson #define UVH_APICID 0x002D0E00L 386bb898558SAl Viro #define UV_APIC_PNODE_SHIFT 6 387bb898558SAl Viro 3888191c9f6SDimitri Sivanich #define UV_APICID_HIBIT_MASK 0xffff0000 3898191c9f6SDimitri Sivanich 3907f1baa06SMike Travis /* Local Bus from cpu's perspective */ 3917f1baa06SMike Travis #define LOCAL_BUS_BASE 0x1c00000 3927f1baa06SMike Travis #define LOCAL_BUS_SIZE (4 * 1024 * 1024) 3937f1baa06SMike Travis 3947f1baa06SMike Travis /* 3957f1baa06SMike Travis * System Controller Interface Reg 3967f1baa06SMike Travis * 3977f1baa06SMike Travis * Note there are NO leds on a UV system. This register is only 3987f1baa06SMike Travis * used by the system controller to monitor system-wide operation. 3997f1baa06SMike Travis * There are 64 regs per node. With Nahelem cpus (2 cores per node, 4007f1baa06SMike Travis * 8 cpus per core, 2 threads per cpu) there are 32 cpu threads on 4017f1baa06SMike Travis * a node. 4027f1baa06SMike Travis * 4037f1baa06SMike Travis * The window is located at top of ACPI MMR space 4047f1baa06SMike Travis */ 4057f1baa06SMike Travis #define SCIR_WINDOW_COUNT 64 4067f1baa06SMike Travis #define SCIR_LOCAL_MMR_BASE (LOCAL_BUS_BASE + \ 4077f1baa06SMike Travis LOCAL_BUS_SIZE - \ 4087f1baa06SMike Travis SCIR_WINDOW_COUNT) 4097f1baa06SMike Travis 4107f1baa06SMike Travis #define SCIR_CPU_HEARTBEAT 0x01 /* timer interrupt */ 4117f1baa06SMike Travis #define SCIR_CPU_ACTIVITY 0x02 /* not idle */ 4127f1baa06SMike Travis #define SCIR_CPU_HB_INTERVAL (HZ) /* once per second */ 4137f1baa06SMike Travis 4148661984fSDimitri Sivanich /* Loop through all installed blades */ 4158661984fSDimitri Sivanich #define for_each_possible_blade(bid) \ 4168661984fSDimitri Sivanich for ((bid) = 0; (bid) < uv_num_possible_blades(); (bid)++) 4178661984fSDimitri Sivanich 418bb898558SAl Viro /* 419bb898558SAl Viro * Macros for converting between kernel virtual addresses, socket local physical 420bb898558SAl Viro * addresses, and UV global physical addresses. 421bb898558SAl Viro * Note: use the standard __pa() & __va() macros for converting 422bb898558SAl Viro * between socket virtual and socket physical addresses. 423bb898558SAl Viro */ 424bb898558SAl Viro 425c85375cdSMike Travis /* global bits offset - number of local address bits in gpa for this UV arch */ 426c85375cdSMike Travis static inline unsigned int uv_gpa_shift(void) 427c85375cdSMike Travis { 428c85375cdSMike Travis return uv_hub_info->gpa_shift; 429c85375cdSMike Travis } 430c85375cdSMike Travis #define _uv_gpa_shift 431c85375cdSMike Travis 432c85375cdSMike Travis /* Find node that has the address range that contains global address */ 433c85375cdSMike Travis static inline struct uv_gam_range_s *uv_gam_range(unsigned long pa) 434c85375cdSMike Travis { 435c85375cdSMike Travis struct uv_gam_range_s *gr = uv_hub_info->gr_table; 436c85375cdSMike Travis unsigned long pal = (pa & uv_hub_info->gpa_mask) >> UV_GAM_RANGE_SHFT; 437c85375cdSMike Travis int i, num = uv_hub_info->gr_table_len; 438c85375cdSMike Travis 439c85375cdSMike Travis if (gr) { 440c85375cdSMike Travis for (i = 0; i < num; i++, gr++) { 441c85375cdSMike Travis if (pal < gr->limit) 442c85375cdSMike Travis return gr; 443c85375cdSMike Travis } 444c85375cdSMike Travis } 445c85375cdSMike Travis pr_crit("UV: GAM Range for 0x%lx not found at %p!\n", pa, gr); 446c85375cdSMike Travis BUG(); 447c85375cdSMike Travis } 448c85375cdSMike Travis 449c85375cdSMike Travis /* Return base address of node that contains global address */ 450c85375cdSMike Travis static inline unsigned long uv_gam_range_base(unsigned long pa) 451c85375cdSMike Travis { 452c85375cdSMike Travis struct uv_gam_range_s *gr = uv_gam_range(pa); 453c85375cdSMike Travis int base = gr->base; 454c85375cdSMike Travis 455c85375cdSMike Travis if (base < 0) 456c85375cdSMike Travis return 0UL; 457c85375cdSMike Travis 458c85375cdSMike Travis return uv_hub_info->gr_table[base].limit; 459c85375cdSMike Travis } 460c85375cdSMike Travis 461c85375cdSMike Travis /* socket phys RAM --> UV global NASID (UV4+) */ 462c85375cdSMike Travis static inline unsigned long uv_soc_phys_ram_to_nasid(unsigned long paddr) 463c85375cdSMike Travis { 464c85375cdSMike Travis return uv_gam_range(paddr)->nasid; 465c85375cdSMike Travis } 466c85375cdSMike Travis #define _uv_soc_phys_ram_to_nasid 467c85375cdSMike Travis 468c85375cdSMike Travis /* socket virtual --> UV global NASID (UV4+) */ 469c85375cdSMike Travis static inline unsigned long uv_gpa_nasid(void *v) 470c85375cdSMike Travis { 471c85375cdSMike Travis return uv_soc_phys_ram_to_nasid(__pa(v)); 472c85375cdSMike Travis } 473c85375cdSMike Travis 474bb898558SAl Viro /* socket phys RAM --> UV global physical address */ 475bb898558SAl Viro static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr) 476bb898558SAl Viro { 477c85375cdSMike Travis unsigned int m_val = uv_hub_info->m_val; 478c85375cdSMike Travis 479bb898558SAl Viro if (paddr < uv_hub_info->lowmem_remap_top) 480189f67c4SJack Steiner paddr |= uv_hub_info->lowmem_remap_base; 481ad483005SMike Travis 482ad483005SMike Travis if (m_val) { 4836a469e46SJack Steiner paddr |= uv_hub_info->gnode_upper; 484c85375cdSMike Travis paddr = ((paddr << uv_hub_info->m_shift) 485c85375cdSMike Travis >> uv_hub_info->m_shift) | 486c85375cdSMike Travis ((paddr >> uv_hub_info->m_val) 487c85375cdSMike Travis << uv_hub_info->n_lshift); 488ad483005SMike Travis } else { 489c85375cdSMike Travis paddr |= uv_soc_phys_ram_to_nasid(paddr) 490c85375cdSMike Travis << uv_hub_info->gpa_shift; 491ad483005SMike Travis } 4926a469e46SJack Steiner return paddr; 493bb898558SAl Viro } 494bb898558SAl Viro 495bb898558SAl Viro /* socket virtual --> UV global physical address */ 496bb898558SAl Viro static inline unsigned long uv_gpa(void *v) 497bb898558SAl Viro { 498189f67c4SJack Steiner return uv_soc_phys_ram_to_gpa(__pa(v)); 499bb898558SAl Viro } 500bb898558SAl Viro 501fae419f2SRobin Holt /* Top two bits indicate the requested address is in MMR space. */ 502fae419f2SRobin Holt static inline int 503fae419f2SRobin Holt uv_gpa_in_mmr_space(unsigned long gpa) 504fae419f2SRobin Holt { 505fae419f2SRobin Holt return (gpa >> 62) == 0x3UL; 506fae419f2SRobin Holt } 507fae419f2SRobin Holt 508729d69e6SRobin Holt /* UV global physical address --> socket phys RAM */ 509729d69e6SRobin Holt static inline unsigned long uv_gpa_to_soc_phys_ram(unsigned long gpa) 510729d69e6SRobin Holt { 5115a51467bSRuss Anderson unsigned long paddr; 512729d69e6SRobin Holt unsigned long remap_base = uv_hub_info->lowmem_remap_base; 513729d69e6SRobin Holt unsigned long remap_top = uv_hub_info->lowmem_remap_top; 514c85375cdSMike Travis unsigned int m_val = uv_hub_info->m_val; 515729d69e6SRobin Holt 516c85375cdSMike Travis if (m_val) 5176a469e46SJack Steiner gpa = ((gpa << uv_hub_info->m_shift) >> uv_hub_info->m_shift) | 5186a469e46SJack Steiner ((gpa >> uv_hub_info->n_lshift) << uv_hub_info->m_val); 519c85375cdSMike Travis 5205a51467bSRuss Anderson paddr = gpa & uv_hub_info->gpa_mask; 521729d69e6SRobin Holt if (paddr >= remap_base && paddr < remap_base + remap_top) 522729d69e6SRobin Holt paddr -= remap_base; 523729d69e6SRobin Holt return paddr; 524729d69e6SRobin Holt } 525729d69e6SRobin Holt 526906f3b20SMike Travis /* gpa -> gnode */ 5271d21e6e3SRobin Holt static inline unsigned long uv_gpa_to_gnode(unsigned long gpa) 5281d21e6e3SRobin Holt { 529c85375cdSMike Travis unsigned int n_lshift = uv_hub_info->n_lshift; 530c85375cdSMike Travis 531c85375cdSMike Travis if (n_lshift) 532c85375cdSMike Travis return gpa >> n_lshift; 533c85375cdSMike Travis 534c85375cdSMike Travis return uv_gam_range(gpa)->nasid >> 1; 5351d21e6e3SRobin Holt } 5361d21e6e3SRobin Holt 5371d21e6e3SRobin Holt /* gpa -> pnode */ 5381d21e6e3SRobin Holt static inline int uv_gpa_to_pnode(unsigned long gpa) 5391d21e6e3SRobin Holt { 540906f3b20SMike Travis return uv_gpa_to_gnode(gpa) & uv_hub_info->pnode_mask; 5411d21e6e3SRobin Holt } 5421d21e6e3SRobin Holt 5436a469e46SJack Steiner /* gpa -> node offset */ 5446a469e46SJack Steiner static inline unsigned long uv_gpa_to_offset(unsigned long gpa) 5456a469e46SJack Steiner { 546c85375cdSMike Travis unsigned int m_shift = uv_hub_info->m_shift; 547c85375cdSMike Travis 548c85375cdSMike Travis if (m_shift) 549c85375cdSMike Travis return (gpa << m_shift) >> m_shift; 550c85375cdSMike Travis 551c85375cdSMike Travis return (gpa & uv_hub_info->gpa_mask) - uv_gam_range_base(gpa); 552c85375cdSMike Travis } 553c85375cdSMike Travis 554c85375cdSMike Travis /* Convert socket to node */ 555c85375cdSMike Travis static inline int _uv_socket_to_node(int socket, unsigned short *s2nid) 556c85375cdSMike Travis { 557c85375cdSMike Travis return s2nid ? s2nid[socket - uv_hub_info->min_socket] : socket; 558c85375cdSMike Travis } 559c85375cdSMike Travis 560c85375cdSMike Travis static inline int uv_socket_to_node(int socket) 561c85375cdSMike Travis { 562c85375cdSMike Travis return _uv_socket_to_node(socket, uv_hub_info->socket_to_node); 5636a469e46SJack Steiner } 5646a469e46SJack Steiner 565bb898558SAl Viro /* pnode, offset --> socket virtual */ 566bb898558SAl Viro static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset) 567bb898558SAl Viro { 568c85375cdSMike Travis unsigned int m_val = uv_hub_info->m_val; 569c85375cdSMike Travis unsigned long base; 570c85375cdSMike Travis unsigned short sockid, node, *p2s; 571bb898558SAl Viro 572c85375cdSMike Travis if (m_val) 573c85375cdSMike Travis return __va(((unsigned long)pnode << m_val) | offset); 5746e27b91cSMike Travis 575c85375cdSMike Travis p2s = uv_hub_info->pnode_to_socket; 576c85375cdSMike Travis sockid = p2s ? p2s[pnode - uv_hub_info->min_pnode] : pnode; 577c85375cdSMike Travis node = uv_socket_to_node(sockid); 578c85375cdSMike Travis 579c85375cdSMike Travis /* limit address of previous socket is our base, except node 0 is 0 */ 580c85375cdSMike Travis if (!node) 581c85375cdSMike Travis return __va((unsigned long)offset); 582c85375cdSMike Travis 583c85375cdSMike Travis base = (unsigned long)(uv_hub_info->gr_table[node - 1].limit); 584c85375cdSMike Travis return __va(base << UV_GAM_RANGE_SHFT | offset); 5856e27b91cSMike Travis } 5866e27b91cSMike Travis 5876e27b91cSMike Travis /* Extract/Convert a PNODE from an APICID (full apicid, not processor subset) */ 588bb898558SAl Viro static inline int uv_apicid_to_pnode(int apicid) 589bb898558SAl Viro { 5906e27b91cSMike Travis int pnode = apicid >> uv_hub_info->apic_pnode_shift; 5916e27b91cSMike Travis unsigned short *s2pn = uv_hub_info->socket_to_pnode; 5926e27b91cSMike Travis 5936e27b91cSMike Travis return s2pn ? s2pn[pnode - uv_hub_info->min_socket] : pnode; 594bb898558SAl Viro } 595bb898558SAl Viro 596906f3b20SMike Travis /* Convert an apicid to the socket number on the blade */ 5972a919596SJack Steiner static inline int uv_apicid_to_socket(int apicid) 5982a919596SJack Steiner { 5992a919596SJack Steiner if (is_uv1_hub()) 6002a919596SJack Steiner return (apicid >> (uv_hub_info->apic_pnode_shift - 1)) & 1; 6012a919596SJack Steiner else 6022a919596SJack Steiner return 0; 6032a919596SJack Steiner } 6042a919596SJack Steiner 6052a919596SJack Steiner /* 606bb898558SAl Viro * Access global MMRs using the low memory MMR32 space. This region supports 607bb898558SAl Viro * faster MMR access but not all MMRs are accessible in this space. 608bb898558SAl Viro */ 60939d30770SMike Travis static inline unsigned long *uv_global_mmr32_address(int pnode, unsigned long offset) 610bb898558SAl Viro { 611bb898558SAl Viro return __va(UV_GLOBAL_MMR32_BASE | 612bb898558SAl Viro UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset); 613bb898558SAl Viro } 614bb898558SAl Viro 61539d30770SMike Travis static inline void uv_write_global_mmr32(int pnode, unsigned long offset, unsigned long val) 616bb898558SAl Viro { 6178dc579e8SJack Steiner writeq(val, uv_global_mmr32_address(pnode, offset)); 618bb898558SAl Viro } 619bb898558SAl Viro 62039d30770SMike Travis static inline unsigned long uv_read_global_mmr32(int pnode, unsigned long offset) 621bb898558SAl Viro { 6228dc579e8SJack Steiner return readq(uv_global_mmr32_address(pnode, offset)); 623bb898558SAl Viro } 624bb898558SAl Viro 625bb898558SAl Viro /* 626bb898558SAl Viro * Access Global MMR space using the MMR space located at the top of physical 627bb898558SAl Viro * memory. 628bb898558SAl Viro */ 629a289cc7cSRandy Dunlap static inline volatile void __iomem *uv_global_mmr64_address(int pnode, unsigned long offset) 630bb898558SAl Viro { 631bb898558SAl Viro return __va(UV_GLOBAL_MMR64_BASE | 632bb898558SAl Viro UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset); 633bb898558SAl Viro } 634bb898558SAl Viro 63539d30770SMike Travis static inline void uv_write_global_mmr64(int pnode, unsigned long offset, unsigned long val) 636bb898558SAl Viro { 6378dc579e8SJack Steiner writeq(val, uv_global_mmr64_address(pnode, offset)); 638bb898558SAl Viro } 639bb898558SAl Viro 64039d30770SMike Travis static inline unsigned long uv_read_global_mmr64(int pnode, unsigned long offset) 641bb898558SAl Viro { 6428dc579e8SJack Steiner return readq(uv_global_mmr64_address(pnode, offset)); 643bb898558SAl Viro } 644bb898558SAl Viro 64539d30770SMike Travis static inline void uv_write_global_mmr8(int pnode, unsigned long offset, unsigned char val) 64639d30770SMike Travis { 64739d30770SMike Travis writeb(val, uv_global_mmr64_address(pnode, offset)); 64839d30770SMike Travis } 64939d30770SMike Travis 65039d30770SMike Travis static inline unsigned char uv_read_global_mmr8(int pnode, unsigned long offset) 65139d30770SMike Travis { 65239d30770SMike Travis return readb(uv_global_mmr64_address(pnode, offset)); 65339d30770SMike Travis } 65439d30770SMike Travis 65556abcf24SJack Steiner /* 656bb898558SAl Viro * Access hub local MMRs. Faster than using global space but only local MMRs 657bb898558SAl Viro * are accessible. 658bb898558SAl Viro */ 659bb898558SAl Viro static inline unsigned long *uv_local_mmr_address(unsigned long offset) 660bb898558SAl Viro { 661bb898558SAl Viro return __va(UV_LOCAL_MMR_BASE | offset); 662bb898558SAl Viro } 663bb898558SAl Viro 664bb898558SAl Viro static inline unsigned long uv_read_local_mmr(unsigned long offset) 665bb898558SAl Viro { 6668dc579e8SJack Steiner return readq(uv_local_mmr_address(offset)); 667bb898558SAl Viro } 668bb898558SAl Viro 669bb898558SAl Viro static inline void uv_write_local_mmr(unsigned long offset, unsigned long val) 670bb898558SAl Viro { 6718dc579e8SJack Steiner writeq(val, uv_local_mmr_address(offset)); 672bb898558SAl Viro } 673bb898558SAl Viro 6747f1baa06SMike Travis static inline unsigned char uv_read_local_mmr8(unsigned long offset) 6757f1baa06SMike Travis { 6768dc579e8SJack Steiner return readb(uv_local_mmr_address(offset)); 6777f1baa06SMike Travis } 6787f1baa06SMike Travis 6797f1baa06SMike Travis static inline void uv_write_local_mmr8(unsigned long offset, unsigned char val) 6807f1baa06SMike Travis { 6818dc579e8SJack Steiner writeb(val, uv_local_mmr_address(offset)); 6827f1baa06SMike Travis } 6837f1baa06SMike Travis 684bb898558SAl Viro /* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */ 685bb898558SAl Viro static inline int uv_blade_processor_id(void) 686bb898558SAl Viro { 6875627a825SMike Travis return uv_cpu_info->blade_cpu_id; 688bb898558SAl Viro } 689bb898558SAl Viro 6905627a825SMike Travis /* Blade-local cpu number of cpu N. Numbered 0 .. <# cpus on the blade> */ 6915627a825SMike Travis static inline int uv_cpu_blade_processor_id(int cpu) 6925627a825SMike Travis { 6935627a825SMike Travis return uv_cpu_info_per(cpu)->blade_cpu_id; 6945627a825SMike Travis } 6955627a825SMike Travis #define _uv_cpu_blade_processor_id 1 /* indicate function available */ 6965627a825SMike Travis 697906f3b20SMike Travis /* Blade number to Node number (UV1..UV4 is 1:1) */ 698906f3b20SMike Travis static inline int uv_blade_to_node(int blade) 699906f3b20SMike Travis { 700906f3b20SMike Travis return blade; 701906f3b20SMike Travis } 702906f3b20SMike Travis 703bb898558SAl Viro /* Blade number of current cpu. Numnbered 0 .. <#blades -1> */ 704bb898558SAl Viro static inline int uv_numa_blade_id(void) 705bb898558SAl Viro { 706bb898558SAl Viro return uv_hub_info->numa_blade_id; 707bb898558SAl Viro } 708bb898558SAl Viro 709906f3b20SMike Travis /* 710906f3b20SMike Travis * Convert linux node number to the UV blade number. 711906f3b20SMike Travis * .. Currently for UV1 thru UV4 the node and the blade are identical. 712906f3b20SMike Travis * .. If this changes then you MUST check references to this function! 713906f3b20SMike Travis */ 714906f3b20SMike Travis static inline int uv_node_to_blade_id(int nid) 715906f3b20SMike Travis { 716906f3b20SMike Travis return nid; 717906f3b20SMike Travis } 718906f3b20SMike Travis 719bb898558SAl Viro /* Convert a cpu number to the the UV blade number */ 720bb898558SAl Viro static inline int uv_cpu_to_blade_id(int cpu) 721bb898558SAl Viro { 722906f3b20SMike Travis return uv_node_to_blade_id(cpu_to_node(cpu)); 723bb898558SAl Viro } 724bb898558SAl Viro 725bb898558SAl Viro /* Convert a blade id to the PNODE of the blade */ 726bb898558SAl Viro static inline int uv_blade_to_pnode(int bid) 727bb898558SAl Viro { 728906f3b20SMike Travis return uv_hub_info_list(uv_blade_to_node(bid))->pnode; 729bb898558SAl Viro } 730bb898558SAl Viro 7316c7184b7SJack Steiner /* Nid of memory node on blade. -1 if no blade-local memory */ 7326c7184b7SJack Steiner static inline int uv_blade_to_memory_nid(int bid) 7336c7184b7SJack Steiner { 734906f3b20SMike Travis return uv_hub_info_list(uv_blade_to_node(bid))->memory_nid; 7356c7184b7SJack Steiner } 7366c7184b7SJack Steiner 737bb898558SAl Viro /* Determine the number of possible cpus on a blade */ 738bb898558SAl Viro static inline int uv_blade_nr_possible_cpus(int bid) 739bb898558SAl Viro { 740906f3b20SMike Travis return uv_hub_info_list(uv_blade_to_node(bid))->nr_possible_cpus; 741bb898558SAl Viro } 742bb898558SAl Viro 743bb898558SAl Viro /* Determine the number of online cpus on a blade */ 744bb898558SAl Viro static inline int uv_blade_nr_online_cpus(int bid) 745bb898558SAl Viro { 746906f3b20SMike Travis return uv_hub_info_list(uv_blade_to_node(bid))->nr_online_cpus; 747bb898558SAl Viro } 748bb898558SAl Viro 749bb898558SAl Viro /* Convert a cpu id to the PNODE of the blade containing the cpu */ 750bb898558SAl Viro static inline int uv_cpu_to_pnode(int cpu) 751bb898558SAl Viro { 752906f3b20SMike Travis return uv_cpu_hub_info(cpu)->pnode; 753bb898558SAl Viro } 754bb898558SAl Viro 755bb898558SAl Viro /* Convert a linux node number to the PNODE of the blade */ 756bb898558SAl Viro static inline int uv_node_to_pnode(int nid) 757bb898558SAl Viro { 758906f3b20SMike Travis return uv_hub_info_list(nid)->pnode; 759bb898558SAl Viro } 760bb898558SAl Viro 761bb898558SAl Viro /* Maximum possible number of blades */ 762906f3b20SMike Travis extern short uv_possible_blades; 763bb898558SAl Viro static inline int uv_num_possible_blades(void) 764bb898558SAl Viro { 765bb898558SAl Viro return uv_possible_blades; 766bb898558SAl Viro } 767bb898558SAl Viro 7680d12ef0cSMike Travis /* Per Hub NMI support */ 7690d12ef0cSMike Travis extern void uv_nmi_setup(void); 770abdf1df6Stravis@sgi.com extern void uv_nmi_setup_hubless(void); 7710d12ef0cSMike Travis 77297d21003Smike.travis@hpe.com /* BIOS/Kernel flags exchange MMR */ 77397d21003Smike.travis@hpe.com #define UVH_BIOS_KERNEL_MMR UVH_SCRATCH5 77497d21003Smike.travis@hpe.com #define UVH_BIOS_KERNEL_MMR_ALIAS UVH_SCRATCH5_ALIAS 77597d21003Smike.travis@hpe.com #define UVH_BIOS_KERNEL_MMR_ALIAS_2 UVH_SCRATCH5_ALIAS_2 77697d21003Smike.travis@hpe.com 77797d21003Smike.travis@hpe.com /* TSC sync valid, set by BIOS */ 77897d21003Smike.travis@hpe.com #define UVH_TSC_SYNC_MMR UVH_BIOS_KERNEL_MMR 77997d21003Smike.travis@hpe.com #define UVH_TSC_SYNC_SHIFT 10 78097d21003Smike.travis@hpe.com #define UVH_TSC_SYNC_SHIFT_UV2K 16 /* UV2/3k have different bits */ 78197d21003Smike.travis@hpe.com #define UVH_TSC_SYNC_MASK 3 /* 0011 */ 78297d21003Smike.travis@hpe.com #define UVH_TSC_SYNC_VALID 3 /* 0011 */ 78397d21003Smike.travis@hpe.com #define UVH_TSC_SYNC_INVALID 2 /* 0010 */ 78497d21003Smike.travis@hpe.com 7850d12ef0cSMike Travis /* BMC sets a bit this MMR non-zero before sending an NMI */ 78697d21003Smike.travis@hpe.com #define UVH_NMI_MMR UVH_BIOS_KERNEL_MMR 78797d21003Smike.travis@hpe.com #define UVH_NMI_MMR_CLEAR UVH_BIOS_KERNEL_MMR_ALIAS 7880d12ef0cSMike Travis #define UVH_NMI_MMR_SHIFT 63 7890d12ef0cSMike Travis #define UVH_NMI_MMR_TYPE "SCRATCH5" 7900d12ef0cSMike Travis 7910d12ef0cSMike Travis /* Newer SMM NMI handler, not present in all systems */ 7920d12ef0cSMike Travis #define UVH_NMI_MMRX UVH_EVENT_OCCURRED0 7930d12ef0cSMike Travis #define UVH_NMI_MMRX_CLEAR UVH_EVENT_OCCURRED0_ALIAS 794c443c03dSMike Travis #define UVH_NMI_MMRX_SHIFT UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT 7950d12ef0cSMike Travis #define UVH_NMI_MMRX_TYPE "EXTIO_INT0" 7960d12ef0cSMike Travis 7970d12ef0cSMike Travis /* Non-zero indicates newer SMM NMI handler present */ 7980d12ef0cSMike Travis #define UVH_NMI_MMRX_SUPPORTED UVH_EXTIO_INT0_BROADCAST 7990d12ef0cSMike Travis 8000d12ef0cSMike Travis /* Indicates to BIOS that we want to use the newer SMM NMI handler */ 80197d21003Smike.travis@hpe.com #define UVH_NMI_MMRX_REQ UVH_BIOS_KERNEL_MMR_ALIAS_2 8020d12ef0cSMike Travis #define UVH_NMI_MMRX_REQ_SHIFT 62 8030d12ef0cSMike Travis 8040d12ef0cSMike Travis struct uv_hub_nmi_s { 8050d12ef0cSMike Travis raw_spinlock_t nmi_lock; 8060d12ef0cSMike Travis atomic_t in_nmi; /* flag this node in UV NMI IRQ */ 8070d12ef0cSMike Travis atomic_t cpu_owner; /* last locker of this struct */ 8080d12ef0cSMike Travis atomic_t read_mmr_count; /* count of MMR reads */ 8090d12ef0cSMike Travis atomic_t nmi_count; /* count of true UV NMIs */ 8100d12ef0cSMike Travis unsigned long nmi_value; /* last value read from NMI MMR */ 811abdf1df6Stravis@sgi.com bool hub_present; /* false means UV hubless system */ 812abdf1df6Stravis@sgi.com bool pch_owner; /* indicates this hub owns PCH */ 8130d12ef0cSMike Travis }; 8140d12ef0cSMike Travis 8150d12ef0cSMike Travis struct uv_cpu_nmi_s { 8160d12ef0cSMike Travis struct uv_hub_nmi_s *hub; 817e1632170SChristoph Lameter int state; 818e1632170SChristoph Lameter int pinging; 8190d12ef0cSMike Travis int queries; 8200d12ef0cSMike Travis int pings; 8210d12ef0cSMike Travis }; 8220d12ef0cSMike Travis 823e1632170SChristoph Lameter DECLARE_PER_CPU(struct uv_cpu_nmi_s, uv_cpu_nmi); 824e1632170SChristoph Lameter 8257c52198bSGeorge Beshers #define uv_hub_nmi this_cpu_read(uv_cpu_nmi.hub) 826e1632170SChristoph Lameter #define uv_cpu_nmi_per(cpu) (per_cpu(uv_cpu_nmi, cpu)) 8270d12ef0cSMike Travis #define uv_hub_nmi_per(cpu) (uv_cpu_nmi_per(cpu).hub) 8280d12ef0cSMike Travis 8290d12ef0cSMike Travis /* uv_cpu_nmi_states */ 8300d12ef0cSMike Travis #define UV_NMI_STATE_OUT 0 8310d12ef0cSMike Travis #define UV_NMI_STATE_IN 1 8320d12ef0cSMike Travis #define UV_NMI_STATE_DUMP 2 8330d12ef0cSMike Travis #define UV_NMI_STATE_DUMP_DONE 3 8340d12ef0cSMike Travis 8357f1baa06SMike Travis /* Update SCIR state */ 8367f1baa06SMike Travis static inline void uv_set_scir_bits(unsigned char value) 8377f1baa06SMike Travis { 838d38bb135SMike Travis if (uv_scir_info->state != value) { 839d38bb135SMike Travis uv_scir_info->state = value; 840d38bb135SMike Travis uv_write_local_mmr8(uv_scir_info->offset, value); 8417f1baa06SMike Travis } 8427f1baa06SMike Travis } 84366666e50SJack Steiner 84439d30770SMike Travis static inline unsigned long uv_scir_offset(int apicid) 84539d30770SMike Travis { 84639d30770SMike Travis return SCIR_LOCAL_MMR_BASE | (apicid & 0x3f); 84739d30770SMike Travis } 84839d30770SMike Travis 8497f1baa06SMike Travis static inline void uv_set_cpu_scir_bits(int cpu, unsigned char value) 8507f1baa06SMike Travis { 851d38bb135SMike Travis if (uv_cpu_scir_info(cpu)->state != value) { 85239d30770SMike Travis uv_write_global_mmr8(uv_cpu_to_pnode(cpu), 853d38bb135SMike Travis uv_cpu_scir_info(cpu)->offset, value); 854d38bb135SMike Travis uv_cpu_scir_info(cpu)->state = value; 8557f1baa06SMike Travis } 8567f1baa06SMike Travis } 857bb898558SAl Viro 8588191c9f6SDimitri Sivanich extern unsigned int uv_apicid_hibits; 85956abcf24SJack Steiner static unsigned long uv_hub_ipi_value(int apicid, int vector, int mode) 86056abcf24SJack Steiner { 8618191c9f6SDimitri Sivanich apicid |= uv_apicid_hibits; 86256abcf24SJack Steiner return (1UL << UVH_IPI_INT_SEND_SHFT) | 86356abcf24SJack Steiner ((apicid) << UVH_IPI_INT_APIC_ID_SHFT) | 86456abcf24SJack Steiner (mode << UVH_IPI_INT_DELIVERY_MODE_SHFT) | 86556abcf24SJack Steiner (vector << UVH_IPI_INT_VECTOR_SHFT); 86656abcf24SJack Steiner } 86756abcf24SJack Steiner 86866666e50SJack Steiner static inline void uv_hub_send_ipi(int pnode, int apicid, int vector) 86966666e50SJack Steiner { 87066666e50SJack Steiner unsigned long val; 87102dd0a06SRobin Holt unsigned long dmode = dest_Fixed; 87202dd0a06SRobin Holt 87302dd0a06SRobin Holt if (vector == NMI_VECTOR) 87402dd0a06SRobin Holt dmode = dest_NMI; 87566666e50SJack Steiner 87656abcf24SJack Steiner val = uv_hub_ipi_value(apicid, vector, dmode); 87766666e50SJack Steiner uv_write_global_mmr64(pnode, UVH_IPI_INT, val); 87866666e50SJack Steiner } 87966666e50SJack Steiner 8807a1110e8SJack Steiner /* 8817a1110e8SJack Steiner * Get the minimum revision number of the hub chips within the partition. 882eb1e3461SMike Travis * (See UVx_HUB_REVISION_BASE above for specific values.) 8837a1110e8SJack Steiner */ 8847a1110e8SJack Steiner static inline int uv_get_min_hub_revision_id(void) 8857a1110e8SJack Steiner { 8862a919596SJack Steiner return uv_hub_info->hub_revision; 8877a1110e8SJack Steiner } 8887a1110e8SJack Steiner 889bc5d9940SJack Steiner #endif /* CONFIG_X86_64 */ 8907f1baa06SMike Travis #endif /* _ASM_X86_UV_UV_HUB_H */ 891