1 /* SPDX-License-Identifier: GPL-2.0 */ 2 #ifndef _ASM_X86_PERF_EVENT_H 3 #define _ASM_X86_PERF_EVENT_H 4 5 /* 6 * Performance event hw details: 7 */ 8 9 #define INTEL_PMC_MAX_GENERIC 32 10 #define INTEL_PMC_MAX_FIXED 4 11 #define INTEL_PMC_IDX_FIXED 32 12 13 #define X86_PMC_IDX_MAX 64 14 15 #define MSR_ARCH_PERFMON_PERFCTR0 0xc1 16 #define MSR_ARCH_PERFMON_PERFCTR1 0xc2 17 18 #define MSR_ARCH_PERFMON_EVENTSEL0 0x186 19 #define MSR_ARCH_PERFMON_EVENTSEL1 0x187 20 21 #define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL 22 #define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL 23 #define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16) 24 #define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17) 25 #define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18) 26 #define ARCH_PERFMON_EVENTSEL_PIN_CONTROL (1ULL << 19) 27 #define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20) 28 #define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21) 29 #define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22) 30 #define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23) 31 #define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL 32 33 #define HSW_IN_TX (1ULL << 32) 34 #define HSW_IN_TX_CHECKPOINTED (1ULL << 33) 35 #define ICL_EVENTSEL_ADAPTIVE (1ULL << 34) 36 #define ICL_FIXED_0_ADAPTIVE (1ULL << 32) 37 38 #define AMD64_EVENTSEL_INT_CORE_ENABLE (1ULL << 36) 39 #define AMD64_EVENTSEL_GUESTONLY (1ULL << 40) 40 #define AMD64_EVENTSEL_HOSTONLY (1ULL << 41) 41 42 #define AMD64_EVENTSEL_INT_CORE_SEL_SHIFT 37 43 #define AMD64_EVENTSEL_INT_CORE_SEL_MASK \ 44 (0xFULL << AMD64_EVENTSEL_INT_CORE_SEL_SHIFT) 45 46 #define AMD64_EVENTSEL_EVENT \ 47 (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32)) 48 #define INTEL_ARCH_EVENT_MASK \ 49 (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT) 50 51 #define AMD64_L3_SLICE_SHIFT 48 52 #define AMD64_L3_SLICE_MASK \ 53 (0xFULL << AMD64_L3_SLICE_SHIFT) 54 #define AMD64_L3_SLICEID_MASK \ 55 (0x7ULL << AMD64_L3_SLICE_SHIFT) 56 57 #define AMD64_L3_THREAD_SHIFT 56 58 #define AMD64_L3_THREAD_MASK \ 59 (0xFFULL << AMD64_L3_THREAD_SHIFT) 60 #define AMD64_L3_F19H_THREAD_MASK \ 61 (0x3ULL << AMD64_L3_THREAD_SHIFT) 62 63 #define AMD64_L3_EN_ALL_CORES BIT_ULL(47) 64 #define AMD64_L3_EN_ALL_SLICES BIT_ULL(46) 65 66 #define AMD64_L3_COREID_SHIFT 42 67 #define AMD64_L3_COREID_MASK \ 68 (0x7ULL << AMD64_L3_COREID_SHIFT) 69 70 #define X86_RAW_EVENT_MASK \ 71 (ARCH_PERFMON_EVENTSEL_EVENT | \ 72 ARCH_PERFMON_EVENTSEL_UMASK | \ 73 ARCH_PERFMON_EVENTSEL_EDGE | \ 74 ARCH_PERFMON_EVENTSEL_INV | \ 75 ARCH_PERFMON_EVENTSEL_CMASK) 76 #define X86_ALL_EVENT_FLAGS \ 77 (ARCH_PERFMON_EVENTSEL_EDGE | \ 78 ARCH_PERFMON_EVENTSEL_INV | \ 79 ARCH_PERFMON_EVENTSEL_CMASK | \ 80 ARCH_PERFMON_EVENTSEL_ANY | \ 81 ARCH_PERFMON_EVENTSEL_PIN_CONTROL | \ 82 HSW_IN_TX | \ 83 HSW_IN_TX_CHECKPOINTED) 84 #define AMD64_RAW_EVENT_MASK \ 85 (X86_RAW_EVENT_MASK | \ 86 AMD64_EVENTSEL_EVENT) 87 #define AMD64_RAW_EVENT_MASK_NB \ 88 (AMD64_EVENTSEL_EVENT | \ 89 ARCH_PERFMON_EVENTSEL_UMASK) 90 #define AMD64_NUM_COUNTERS 4 91 #define AMD64_NUM_COUNTERS_CORE 6 92 #define AMD64_NUM_COUNTERS_NB 4 93 94 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c 95 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8) 96 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0 97 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \ 98 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX)) 99 100 #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6 101 #define ARCH_PERFMON_EVENTS_COUNT 7 102 103 #define PEBS_DATACFG_MEMINFO BIT_ULL(0) 104 #define PEBS_DATACFG_GP BIT_ULL(1) 105 #define PEBS_DATACFG_XMMS BIT_ULL(2) 106 #define PEBS_DATACFG_LBRS BIT_ULL(3) 107 #define PEBS_DATACFG_LBR_SHIFT 24 108 109 /* 110 * Intel "Architectural Performance Monitoring" CPUID 111 * detection/enumeration details: 112 */ 113 union cpuid10_eax { 114 struct { 115 unsigned int version_id:8; 116 unsigned int num_counters:8; 117 unsigned int bit_width:8; 118 unsigned int mask_length:8; 119 } split; 120 unsigned int full; 121 }; 122 123 union cpuid10_ebx { 124 struct { 125 unsigned int no_unhalted_core_cycles:1; 126 unsigned int no_instructions_retired:1; 127 unsigned int no_unhalted_reference_cycles:1; 128 unsigned int no_llc_reference:1; 129 unsigned int no_llc_misses:1; 130 unsigned int no_branch_instruction_retired:1; 131 unsigned int no_branch_misses_retired:1; 132 } split; 133 unsigned int full; 134 }; 135 136 union cpuid10_edx { 137 struct { 138 unsigned int num_counters_fixed:5; 139 unsigned int bit_width_fixed:8; 140 unsigned int reserved:19; 141 } split; 142 unsigned int full; 143 }; 144 145 /* 146 * Intel Architectural LBR CPUID detection/enumeration details: 147 */ 148 union cpuid28_eax { 149 struct { 150 /* Supported LBR depth values */ 151 unsigned int lbr_depth_mask:8; 152 unsigned int reserved:22; 153 /* Deep C-state Reset */ 154 unsigned int lbr_deep_c_reset:1; 155 /* IP values contain LIP */ 156 unsigned int lbr_lip:1; 157 } split; 158 unsigned int full; 159 }; 160 161 union cpuid28_ebx { 162 struct { 163 /* CPL Filtering Supported */ 164 unsigned int lbr_cpl:1; 165 /* Branch Filtering Supported */ 166 unsigned int lbr_filter:1; 167 /* Call-stack Mode Supported */ 168 unsigned int lbr_call_stack:1; 169 } split; 170 unsigned int full; 171 }; 172 173 union cpuid28_ecx { 174 struct { 175 /* Mispredict Bit Supported */ 176 unsigned int lbr_mispred:1; 177 /* Timed LBRs Supported */ 178 unsigned int lbr_timed_lbr:1; 179 /* Branch Type Field Supported */ 180 unsigned int lbr_br_type:1; 181 } split; 182 unsigned int full; 183 }; 184 185 struct x86_pmu_capability { 186 int version; 187 int num_counters_gp; 188 int num_counters_fixed; 189 int bit_width_gp; 190 int bit_width_fixed; 191 unsigned int events_mask; 192 int events_mask_len; 193 }; 194 195 /* 196 * Fixed-purpose performance events: 197 */ 198 199 /* RDPMC offset for Fixed PMCs */ 200 #define INTEL_PMC_FIXED_RDPMC_BASE (1 << 30) 201 #define INTEL_PMC_FIXED_RDPMC_METRICS (1 << 29) 202 203 /* 204 * All the fixed-mode PMCs are configured via this single MSR: 205 */ 206 #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d 207 208 /* 209 * There is no event-code assigned to the fixed-mode PMCs. 210 * 211 * For a fixed-mode PMC, which has an equivalent event on a general-purpose 212 * PMC, the event-code of the equivalent event is used for the fixed-mode PMC, 213 * e.g., Instr_Retired.Any and CPU_CLK_Unhalted.Core. 214 * 215 * For a fixed-mode PMC, which doesn't have an equivalent event, a 216 * pseudo-encoding is used, e.g., CPU_CLK_Unhalted.Ref and TOPDOWN.SLOTS. 217 * The pseudo event-code for a fixed-mode PMC must be 0x00. 218 * The pseudo umask-code is 0xX. The X equals the index of the fixed 219 * counter + 1, e.g., the fixed counter 2 has the pseudo-encoding 0x0300. 220 * 221 * The counts are available in separate MSRs: 222 */ 223 224 /* Instr_Retired.Any: */ 225 #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309 226 #define INTEL_PMC_IDX_FIXED_INSTRUCTIONS (INTEL_PMC_IDX_FIXED + 0) 227 228 /* CPU_CLK_Unhalted.Core: */ 229 #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a 230 #define INTEL_PMC_IDX_FIXED_CPU_CYCLES (INTEL_PMC_IDX_FIXED + 1) 231 232 /* CPU_CLK_Unhalted.Ref: event=0x00,umask=0x3 (pseudo-encoding) */ 233 #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b 234 #define INTEL_PMC_IDX_FIXED_REF_CYCLES (INTEL_PMC_IDX_FIXED + 2) 235 #define INTEL_PMC_MSK_FIXED_REF_CYCLES (1ULL << INTEL_PMC_IDX_FIXED_REF_CYCLES) 236 237 /* TOPDOWN.SLOTS: event=0x00,umask=0x4 (pseudo-encoding) */ 238 #define MSR_ARCH_PERFMON_FIXED_CTR3 0x30c 239 #define INTEL_PMC_IDX_FIXED_SLOTS (INTEL_PMC_IDX_FIXED + 3) 240 #define INTEL_PMC_MSK_FIXED_SLOTS (1ULL << INTEL_PMC_IDX_FIXED_SLOTS) 241 242 /* 243 * We model BTS tracing as another fixed-mode PMC. 244 * 245 * We choose the value 47 for the fixed index of BTS, since lower 246 * values are used by actual fixed events and higher values are used 247 * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr. 248 */ 249 #define INTEL_PMC_IDX_FIXED_BTS (INTEL_PMC_IDX_FIXED + 15) 250 251 /* 252 * The PERF_METRICS MSR is modeled as several magic fixed-mode PMCs, one for 253 * each TopDown metric event. 254 * 255 * Internally the TopDown metric events are mapped to the FxCtr 3 (SLOTS). 256 */ 257 #define INTEL_PMC_IDX_METRIC_BASE (INTEL_PMC_IDX_FIXED + 16) 258 #define INTEL_PMC_IDX_TD_RETIRING (INTEL_PMC_IDX_METRIC_BASE + 0) 259 #define INTEL_PMC_IDX_TD_BAD_SPEC (INTEL_PMC_IDX_METRIC_BASE + 1) 260 #define INTEL_PMC_IDX_TD_FE_BOUND (INTEL_PMC_IDX_METRIC_BASE + 2) 261 #define INTEL_PMC_IDX_TD_BE_BOUND (INTEL_PMC_IDX_METRIC_BASE + 3) 262 #define INTEL_PMC_IDX_METRIC_END INTEL_PMC_IDX_TD_BE_BOUND 263 #define INTEL_PMC_MSK_TOPDOWN ((0xfull << INTEL_PMC_IDX_METRIC_BASE) | \ 264 INTEL_PMC_MSK_FIXED_SLOTS) 265 266 /* 267 * There is no event-code assigned to the TopDown events. 268 * 269 * For the slots event, use the pseudo code of the fixed counter 3. 270 * 271 * For the metric events, the pseudo event-code is 0x00. 272 * The pseudo umask-code starts from the middle of the pseudo event 273 * space, 0x80. 274 */ 275 #define INTEL_TD_SLOTS 0x0400 /* TOPDOWN.SLOTS */ 276 /* Level 1 metrics */ 277 #define INTEL_TD_METRIC_RETIRING 0x8000 /* Retiring metric */ 278 #define INTEL_TD_METRIC_BAD_SPEC 0x8100 /* Bad speculation metric */ 279 #define INTEL_TD_METRIC_FE_BOUND 0x8200 /* FE bound metric */ 280 #define INTEL_TD_METRIC_BE_BOUND 0x8300 /* BE bound metric */ 281 #define INTEL_TD_METRIC_MAX INTEL_TD_METRIC_BE_BOUND 282 #define INTEL_TD_METRIC_NUM 4 283 284 static inline bool is_metric_idx(int idx) 285 { 286 return (unsigned)(idx - INTEL_PMC_IDX_METRIC_BASE) < INTEL_TD_METRIC_NUM; 287 } 288 289 static inline bool is_topdown_idx(int idx) 290 { 291 return is_metric_idx(idx) || idx == INTEL_PMC_IDX_FIXED_SLOTS; 292 } 293 294 #define INTEL_PMC_OTHER_TOPDOWN_BITS(bit) \ 295 (~(0x1ull << bit) & INTEL_PMC_MSK_TOPDOWN) 296 297 #define GLOBAL_STATUS_COND_CHG BIT_ULL(63) 298 #define GLOBAL_STATUS_BUFFER_OVF_BIT 62 299 #define GLOBAL_STATUS_BUFFER_OVF BIT_ULL(GLOBAL_STATUS_BUFFER_OVF_BIT) 300 #define GLOBAL_STATUS_UNC_OVF BIT_ULL(61) 301 #define GLOBAL_STATUS_ASIF BIT_ULL(60) 302 #define GLOBAL_STATUS_COUNTERS_FROZEN BIT_ULL(59) 303 #define GLOBAL_STATUS_LBRS_FROZEN_BIT 58 304 #define GLOBAL_STATUS_LBRS_FROZEN BIT_ULL(GLOBAL_STATUS_LBRS_FROZEN_BIT) 305 #define GLOBAL_STATUS_TRACE_TOPAPMI_BIT 55 306 #define GLOBAL_STATUS_TRACE_TOPAPMI BIT_ULL(GLOBAL_STATUS_TRACE_TOPAPMI_BIT) 307 #define GLOBAL_STATUS_PERF_METRICS_OVF_BIT 48 308 309 #define GLOBAL_CTRL_EN_PERF_METRICS 48 310 /* 311 * We model guest LBR event tracing as another fixed-mode PMC like BTS. 312 * 313 * We choose bit 58 because it's used to indicate LBR stack frozen state 314 * for architectural perfmon v4, also we unconditionally mask that bit in 315 * the handle_pmi_common(), so it'll never be set in the overflow handling. 316 * 317 * With this fake counter assigned, the guest LBR event user (such as KVM), 318 * can program the LBR registers on its own, and we don't actually do anything 319 * with then in the host context. 320 */ 321 #define INTEL_PMC_IDX_FIXED_VLBR (GLOBAL_STATUS_LBRS_FROZEN_BIT) 322 323 /* 324 * Pseudo-encoding the guest LBR event as event=0x00,umask=0x1b, 325 * since it would claim bit 58 which is effectively Fixed26. 326 */ 327 #define INTEL_FIXED_VLBR_EVENT 0x1b00 328 329 /* 330 * Adaptive PEBS v4 331 */ 332 333 struct pebs_basic { 334 u64 format_size; 335 u64 ip; 336 u64 applicable_counters; 337 u64 tsc; 338 }; 339 340 struct pebs_meminfo { 341 u64 address; 342 u64 aux; 343 u64 latency; 344 u64 tsx_tuning; 345 }; 346 347 struct pebs_gprs { 348 u64 flags, ip, ax, cx, dx, bx, sp, bp, si, di; 349 u64 r8, r9, r10, r11, r12, r13, r14, r15; 350 }; 351 352 struct pebs_xmm { 353 u64 xmm[16*2]; /* two entries for each register */ 354 }; 355 356 /* 357 * IBS cpuid feature detection 358 */ 359 360 #define IBS_CPUID_FEATURES 0x8000001b 361 362 /* 363 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but 364 * bit 0 is used to indicate the existence of IBS. 365 */ 366 #define IBS_CAPS_AVAIL (1U<<0) 367 #define IBS_CAPS_FETCHSAM (1U<<1) 368 #define IBS_CAPS_OPSAM (1U<<2) 369 #define IBS_CAPS_RDWROPCNT (1U<<3) 370 #define IBS_CAPS_OPCNT (1U<<4) 371 #define IBS_CAPS_BRNTRGT (1U<<5) 372 #define IBS_CAPS_OPCNTEXT (1U<<6) 373 #define IBS_CAPS_RIPINVALIDCHK (1U<<7) 374 #define IBS_CAPS_OPBRNFUSE (1U<<8) 375 #define IBS_CAPS_FETCHCTLEXTD (1U<<9) 376 #define IBS_CAPS_OPDATA4 (1U<<10) 377 378 #define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \ 379 | IBS_CAPS_FETCHSAM \ 380 | IBS_CAPS_OPSAM) 381 382 /* 383 * IBS APIC setup 384 */ 385 #define IBSCTL 0x1cc 386 #define IBSCTL_LVT_OFFSET_VALID (1ULL<<8) 387 #define IBSCTL_LVT_OFFSET_MASK 0x0F 388 389 /* IBS fetch bits/masks */ 390 #define IBS_FETCH_RAND_EN (1ULL<<57) 391 #define IBS_FETCH_VAL (1ULL<<49) 392 #define IBS_FETCH_ENABLE (1ULL<<48) 393 #define IBS_FETCH_CNT 0xFFFF0000ULL 394 #define IBS_FETCH_MAX_CNT 0x0000FFFFULL 395 396 /* 397 * IBS op bits/masks 398 * The lower 7 bits of the current count are random bits 399 * preloaded by hardware and ignored in software 400 */ 401 #define IBS_OP_CUR_CNT (0xFFF80ULL<<32) 402 #define IBS_OP_CUR_CNT_RAND (0x0007FULL<<32) 403 #define IBS_OP_CNT_CTL (1ULL<<19) 404 #define IBS_OP_VAL (1ULL<<18) 405 #define IBS_OP_ENABLE (1ULL<<17) 406 #define IBS_OP_MAX_CNT 0x0000FFFFULL 407 #define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */ 408 #define IBS_OP_MAX_CNT_EXT_MASK (0x7FULL<<20) /* separate upper 7 bits */ 409 #define IBS_RIP_INVALID (1ULL<<38) 410 411 #ifdef CONFIG_X86_LOCAL_APIC 412 extern u32 get_ibs_caps(void); 413 #else 414 static inline u32 get_ibs_caps(void) { return 0; } 415 #endif 416 417 #ifdef CONFIG_PERF_EVENTS 418 extern void perf_events_lapic_init(void); 419 420 /* 421 * Abuse bits {3,5} of the cpu eflags register. These flags are otherwise 422 * unused and ABI specified to be 0, so nobody should care what we do with 423 * them. 424 * 425 * EXACT - the IP points to the exact instruction that triggered the 426 * event (HW bugs exempt). 427 * VM - original X86_VM_MASK; see set_linear_ip(). 428 */ 429 #define PERF_EFLAGS_EXACT (1UL << 3) 430 #define PERF_EFLAGS_VM (1UL << 5) 431 432 struct pt_regs; 433 struct x86_perf_regs { 434 struct pt_regs regs; 435 u64 *xmm_regs; 436 }; 437 438 extern unsigned long perf_instruction_pointer(struct pt_regs *regs); 439 extern unsigned long perf_misc_flags(struct pt_regs *regs); 440 #define perf_misc_flags(regs) perf_misc_flags(regs) 441 442 #include <asm/stacktrace.h> 443 444 /* 445 * We abuse bit 3 from flags to pass exact information, see perf_misc_flags 446 * and the comment with PERF_EFLAGS_EXACT. 447 */ 448 #define perf_arch_fetch_caller_regs(regs, __ip) { \ 449 (regs)->ip = (__ip); \ 450 (regs)->sp = (unsigned long)__builtin_frame_address(0); \ 451 (regs)->cs = __KERNEL_CS; \ 452 regs->flags = 0; \ 453 } 454 455 struct perf_guest_switch_msr { 456 unsigned msr; 457 u64 host, guest; 458 }; 459 460 struct x86_pmu_lbr { 461 unsigned int nr; 462 unsigned int from; 463 unsigned int to; 464 unsigned int info; 465 }; 466 467 extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap); 468 extern void perf_check_microcode(void); 469 extern int x86_perf_rdpmc_index(struct perf_event *event); 470 #else 471 static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap) 472 { 473 memset(cap, 0, sizeof(*cap)); 474 } 475 476 static inline void perf_events_lapic_init(void) { } 477 static inline void perf_check_microcode(void) { } 478 #endif 479 480 #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_INTEL) 481 extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr); 482 extern int x86_perf_get_lbr(struct x86_pmu_lbr *lbr); 483 #else 484 static inline struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr) 485 { 486 *nr = 0; 487 return NULL; 488 } 489 static inline int x86_perf_get_lbr(struct x86_pmu_lbr *lbr) 490 { 491 return -1; 492 } 493 #endif 494 495 #ifdef CONFIG_CPU_SUP_INTEL 496 extern void intel_pt_handle_vmx(int on); 497 #else 498 static inline void intel_pt_handle_vmx(int on) 499 { 500 501 } 502 #endif 503 504 #if defined(CONFIG_PERF_EVENTS) && defined(CONFIG_CPU_SUP_AMD) 505 extern void amd_pmu_enable_virt(void); 506 extern void amd_pmu_disable_virt(void); 507 #else 508 static inline void amd_pmu_enable_virt(void) { } 509 static inline void amd_pmu_disable_virt(void) { } 510 #endif 511 512 #define arch_perf_out_copy_user copy_from_user_nmi 513 514 #endif /* _ASM_X86_PERF_EVENT_H */ 515