1 #ifndef _ASM_X86_MSR_INDEX_H 2 #define _ASM_X86_MSR_INDEX_H 3 4 /* CPU model specific register (MSR) numbers */ 5 6 /* x86-64 specific MSRs */ 7 #define MSR_EFER 0xc0000080 /* extended feature register */ 8 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 9 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 10 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 11 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 12 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 13 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 14 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 15 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 16 17 /* EFER bits: */ 18 #define _EFER_SCE 0 /* SYSCALL/SYSRET */ 19 #define _EFER_LME 8 /* Long mode enable */ 20 #define _EFER_LMA 10 /* Long mode active (read-only) */ 21 #define _EFER_NX 11 /* No execute enable */ 22 #define _EFER_SVME 12 /* Enable virtualization */ 23 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 24 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 25 26 #define EFER_SCE (1<<_EFER_SCE) 27 #define EFER_LME (1<<_EFER_LME) 28 #define EFER_LMA (1<<_EFER_LMA) 29 #define EFER_NX (1<<_EFER_NX) 30 #define EFER_SVME (1<<_EFER_SVME) 31 #define EFER_LMSLE (1<<_EFER_LMSLE) 32 #define EFER_FFXSR (1<<_EFER_FFXSR) 33 34 /* Intel MSRs. Some also available on other CPUs */ 35 #define MSR_IA32_PERFCTR0 0x000000c1 36 #define MSR_IA32_PERFCTR1 0x000000c2 37 #define MSR_FSB_FREQ 0x000000cd 38 #define MSR_NHM_PLATFORM_INFO 0x000000ce 39 40 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2 41 #define NHM_C3_AUTO_DEMOTE (1UL << 25) 42 #define NHM_C1_AUTO_DEMOTE (1UL << 26) 43 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) 44 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27) 45 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28) 46 47 #define MSR_PLATFORM_INFO 0x000000ce 48 #define MSR_MTRRcap 0x000000fe 49 #define MSR_IA32_BBL_CR_CTL 0x00000119 50 #define MSR_IA32_BBL_CR_CTL3 0x0000011e 51 52 #define MSR_IA32_SYSENTER_CS 0x00000174 53 #define MSR_IA32_SYSENTER_ESP 0x00000175 54 #define MSR_IA32_SYSENTER_EIP 0x00000176 55 56 #define MSR_IA32_MCG_CAP 0x00000179 57 #define MSR_IA32_MCG_STATUS 0x0000017a 58 #define MSR_IA32_MCG_CTL 0x0000017b 59 #define MSR_IA32_MCG_EXT_CTL 0x000004d0 60 61 #define MSR_OFFCORE_RSP_0 0x000001a6 62 #define MSR_OFFCORE_RSP_1 0x000001a7 63 #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad 64 #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae 65 #define MSR_TURBO_RATIO_LIMIT 0x000001ad 66 #define MSR_TURBO_RATIO_LIMIT1 0x000001ae 67 #define MSR_TURBO_RATIO_LIMIT2 0x000001af 68 69 #define MSR_LBR_SELECT 0x000001c8 70 #define MSR_LBR_TOS 0x000001c9 71 #define MSR_LBR_NHM_FROM 0x00000680 72 #define MSR_LBR_NHM_TO 0x000006c0 73 #define MSR_LBR_CORE_FROM 0x00000040 74 #define MSR_LBR_CORE_TO 0x00000060 75 76 #define MSR_IA32_PEBS_ENABLE 0x000003f1 77 #define MSR_IA32_DS_AREA 0x00000600 78 #define MSR_IA32_PERF_CAPABILITIES 0x00000345 79 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 80 81 #define MSR_IA32_RTIT_CTL 0x00000570 82 #define RTIT_CTL_TRACEEN BIT(0) 83 #define RTIT_CTL_OS BIT(2) 84 #define RTIT_CTL_USR BIT(3) 85 #define RTIT_CTL_CR3EN BIT(7) 86 #define RTIT_CTL_TOPA BIT(8) 87 #define RTIT_CTL_TSC_EN BIT(10) 88 #define RTIT_CTL_DISRETC BIT(11) 89 #define RTIT_CTL_BRANCH_EN BIT(13) 90 #define MSR_IA32_RTIT_STATUS 0x00000571 91 #define RTIT_STATUS_CONTEXTEN BIT(1) 92 #define RTIT_STATUS_TRIGGEREN BIT(2) 93 #define RTIT_STATUS_ERROR BIT(4) 94 #define RTIT_STATUS_STOPPED BIT(5) 95 #define MSR_IA32_RTIT_CR3_MATCH 0x00000572 96 #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560 97 #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561 98 99 #define MSR_MTRRfix64K_00000 0x00000250 100 #define MSR_MTRRfix16K_80000 0x00000258 101 #define MSR_MTRRfix16K_A0000 0x00000259 102 #define MSR_MTRRfix4K_C0000 0x00000268 103 #define MSR_MTRRfix4K_C8000 0x00000269 104 #define MSR_MTRRfix4K_D0000 0x0000026a 105 #define MSR_MTRRfix4K_D8000 0x0000026b 106 #define MSR_MTRRfix4K_E0000 0x0000026c 107 #define MSR_MTRRfix4K_E8000 0x0000026d 108 #define MSR_MTRRfix4K_F0000 0x0000026e 109 #define MSR_MTRRfix4K_F8000 0x0000026f 110 #define MSR_MTRRdefType 0x000002ff 111 112 #define MSR_IA32_CR_PAT 0x00000277 113 114 #define MSR_IA32_DEBUGCTLMSR 0x000001d9 115 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db 116 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc 117 #define MSR_IA32_LASTINTFROMIP 0x000001dd 118 #define MSR_IA32_LASTINTTOIP 0x000001de 119 120 /* DEBUGCTLMSR bits (others vary by model): */ 121 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ 122 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 123 #define DEBUGCTLMSR_TR (1UL << 6) 124 #define DEBUGCTLMSR_BTS (1UL << 7) 125 #define DEBUGCTLMSR_BTINT (1UL << 8) 126 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 127 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 128 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 129 130 #define MSR_IA32_POWER_CTL 0x000001fc 131 132 #define MSR_IA32_MC0_CTL 0x00000400 133 #define MSR_IA32_MC0_STATUS 0x00000401 134 #define MSR_IA32_MC0_ADDR 0x00000402 135 #define MSR_IA32_MC0_MISC 0x00000403 136 137 /* C-state Residency Counters */ 138 #define MSR_PKG_C3_RESIDENCY 0x000003f8 139 #define MSR_PKG_C6_RESIDENCY 0x000003f9 140 #define MSR_PKG_C7_RESIDENCY 0x000003fa 141 #define MSR_CORE_C3_RESIDENCY 0x000003fc 142 #define MSR_CORE_C6_RESIDENCY 0x000003fd 143 #define MSR_CORE_C7_RESIDENCY 0x000003fe 144 #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff 145 #define MSR_PKG_C2_RESIDENCY 0x0000060d 146 #define MSR_PKG_C8_RESIDENCY 0x00000630 147 #define MSR_PKG_C9_RESIDENCY 0x00000631 148 #define MSR_PKG_C10_RESIDENCY 0x00000632 149 150 /* Run Time Average Power Limiting (RAPL) Interface */ 151 152 #define MSR_RAPL_POWER_UNIT 0x00000606 153 154 #define MSR_PKG_POWER_LIMIT 0x00000610 155 #define MSR_PKG_ENERGY_STATUS 0x00000611 156 #define MSR_PKG_PERF_STATUS 0x00000613 157 #define MSR_PKG_POWER_INFO 0x00000614 158 159 #define MSR_DRAM_POWER_LIMIT 0x00000618 160 #define MSR_DRAM_ENERGY_STATUS 0x00000619 161 #define MSR_DRAM_PERF_STATUS 0x0000061b 162 #define MSR_DRAM_POWER_INFO 0x0000061c 163 164 #define MSR_PP0_POWER_LIMIT 0x00000638 165 #define MSR_PP0_ENERGY_STATUS 0x00000639 166 #define MSR_PP0_POLICY 0x0000063a 167 #define MSR_PP0_PERF_STATUS 0x0000063b 168 169 #define MSR_PP1_POWER_LIMIT 0x00000640 170 #define MSR_PP1_ENERGY_STATUS 0x00000641 171 #define MSR_PP1_POLICY 0x00000642 172 173 #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658 174 #define MSR_PKG_ANY_CORE_C0_RES 0x00000659 175 #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A 176 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B 177 178 #define MSR_CORE_C1_RES 0x00000660 179 180 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 181 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 182 183 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690 184 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0 185 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1 186 187 /* Hardware P state interface */ 188 #define MSR_PPERF 0x0000064e 189 #define MSR_PERF_LIMIT_REASONS 0x0000064f 190 #define MSR_PM_ENABLE 0x00000770 191 #define MSR_HWP_CAPABILITIES 0x00000771 192 #define MSR_HWP_REQUEST_PKG 0x00000772 193 #define MSR_HWP_INTERRUPT 0x00000773 194 #define MSR_HWP_REQUEST 0x00000774 195 #define MSR_HWP_STATUS 0x00000777 196 197 /* CPUID.6.EAX */ 198 #define HWP_BASE_BIT (1<<7) 199 #define HWP_NOTIFICATIONS_BIT (1<<8) 200 #define HWP_ACTIVITY_WINDOW_BIT (1<<9) 201 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10) 202 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11) 203 204 /* IA32_HWP_CAPABILITIES */ 205 #define HWP_HIGHEST_PERF(x) (x & 0xff) 206 #define HWP_GUARANTEED_PERF(x) ((x & (0xff << 8)) >>8) 207 #define HWP_MOSTEFFICIENT_PERF(x) ((x & (0xff << 16)) >>16) 208 #define HWP_LOWEST_PERF(x) ((x & (0xff << 24)) >>24) 209 210 /* IA32_HWP_REQUEST */ 211 #define HWP_MIN_PERF(x) (x & 0xff) 212 #define HWP_MAX_PERF(x) ((x & 0xff) << 8) 213 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16) 214 #define HWP_ENERGY_PERF_PREFERENCE(x) ((x & 0xff) << 24) 215 #define HWP_ACTIVITY_WINDOW(x) ((x & 0xff3) << 32) 216 #define HWP_PACKAGE_CONTROL(x) ((x & 0x1) << 42) 217 218 /* IA32_HWP_STATUS */ 219 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1) 220 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4) 221 222 /* IA32_HWP_INTERRUPT */ 223 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1) 224 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2) 225 226 #define MSR_AMD64_MC0_MASK 0xc0010044 227 228 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 229 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 230 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 231 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 232 233 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) 234 235 /* These are consecutive and not in the normal 4er MCE bank block */ 236 #define MSR_IA32_MC0_CTL2 0x00000280 237 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 238 239 #define MSR_P6_PERFCTR0 0x000000c1 240 #define MSR_P6_PERFCTR1 0x000000c2 241 #define MSR_P6_EVNTSEL0 0x00000186 242 #define MSR_P6_EVNTSEL1 0x00000187 243 244 #define MSR_KNC_PERFCTR0 0x00000020 245 #define MSR_KNC_PERFCTR1 0x00000021 246 #define MSR_KNC_EVNTSEL0 0x00000028 247 #define MSR_KNC_EVNTSEL1 0x00000029 248 249 /* Alternative perfctr range with full access. */ 250 #define MSR_IA32_PMC0 0x000004c1 251 252 /* AMD64 MSRs. Not complete. See the architecture manual for a more 253 complete list. */ 254 255 #define MSR_AMD64_PATCH_LEVEL 0x0000008b 256 #define MSR_AMD64_TSC_RATIO 0xc0000104 257 #define MSR_AMD64_NB_CFG 0xc001001f 258 #define MSR_AMD64_PATCH_LOADER 0xc0010020 259 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 260 #define MSR_AMD64_OSVW_STATUS 0xc0010141 261 #define MSR_AMD64_LS_CFG 0xc0011020 262 #define MSR_AMD64_DC_CFG 0xc0011022 263 #define MSR_AMD64_BU_CFG2 0xc001102a 264 #define MSR_AMD64_IBSFETCHCTL 0xc0011030 265 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 266 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 267 #define MSR_AMD64_IBSFETCH_REG_COUNT 3 268 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) 269 #define MSR_AMD64_IBSOPCTL 0xc0011033 270 #define MSR_AMD64_IBSOPRIP 0xc0011034 271 #define MSR_AMD64_IBSOPDATA 0xc0011035 272 #define MSR_AMD64_IBSOPDATA2 0xc0011036 273 #define MSR_AMD64_IBSOPDATA3 0xc0011037 274 #define MSR_AMD64_IBSDCLINAD 0xc0011038 275 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 276 #define MSR_AMD64_IBSOP_REG_COUNT 7 277 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) 278 #define MSR_AMD64_IBSCTL 0xc001103a 279 #define MSR_AMD64_IBSBRTARGET 0xc001103b 280 #define MSR_AMD64_IBSOPDATA4 0xc001103d 281 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ 282 283 /* Fam 16h MSRs */ 284 #define MSR_F16H_L2I_PERF_CTL 0xc0010230 285 #define MSR_F16H_L2I_PERF_CTR 0xc0010231 286 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019 287 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a 288 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b 289 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027 290 291 /* Fam 15h MSRs */ 292 #define MSR_F15H_PERF_CTL 0xc0010200 293 #define MSR_F15H_PERF_CTR 0xc0010201 294 #define MSR_F15H_NB_PERF_CTL 0xc0010240 295 #define MSR_F15H_NB_PERF_CTR 0xc0010241 296 297 /* Fam 10h MSRs */ 298 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 299 #define FAM10H_MMIO_CONF_ENABLE (1<<0) 300 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 301 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 302 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL 303 #define FAM10H_MMIO_CONF_BASE_SHIFT 20 304 #define MSR_FAM10H_NODE_ID 0xc001100c 305 306 /* K8 MSRs */ 307 #define MSR_K8_TOP_MEM1 0xc001001a 308 #define MSR_K8_TOP_MEM2 0xc001001d 309 #define MSR_K8_SYSCFG 0xc0010010 310 #define MSR_K8_INT_PENDING_MSG 0xc0010055 311 /* C1E active bits in int pending message */ 312 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 313 #define MSR_K8_TSEG_ADDR 0xc0010112 314 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 315 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 316 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 317 318 /* K7 MSRs */ 319 #define MSR_K7_EVNTSEL0 0xc0010000 320 #define MSR_K7_PERFCTR0 0xc0010004 321 #define MSR_K7_EVNTSEL1 0xc0010001 322 #define MSR_K7_PERFCTR1 0xc0010005 323 #define MSR_K7_EVNTSEL2 0xc0010002 324 #define MSR_K7_PERFCTR2 0xc0010006 325 #define MSR_K7_EVNTSEL3 0xc0010003 326 #define MSR_K7_PERFCTR3 0xc0010007 327 #define MSR_K7_CLK_CTL 0xc001001b 328 #define MSR_K7_HWCR 0xc0010015 329 #define MSR_K7_FID_VID_CTL 0xc0010041 330 #define MSR_K7_FID_VID_STATUS 0xc0010042 331 332 /* K6 MSRs */ 333 #define MSR_K6_WHCR 0xc0000082 334 #define MSR_K6_UWCCR 0xc0000085 335 #define MSR_K6_EPMR 0xc0000086 336 #define MSR_K6_PSOR 0xc0000087 337 #define MSR_K6_PFIR 0xc0000088 338 339 /* Centaur-Hauls/IDT defined MSRs. */ 340 #define MSR_IDT_FCR1 0x00000107 341 #define MSR_IDT_FCR2 0x00000108 342 #define MSR_IDT_FCR3 0x00000109 343 #define MSR_IDT_FCR4 0x0000010a 344 345 #define MSR_IDT_MCR0 0x00000110 346 #define MSR_IDT_MCR1 0x00000111 347 #define MSR_IDT_MCR2 0x00000112 348 #define MSR_IDT_MCR3 0x00000113 349 #define MSR_IDT_MCR4 0x00000114 350 #define MSR_IDT_MCR5 0x00000115 351 #define MSR_IDT_MCR6 0x00000116 352 #define MSR_IDT_MCR7 0x00000117 353 #define MSR_IDT_MCR_CTRL 0x00000120 354 355 /* VIA Cyrix defined MSRs*/ 356 #define MSR_VIA_FCR 0x00001107 357 #define MSR_VIA_LONGHAUL 0x0000110a 358 #define MSR_VIA_RNG 0x0000110b 359 #define MSR_VIA_BCR2 0x00001147 360 361 /* Transmeta defined MSRs */ 362 #define MSR_TMTA_LONGRUN_CTRL 0x80868010 363 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 364 #define MSR_TMTA_LRTI_READOUT 0x80868018 365 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 366 367 /* Intel defined MSRs. */ 368 #define MSR_IA32_P5_MC_ADDR 0x00000000 369 #define MSR_IA32_P5_MC_TYPE 0x00000001 370 #define MSR_IA32_TSC 0x00000010 371 #define MSR_IA32_PLATFORM_ID 0x00000017 372 #define MSR_IA32_EBL_CR_POWERON 0x0000002a 373 #define MSR_EBC_FREQUENCY_ID 0x0000002c 374 #define MSR_SMI_COUNT 0x00000034 375 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 376 #define MSR_IA32_TSC_ADJUST 0x0000003b 377 #define MSR_IA32_BNDCFGS 0x00000d90 378 379 #define MSR_IA32_XSS 0x00000da0 380 381 #define FEATURE_CONTROL_LOCKED (1<<0) 382 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1) 383 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 384 #define FEATURE_CONTROL_LMCE (1<<20) 385 386 #define MSR_IA32_APICBASE 0x0000001b 387 #define MSR_IA32_APICBASE_BSP (1<<8) 388 #define MSR_IA32_APICBASE_ENABLE (1<<11) 389 #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 390 391 #define MSR_IA32_TSCDEADLINE 0x000006e0 392 393 #define MSR_IA32_UCODE_WRITE 0x00000079 394 #define MSR_IA32_UCODE_REV 0x0000008b 395 396 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b 397 #define MSR_IA32_SMBASE 0x0000009e 398 399 #define MSR_IA32_PERF_STATUS 0x00000198 400 #define MSR_IA32_PERF_CTL 0x00000199 401 #define INTEL_PERF_CTL_MASK 0xffff 402 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 403 #define MSR_AMD_PERF_STATUS 0xc0010063 404 #define MSR_AMD_PERF_CTL 0xc0010062 405 406 #define MSR_IA32_MPERF 0x000000e7 407 #define MSR_IA32_APERF 0x000000e8 408 409 #define MSR_IA32_THERM_CONTROL 0x0000019a 410 #define MSR_IA32_THERM_INTERRUPT 0x0000019b 411 412 #define THERM_INT_HIGH_ENABLE (1 << 0) 413 #define THERM_INT_LOW_ENABLE (1 << 1) 414 #define THERM_INT_PLN_ENABLE (1 << 24) 415 416 #define MSR_IA32_THERM_STATUS 0x0000019c 417 418 #define THERM_STATUS_PROCHOT (1 << 0) 419 #define THERM_STATUS_POWER_LIMIT (1 << 10) 420 421 #define MSR_THERM2_CTL 0x0000019d 422 423 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 424 425 #define MSR_IA32_MISC_ENABLE 0x000001a0 426 427 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 428 429 #define MSR_MISC_PWR_MGMT 0x000001aa 430 431 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 432 #define ENERGY_PERF_BIAS_PERFORMANCE 0 433 #define ENERGY_PERF_BIAS_NORMAL 6 434 #define ENERGY_PERF_BIAS_POWERSAVE 15 435 436 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 437 438 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) 439 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) 440 441 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 442 443 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) 444 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) 445 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) 446 447 /* Thermal Thresholds Support */ 448 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15) 449 #define THERM_SHIFT_THRESHOLD0 8 450 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) 451 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23) 452 #define THERM_SHIFT_THRESHOLD1 16 453 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) 454 #define THERM_STATUS_THRESHOLD0 (1 << 6) 455 #define THERM_LOG_THRESHOLD0 (1 << 7) 456 #define THERM_STATUS_THRESHOLD1 (1 << 8) 457 #define THERM_LOG_THRESHOLD1 (1 << 9) 458 459 /* MISC_ENABLE bits: architectural */ 460 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 461 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) 462 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1 463 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) 464 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7 465 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) 466 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 467 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) 468 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 469 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) 470 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 471 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) 472 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 473 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) 474 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 475 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) 476 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 477 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) 478 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 479 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) 480 481 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 482 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 483 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) 484 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3 485 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) 486 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 487 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) 488 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 489 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) 490 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 491 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) 492 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 493 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) 494 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10 495 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) 496 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 497 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) 498 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13 499 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) 500 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 501 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) 502 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 503 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) 504 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 505 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) 506 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 507 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) 508 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 509 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) 510 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 511 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) 512 513 #define MSR_IA32_TSC_DEADLINE 0x000006E0 514 515 /* P4/Xeon+ specific */ 516 #define MSR_IA32_MCG_EAX 0x00000180 517 #define MSR_IA32_MCG_EBX 0x00000181 518 #define MSR_IA32_MCG_ECX 0x00000182 519 #define MSR_IA32_MCG_EDX 0x00000183 520 #define MSR_IA32_MCG_ESI 0x00000184 521 #define MSR_IA32_MCG_EDI 0x00000185 522 #define MSR_IA32_MCG_EBP 0x00000186 523 #define MSR_IA32_MCG_ESP 0x00000187 524 #define MSR_IA32_MCG_EFLAGS 0x00000188 525 #define MSR_IA32_MCG_EIP 0x00000189 526 #define MSR_IA32_MCG_RESERVED 0x0000018a 527 528 /* Pentium IV performance counter MSRs */ 529 #define MSR_P4_BPU_PERFCTR0 0x00000300 530 #define MSR_P4_BPU_PERFCTR1 0x00000301 531 #define MSR_P4_BPU_PERFCTR2 0x00000302 532 #define MSR_P4_BPU_PERFCTR3 0x00000303 533 #define MSR_P4_MS_PERFCTR0 0x00000304 534 #define MSR_P4_MS_PERFCTR1 0x00000305 535 #define MSR_P4_MS_PERFCTR2 0x00000306 536 #define MSR_P4_MS_PERFCTR3 0x00000307 537 #define MSR_P4_FLAME_PERFCTR0 0x00000308 538 #define MSR_P4_FLAME_PERFCTR1 0x00000309 539 #define MSR_P4_FLAME_PERFCTR2 0x0000030a 540 #define MSR_P4_FLAME_PERFCTR3 0x0000030b 541 #define MSR_P4_IQ_PERFCTR0 0x0000030c 542 #define MSR_P4_IQ_PERFCTR1 0x0000030d 543 #define MSR_P4_IQ_PERFCTR2 0x0000030e 544 #define MSR_P4_IQ_PERFCTR3 0x0000030f 545 #define MSR_P4_IQ_PERFCTR4 0x00000310 546 #define MSR_P4_IQ_PERFCTR5 0x00000311 547 #define MSR_P4_BPU_CCCR0 0x00000360 548 #define MSR_P4_BPU_CCCR1 0x00000361 549 #define MSR_P4_BPU_CCCR2 0x00000362 550 #define MSR_P4_BPU_CCCR3 0x00000363 551 #define MSR_P4_MS_CCCR0 0x00000364 552 #define MSR_P4_MS_CCCR1 0x00000365 553 #define MSR_P4_MS_CCCR2 0x00000366 554 #define MSR_P4_MS_CCCR3 0x00000367 555 #define MSR_P4_FLAME_CCCR0 0x00000368 556 #define MSR_P4_FLAME_CCCR1 0x00000369 557 #define MSR_P4_FLAME_CCCR2 0x0000036a 558 #define MSR_P4_FLAME_CCCR3 0x0000036b 559 #define MSR_P4_IQ_CCCR0 0x0000036c 560 #define MSR_P4_IQ_CCCR1 0x0000036d 561 #define MSR_P4_IQ_CCCR2 0x0000036e 562 #define MSR_P4_IQ_CCCR3 0x0000036f 563 #define MSR_P4_IQ_CCCR4 0x00000370 564 #define MSR_P4_IQ_CCCR5 0x00000371 565 #define MSR_P4_ALF_ESCR0 0x000003ca 566 #define MSR_P4_ALF_ESCR1 0x000003cb 567 #define MSR_P4_BPU_ESCR0 0x000003b2 568 #define MSR_P4_BPU_ESCR1 0x000003b3 569 #define MSR_P4_BSU_ESCR0 0x000003a0 570 #define MSR_P4_BSU_ESCR1 0x000003a1 571 #define MSR_P4_CRU_ESCR0 0x000003b8 572 #define MSR_P4_CRU_ESCR1 0x000003b9 573 #define MSR_P4_CRU_ESCR2 0x000003cc 574 #define MSR_P4_CRU_ESCR3 0x000003cd 575 #define MSR_P4_CRU_ESCR4 0x000003e0 576 #define MSR_P4_CRU_ESCR5 0x000003e1 577 #define MSR_P4_DAC_ESCR0 0x000003a8 578 #define MSR_P4_DAC_ESCR1 0x000003a9 579 #define MSR_P4_FIRM_ESCR0 0x000003a4 580 #define MSR_P4_FIRM_ESCR1 0x000003a5 581 #define MSR_P4_FLAME_ESCR0 0x000003a6 582 #define MSR_P4_FLAME_ESCR1 0x000003a7 583 #define MSR_P4_FSB_ESCR0 0x000003a2 584 #define MSR_P4_FSB_ESCR1 0x000003a3 585 #define MSR_P4_IQ_ESCR0 0x000003ba 586 #define MSR_P4_IQ_ESCR1 0x000003bb 587 #define MSR_P4_IS_ESCR0 0x000003b4 588 #define MSR_P4_IS_ESCR1 0x000003b5 589 #define MSR_P4_ITLB_ESCR0 0x000003b6 590 #define MSR_P4_ITLB_ESCR1 0x000003b7 591 #define MSR_P4_IX_ESCR0 0x000003c8 592 #define MSR_P4_IX_ESCR1 0x000003c9 593 #define MSR_P4_MOB_ESCR0 0x000003aa 594 #define MSR_P4_MOB_ESCR1 0x000003ab 595 #define MSR_P4_MS_ESCR0 0x000003c0 596 #define MSR_P4_MS_ESCR1 0x000003c1 597 #define MSR_P4_PMH_ESCR0 0x000003ac 598 #define MSR_P4_PMH_ESCR1 0x000003ad 599 #define MSR_P4_RAT_ESCR0 0x000003bc 600 #define MSR_P4_RAT_ESCR1 0x000003bd 601 #define MSR_P4_SAAT_ESCR0 0x000003ae 602 #define MSR_P4_SAAT_ESCR1 0x000003af 603 #define MSR_P4_SSU_ESCR0 0x000003be 604 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 605 606 #define MSR_P4_TBPU_ESCR0 0x000003c2 607 #define MSR_P4_TBPU_ESCR1 0x000003c3 608 #define MSR_P4_TC_ESCR0 0x000003c4 609 #define MSR_P4_TC_ESCR1 0x000003c5 610 #define MSR_P4_U2L_ESCR0 0x000003b0 611 #define MSR_P4_U2L_ESCR1 0x000003b1 612 613 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 614 615 /* Intel Core-based CPU performance counters */ 616 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 617 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 618 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 619 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 620 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 621 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 622 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 623 624 /* Geode defined MSRs */ 625 #define MSR_GEODE_BUSCONT_CONF0 0x00001900 626 627 /* Intel VT MSRs */ 628 #define MSR_IA32_VMX_BASIC 0x00000480 629 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 630 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 631 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 632 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 633 #define MSR_IA32_VMX_MISC 0x00000485 634 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 635 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 636 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 637 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 638 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 639 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 640 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 641 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 642 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 643 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 644 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 645 #define MSR_IA32_VMX_VMFUNC 0x00000491 646 647 /* VMX_BASIC bits and bitmasks */ 648 #define VMX_BASIC_VMCS_SIZE_SHIFT 32 649 #define VMX_BASIC_TRUE_CTLS (1ULL << 55) 650 #define VMX_BASIC_64 0x0001000000000000LLU 651 #define VMX_BASIC_MEM_TYPE_SHIFT 50 652 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU 653 #define VMX_BASIC_MEM_TYPE_WB 6LLU 654 #define VMX_BASIC_INOUT 0x0040000000000000LLU 655 656 /* MSR_IA32_VMX_MISC bits */ 657 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) 658 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F 659 /* AMD-V MSRs */ 660 661 #define MSR_VM_CR 0xc0010114 662 #define MSR_VM_IGNNE 0xc0010115 663 #define MSR_VM_HSAVE_PA 0xc0010117 664 665 #endif /* _ASM_X86_MSR_INDEX_H */ 666