xref: /openbmc/linux/arch/x86/include/asm/msr-index.h (revision ba61bb17)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_X86_MSR_INDEX_H
3 #define _ASM_X86_MSR_INDEX_H
4 
5 /*
6  * CPU model specific register (MSR) numbers.
7  *
8  * Do not add new entries to this file unless the definitions are shared
9  * between multiple compilation units.
10  */
11 
12 /* x86-64 specific MSRs */
13 #define MSR_EFER		0xc0000080 /* extended feature register */
14 #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */
15 #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */
16 #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */
17 #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */
18 #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */
19 #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */
20 #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */
21 #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */
22 
23 /* EFER bits: */
24 #define _EFER_SCE		0  /* SYSCALL/SYSRET */
25 #define _EFER_LME		8  /* Long mode enable */
26 #define _EFER_LMA		10 /* Long mode active (read-only) */
27 #define _EFER_NX		11 /* No execute enable */
28 #define _EFER_SVME		12 /* Enable virtualization */
29 #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */
30 #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */
31 
32 #define EFER_SCE		(1<<_EFER_SCE)
33 #define EFER_LME		(1<<_EFER_LME)
34 #define EFER_LMA		(1<<_EFER_LMA)
35 #define EFER_NX			(1<<_EFER_NX)
36 #define EFER_SVME		(1<<_EFER_SVME)
37 #define EFER_LMSLE		(1<<_EFER_LMSLE)
38 #define EFER_FFXSR		(1<<_EFER_FFXSR)
39 
40 /* Intel MSRs. Some also available on other CPUs */
41 
42 #define MSR_IA32_SPEC_CTRL		0x00000048 /* Speculation Control */
43 #define SPEC_CTRL_IBRS			(1 << 0)   /* Indirect Branch Restricted Speculation */
44 #define SPEC_CTRL_STIBP			(1 << 1)   /* Single Thread Indirect Branch Predictors */
45 #define SPEC_CTRL_SSBD_SHIFT		2	   /* Speculative Store Bypass Disable bit */
46 #define SPEC_CTRL_SSBD			(1 << SPEC_CTRL_SSBD_SHIFT)   /* Speculative Store Bypass Disable */
47 
48 #define MSR_IA32_PRED_CMD		0x00000049 /* Prediction Command */
49 #define PRED_CMD_IBPB			(1 << 0)   /* Indirect Branch Prediction Barrier */
50 
51 #define MSR_PPIN_CTL			0x0000004e
52 #define MSR_PPIN			0x0000004f
53 
54 #define MSR_IA32_PERFCTR0		0x000000c1
55 #define MSR_IA32_PERFCTR1		0x000000c2
56 #define MSR_FSB_FREQ			0x000000cd
57 #define MSR_PLATFORM_INFO		0x000000ce
58 #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT	31
59 #define MSR_PLATFORM_INFO_CPUID_FAULT		BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
60 
61 #define MSR_PKG_CST_CONFIG_CONTROL	0x000000e2
62 #define NHM_C3_AUTO_DEMOTE		(1UL << 25)
63 #define NHM_C1_AUTO_DEMOTE		(1UL << 26)
64 #define ATM_LNC_C6_AUTO_DEMOTE		(1UL << 25)
65 #define SNB_C3_AUTO_UNDEMOTE		(1UL << 27)
66 #define SNB_C1_AUTO_UNDEMOTE		(1UL << 28)
67 
68 #define MSR_MTRRcap			0x000000fe
69 
70 #define MSR_IA32_ARCH_CAPABILITIES	0x0000010a
71 #define ARCH_CAP_RDCL_NO		(1 << 0)   /* Not susceptible to Meltdown */
72 #define ARCH_CAP_IBRS_ALL		(1 << 1)   /* Enhanced IBRS support */
73 #define ARCH_CAP_SSB_NO			(1 << 4)   /*
74 						    * Not susceptible to Speculative Store Bypass
75 						    * attack, so no Speculative Store Bypass
76 						    * control required.
77 						    */
78 
79 #define MSR_IA32_BBL_CR_CTL		0x00000119
80 #define MSR_IA32_BBL_CR_CTL3		0x0000011e
81 
82 #define MSR_IA32_SYSENTER_CS		0x00000174
83 #define MSR_IA32_SYSENTER_ESP		0x00000175
84 #define MSR_IA32_SYSENTER_EIP		0x00000176
85 
86 #define MSR_IA32_MCG_CAP		0x00000179
87 #define MSR_IA32_MCG_STATUS		0x0000017a
88 #define MSR_IA32_MCG_CTL		0x0000017b
89 #define MSR_IA32_MCG_EXT_CTL		0x000004d0
90 
91 #define MSR_OFFCORE_RSP_0		0x000001a6
92 #define MSR_OFFCORE_RSP_1		0x000001a7
93 #define MSR_TURBO_RATIO_LIMIT		0x000001ad
94 #define MSR_TURBO_RATIO_LIMIT1		0x000001ae
95 #define MSR_TURBO_RATIO_LIMIT2		0x000001af
96 
97 #define MSR_LBR_SELECT			0x000001c8
98 #define MSR_LBR_TOS			0x000001c9
99 #define MSR_LBR_NHM_FROM		0x00000680
100 #define MSR_LBR_NHM_TO			0x000006c0
101 #define MSR_LBR_CORE_FROM		0x00000040
102 #define MSR_LBR_CORE_TO			0x00000060
103 
104 #define MSR_LBR_INFO_0			0x00000dc0 /* ... 0xddf for _31 */
105 #define LBR_INFO_MISPRED		BIT_ULL(63)
106 #define LBR_INFO_IN_TX			BIT_ULL(62)
107 #define LBR_INFO_ABORT			BIT_ULL(61)
108 #define LBR_INFO_CYCLES			0xffff
109 
110 #define MSR_IA32_PEBS_ENABLE		0x000003f1
111 #define MSR_IA32_DS_AREA		0x00000600
112 #define MSR_IA32_PERF_CAPABILITIES	0x00000345
113 #define MSR_PEBS_LD_LAT_THRESHOLD	0x000003f6
114 
115 #define MSR_IA32_RTIT_CTL		0x00000570
116 #define MSR_IA32_RTIT_STATUS		0x00000571
117 #define MSR_IA32_RTIT_ADDR0_A		0x00000580
118 #define MSR_IA32_RTIT_ADDR0_B		0x00000581
119 #define MSR_IA32_RTIT_ADDR1_A		0x00000582
120 #define MSR_IA32_RTIT_ADDR1_B		0x00000583
121 #define MSR_IA32_RTIT_ADDR2_A		0x00000584
122 #define MSR_IA32_RTIT_ADDR2_B		0x00000585
123 #define MSR_IA32_RTIT_ADDR3_A		0x00000586
124 #define MSR_IA32_RTIT_ADDR3_B		0x00000587
125 #define MSR_IA32_RTIT_CR3_MATCH		0x00000572
126 #define MSR_IA32_RTIT_OUTPUT_BASE	0x00000560
127 #define MSR_IA32_RTIT_OUTPUT_MASK	0x00000561
128 
129 #define MSR_MTRRfix64K_00000		0x00000250
130 #define MSR_MTRRfix16K_80000		0x00000258
131 #define MSR_MTRRfix16K_A0000		0x00000259
132 #define MSR_MTRRfix4K_C0000		0x00000268
133 #define MSR_MTRRfix4K_C8000		0x00000269
134 #define MSR_MTRRfix4K_D0000		0x0000026a
135 #define MSR_MTRRfix4K_D8000		0x0000026b
136 #define MSR_MTRRfix4K_E0000		0x0000026c
137 #define MSR_MTRRfix4K_E8000		0x0000026d
138 #define MSR_MTRRfix4K_F0000		0x0000026e
139 #define MSR_MTRRfix4K_F8000		0x0000026f
140 #define MSR_MTRRdefType			0x000002ff
141 
142 #define MSR_IA32_CR_PAT			0x00000277
143 
144 #define MSR_IA32_DEBUGCTLMSR		0x000001d9
145 #define MSR_IA32_LASTBRANCHFROMIP	0x000001db
146 #define MSR_IA32_LASTBRANCHTOIP		0x000001dc
147 #define MSR_IA32_LASTINTFROMIP		0x000001dd
148 #define MSR_IA32_LASTINTTOIP		0x000001de
149 
150 /* DEBUGCTLMSR bits (others vary by model): */
151 #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */
152 #define DEBUGCTLMSR_BTF_SHIFT		1
153 #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */
154 #define DEBUGCTLMSR_TR			(1UL <<  6)
155 #define DEBUGCTLMSR_BTS			(1UL <<  7)
156 #define DEBUGCTLMSR_BTINT		(1UL <<  8)
157 #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9)
158 #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10)
159 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11)
160 #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT	14
161 #define DEBUGCTLMSR_FREEZE_IN_SMM	(1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
162 
163 #define MSR_PEBS_FRONTEND		0x000003f7
164 
165 #define MSR_IA32_POWER_CTL		0x000001fc
166 
167 #define MSR_IA32_MC0_CTL		0x00000400
168 #define MSR_IA32_MC0_STATUS		0x00000401
169 #define MSR_IA32_MC0_ADDR		0x00000402
170 #define MSR_IA32_MC0_MISC		0x00000403
171 
172 /* C-state Residency Counters */
173 #define MSR_PKG_C3_RESIDENCY		0x000003f8
174 #define MSR_PKG_C6_RESIDENCY		0x000003f9
175 #define MSR_ATOM_PKG_C6_RESIDENCY	0x000003fa
176 #define MSR_PKG_C7_RESIDENCY		0x000003fa
177 #define MSR_CORE_C3_RESIDENCY		0x000003fc
178 #define MSR_CORE_C6_RESIDENCY		0x000003fd
179 #define MSR_CORE_C7_RESIDENCY		0x000003fe
180 #define MSR_KNL_CORE_C6_RESIDENCY	0x000003ff
181 #define MSR_PKG_C2_RESIDENCY		0x0000060d
182 #define MSR_PKG_C8_RESIDENCY		0x00000630
183 #define MSR_PKG_C9_RESIDENCY		0x00000631
184 #define MSR_PKG_C10_RESIDENCY		0x00000632
185 
186 /* Interrupt Response Limit */
187 #define MSR_PKGC3_IRTL			0x0000060a
188 #define MSR_PKGC6_IRTL			0x0000060b
189 #define MSR_PKGC7_IRTL			0x0000060c
190 #define MSR_PKGC8_IRTL			0x00000633
191 #define MSR_PKGC9_IRTL			0x00000634
192 #define MSR_PKGC10_IRTL			0x00000635
193 
194 /* Run Time Average Power Limiting (RAPL) Interface */
195 
196 #define MSR_RAPL_POWER_UNIT		0x00000606
197 
198 #define MSR_PKG_POWER_LIMIT		0x00000610
199 #define MSR_PKG_ENERGY_STATUS		0x00000611
200 #define MSR_PKG_PERF_STATUS		0x00000613
201 #define MSR_PKG_POWER_INFO		0x00000614
202 
203 #define MSR_DRAM_POWER_LIMIT		0x00000618
204 #define MSR_DRAM_ENERGY_STATUS		0x00000619
205 #define MSR_DRAM_PERF_STATUS		0x0000061b
206 #define MSR_DRAM_POWER_INFO		0x0000061c
207 
208 #define MSR_PP0_POWER_LIMIT		0x00000638
209 #define MSR_PP0_ENERGY_STATUS		0x00000639
210 #define MSR_PP0_POLICY			0x0000063a
211 #define MSR_PP0_PERF_STATUS		0x0000063b
212 
213 #define MSR_PP1_POWER_LIMIT		0x00000640
214 #define MSR_PP1_ENERGY_STATUS		0x00000641
215 #define MSR_PP1_POLICY			0x00000642
216 
217 /* Config TDP MSRs */
218 #define MSR_CONFIG_TDP_NOMINAL		0x00000648
219 #define MSR_CONFIG_TDP_LEVEL_1		0x00000649
220 #define MSR_CONFIG_TDP_LEVEL_2		0x0000064A
221 #define MSR_CONFIG_TDP_CONTROL		0x0000064B
222 #define MSR_TURBO_ACTIVATION_RATIO	0x0000064C
223 
224 #define MSR_PLATFORM_ENERGY_STATUS	0x0000064D
225 
226 #define MSR_PKG_WEIGHTED_CORE_C0_RES	0x00000658
227 #define MSR_PKG_ANY_CORE_C0_RES		0x00000659
228 #define MSR_PKG_ANY_GFXE_C0_RES		0x0000065A
229 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES	0x0000065B
230 
231 #define MSR_CORE_C1_RES			0x00000660
232 #define MSR_MODULE_C6_RES_MS		0x00000664
233 
234 #define MSR_CC6_DEMOTION_POLICY_CONFIG	0x00000668
235 #define MSR_MC6_DEMOTION_POLICY_CONFIG	0x00000669
236 
237 #define MSR_ATOM_CORE_RATIOS		0x0000066a
238 #define MSR_ATOM_CORE_VIDS		0x0000066b
239 #define MSR_ATOM_CORE_TURBO_RATIOS	0x0000066c
240 #define MSR_ATOM_CORE_TURBO_VIDS	0x0000066d
241 
242 
243 #define MSR_CORE_PERF_LIMIT_REASONS	0x00000690
244 #define MSR_GFX_PERF_LIMIT_REASONS	0x000006B0
245 #define MSR_RING_PERF_LIMIT_REASONS	0x000006B1
246 
247 /* Hardware P state interface */
248 #define MSR_PPERF			0x0000064e
249 #define MSR_PERF_LIMIT_REASONS		0x0000064f
250 #define MSR_PM_ENABLE			0x00000770
251 #define MSR_HWP_CAPABILITIES		0x00000771
252 #define MSR_HWP_REQUEST_PKG		0x00000772
253 #define MSR_HWP_INTERRUPT		0x00000773
254 #define MSR_HWP_REQUEST 		0x00000774
255 #define MSR_HWP_STATUS			0x00000777
256 
257 /* CPUID.6.EAX */
258 #define HWP_BASE_BIT			(1<<7)
259 #define HWP_NOTIFICATIONS_BIT		(1<<8)
260 #define HWP_ACTIVITY_WINDOW_BIT		(1<<9)
261 #define HWP_ENERGY_PERF_PREFERENCE_BIT	(1<<10)
262 #define HWP_PACKAGE_LEVEL_REQUEST_BIT	(1<<11)
263 
264 /* IA32_HWP_CAPABILITIES */
265 #define HWP_HIGHEST_PERF(x)		(((x) >> 0) & 0xff)
266 #define HWP_GUARANTEED_PERF(x)		(((x) >> 8) & 0xff)
267 #define HWP_MOSTEFFICIENT_PERF(x)	(((x) >> 16) & 0xff)
268 #define HWP_LOWEST_PERF(x)		(((x) >> 24) & 0xff)
269 
270 /* IA32_HWP_REQUEST */
271 #define HWP_MIN_PERF(x) 		(x & 0xff)
272 #define HWP_MAX_PERF(x) 		((x & 0xff) << 8)
273 #define HWP_DESIRED_PERF(x)		((x & 0xff) << 16)
274 #define HWP_ENERGY_PERF_PREFERENCE(x)	(((unsigned long long) x & 0xff) << 24)
275 #define HWP_EPP_PERFORMANCE		0x00
276 #define HWP_EPP_BALANCE_PERFORMANCE	0x80
277 #define HWP_EPP_BALANCE_POWERSAVE	0xC0
278 #define HWP_EPP_POWERSAVE		0xFF
279 #define HWP_ACTIVITY_WINDOW(x)		((unsigned long long)(x & 0xff3) << 32)
280 #define HWP_PACKAGE_CONTROL(x)		((unsigned long long)(x & 0x1) << 42)
281 
282 /* IA32_HWP_STATUS */
283 #define HWP_GUARANTEED_CHANGE(x)	(x & 0x1)
284 #define HWP_EXCURSION_TO_MINIMUM(x)	(x & 0x4)
285 
286 /* IA32_HWP_INTERRUPT */
287 #define HWP_CHANGE_TO_GUARANTEED_INT(x)	(x & 0x1)
288 #define HWP_EXCURSION_TO_MINIMUM_INT(x)	(x & 0x2)
289 
290 #define MSR_AMD64_MC0_MASK		0xc0010044
291 
292 #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x))
293 #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x))
294 #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x))
295 #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x))
296 
297 #define MSR_AMD64_MCx_MASK(x)		(MSR_AMD64_MC0_MASK + (x))
298 
299 /* These are consecutive and not in the normal 4er MCE bank block */
300 #define MSR_IA32_MC0_CTL2		0x00000280
301 #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x))
302 
303 #define MSR_P6_PERFCTR0			0x000000c1
304 #define MSR_P6_PERFCTR1			0x000000c2
305 #define MSR_P6_EVNTSEL0			0x00000186
306 #define MSR_P6_EVNTSEL1			0x00000187
307 
308 #define MSR_KNC_PERFCTR0               0x00000020
309 #define MSR_KNC_PERFCTR1               0x00000021
310 #define MSR_KNC_EVNTSEL0               0x00000028
311 #define MSR_KNC_EVNTSEL1               0x00000029
312 
313 /* Alternative perfctr range with full access. */
314 #define MSR_IA32_PMC0			0x000004c1
315 
316 /* AMD64 MSRs. Not complete. See the architecture manual for a more
317    complete list. */
318 
319 #define MSR_AMD64_PATCH_LEVEL		0x0000008b
320 #define MSR_AMD64_TSC_RATIO		0xc0000104
321 #define MSR_AMD64_NB_CFG		0xc001001f
322 #define MSR_AMD64_PATCH_LOADER		0xc0010020
323 #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140
324 #define MSR_AMD64_OSVW_STATUS		0xc0010141
325 #define MSR_AMD64_LS_CFG		0xc0011020
326 #define MSR_AMD64_DC_CFG		0xc0011022
327 #define MSR_AMD64_BU_CFG2		0xc001102a
328 #define MSR_AMD64_IBSFETCHCTL		0xc0011030
329 #define MSR_AMD64_IBSFETCHLINAD		0xc0011031
330 #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032
331 #define MSR_AMD64_IBSFETCH_REG_COUNT	3
332 #define MSR_AMD64_IBSFETCH_REG_MASK	((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
333 #define MSR_AMD64_IBSOPCTL		0xc0011033
334 #define MSR_AMD64_IBSOPRIP		0xc0011034
335 #define MSR_AMD64_IBSOPDATA		0xc0011035
336 #define MSR_AMD64_IBSOPDATA2		0xc0011036
337 #define MSR_AMD64_IBSOPDATA3		0xc0011037
338 #define MSR_AMD64_IBSDCLINAD		0xc0011038
339 #define MSR_AMD64_IBSDCPHYSAD		0xc0011039
340 #define MSR_AMD64_IBSOP_REG_COUNT	7
341 #define MSR_AMD64_IBSOP_REG_MASK	((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
342 #define MSR_AMD64_IBSCTL		0xc001103a
343 #define MSR_AMD64_IBSBRTARGET		0xc001103b
344 #define MSR_AMD64_IBSOPDATA4		0xc001103d
345 #define MSR_AMD64_IBS_REG_COUNT_MAX	8 /* includes MSR_AMD64_IBSBRTARGET */
346 #define MSR_AMD64_SEV			0xc0010131
347 #define MSR_AMD64_SEV_ENABLED_BIT	0
348 #define MSR_AMD64_SEV_ENABLED		BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
349 
350 #define MSR_AMD64_VIRT_SPEC_CTRL	0xc001011f
351 
352 /* Fam 17h MSRs */
353 #define MSR_F17H_IRPERF			0xc00000e9
354 
355 /* Fam 16h MSRs */
356 #define MSR_F16H_L2I_PERF_CTL		0xc0010230
357 #define MSR_F16H_L2I_PERF_CTR		0xc0010231
358 #define MSR_F16H_DR1_ADDR_MASK		0xc0011019
359 #define MSR_F16H_DR2_ADDR_MASK		0xc001101a
360 #define MSR_F16H_DR3_ADDR_MASK		0xc001101b
361 #define MSR_F16H_DR0_ADDR_MASK		0xc0011027
362 
363 /* Fam 15h MSRs */
364 #define MSR_F15H_PERF_CTL		0xc0010200
365 #define MSR_F15H_PERF_CTL0		MSR_F15H_PERF_CTL
366 #define MSR_F15H_PERF_CTL1		(MSR_F15H_PERF_CTL + 2)
367 #define MSR_F15H_PERF_CTL2		(MSR_F15H_PERF_CTL + 4)
368 #define MSR_F15H_PERF_CTL3		(MSR_F15H_PERF_CTL + 6)
369 #define MSR_F15H_PERF_CTL4		(MSR_F15H_PERF_CTL + 8)
370 #define MSR_F15H_PERF_CTL5		(MSR_F15H_PERF_CTL + 10)
371 
372 #define MSR_F15H_PERF_CTR		0xc0010201
373 #define MSR_F15H_PERF_CTR0		MSR_F15H_PERF_CTR
374 #define MSR_F15H_PERF_CTR1		(MSR_F15H_PERF_CTR + 2)
375 #define MSR_F15H_PERF_CTR2		(MSR_F15H_PERF_CTR + 4)
376 #define MSR_F15H_PERF_CTR3		(MSR_F15H_PERF_CTR + 6)
377 #define MSR_F15H_PERF_CTR4		(MSR_F15H_PERF_CTR + 8)
378 #define MSR_F15H_PERF_CTR5		(MSR_F15H_PERF_CTR + 10)
379 
380 #define MSR_F15H_NB_PERF_CTL		0xc0010240
381 #define MSR_F15H_NB_PERF_CTR		0xc0010241
382 #define MSR_F15H_PTSC			0xc0010280
383 #define MSR_F15H_IC_CFG			0xc0011021
384 
385 /* Fam 10h MSRs */
386 #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058
387 #define FAM10H_MMIO_CONF_ENABLE		(1<<0)
388 #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf
389 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
390 #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffffULL
391 #define FAM10H_MMIO_CONF_BASE_SHIFT	20
392 #define MSR_FAM10H_NODE_ID		0xc001100c
393 #define MSR_F10H_DECFG			0xc0011029
394 #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT	1
395 #define MSR_F10H_DECFG_LFENCE_SERIALIZE		BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
396 
397 /* K8 MSRs */
398 #define MSR_K8_TOP_MEM1			0xc001001a
399 #define MSR_K8_TOP_MEM2			0xc001001d
400 #define MSR_K8_SYSCFG			0xc0010010
401 #define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT	23
402 #define MSR_K8_SYSCFG_MEM_ENCRYPT	BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
403 #define MSR_K8_INT_PENDING_MSG		0xc0010055
404 /* C1E active bits in int pending message */
405 #define K8_INTP_C1E_ACTIVE_MASK		0x18000000
406 #define MSR_K8_TSEG_ADDR		0xc0010112
407 #define MSR_K8_TSEG_MASK		0xc0010113
408 #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */
409 #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */
410 #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */
411 
412 /* K7 MSRs */
413 #define MSR_K7_EVNTSEL0			0xc0010000
414 #define MSR_K7_PERFCTR0			0xc0010004
415 #define MSR_K7_EVNTSEL1			0xc0010001
416 #define MSR_K7_PERFCTR1			0xc0010005
417 #define MSR_K7_EVNTSEL2			0xc0010002
418 #define MSR_K7_PERFCTR2			0xc0010006
419 #define MSR_K7_EVNTSEL3			0xc0010003
420 #define MSR_K7_PERFCTR3			0xc0010007
421 #define MSR_K7_CLK_CTL			0xc001001b
422 #define MSR_K7_HWCR			0xc0010015
423 #define MSR_K7_HWCR_SMMLOCK_BIT		0
424 #define MSR_K7_HWCR_SMMLOCK		BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
425 #define MSR_K7_FID_VID_CTL		0xc0010041
426 #define MSR_K7_FID_VID_STATUS		0xc0010042
427 
428 /* K6 MSRs */
429 #define MSR_K6_WHCR			0xc0000082
430 #define MSR_K6_UWCCR			0xc0000085
431 #define MSR_K6_EPMR			0xc0000086
432 #define MSR_K6_PSOR			0xc0000087
433 #define MSR_K6_PFIR			0xc0000088
434 
435 /* Centaur-Hauls/IDT defined MSRs. */
436 #define MSR_IDT_FCR1			0x00000107
437 #define MSR_IDT_FCR2			0x00000108
438 #define MSR_IDT_FCR3			0x00000109
439 #define MSR_IDT_FCR4			0x0000010a
440 
441 #define MSR_IDT_MCR0			0x00000110
442 #define MSR_IDT_MCR1			0x00000111
443 #define MSR_IDT_MCR2			0x00000112
444 #define MSR_IDT_MCR3			0x00000113
445 #define MSR_IDT_MCR4			0x00000114
446 #define MSR_IDT_MCR5			0x00000115
447 #define MSR_IDT_MCR6			0x00000116
448 #define MSR_IDT_MCR7			0x00000117
449 #define MSR_IDT_MCR_CTRL		0x00000120
450 
451 /* VIA Cyrix defined MSRs*/
452 #define MSR_VIA_FCR			0x00001107
453 #define MSR_VIA_LONGHAUL		0x0000110a
454 #define MSR_VIA_RNG			0x0000110b
455 #define MSR_VIA_BCR2			0x00001147
456 
457 /* Transmeta defined MSRs */
458 #define MSR_TMTA_LONGRUN_CTRL		0x80868010
459 #define MSR_TMTA_LONGRUN_FLAGS		0x80868011
460 #define MSR_TMTA_LRTI_READOUT		0x80868018
461 #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a
462 
463 /* Intel defined MSRs. */
464 #define MSR_IA32_P5_MC_ADDR		0x00000000
465 #define MSR_IA32_P5_MC_TYPE		0x00000001
466 #define MSR_IA32_TSC			0x00000010
467 #define MSR_IA32_PLATFORM_ID		0x00000017
468 #define MSR_IA32_EBL_CR_POWERON		0x0000002a
469 #define MSR_EBC_FREQUENCY_ID		0x0000002c
470 #define MSR_SMI_COUNT			0x00000034
471 #define MSR_IA32_FEATURE_CONTROL        0x0000003a
472 #define MSR_IA32_TSC_ADJUST             0x0000003b
473 #define MSR_IA32_BNDCFGS		0x00000d90
474 
475 #define MSR_IA32_BNDCFGS_RSVD		0x00000ffc
476 
477 #define MSR_IA32_XSS			0x00000da0
478 
479 #define FEATURE_CONTROL_LOCKED				(1<<0)
480 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX	(1<<1)
481 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX	(1<<2)
482 #define FEATURE_CONTROL_LMCE				(1<<20)
483 
484 #define MSR_IA32_APICBASE		0x0000001b
485 #define MSR_IA32_APICBASE_BSP		(1<<8)
486 #define MSR_IA32_APICBASE_ENABLE	(1<<11)
487 #define MSR_IA32_APICBASE_BASE		(0xfffff<<12)
488 
489 #define MSR_IA32_TSCDEADLINE		0x000006e0
490 
491 #define MSR_IA32_UCODE_WRITE		0x00000079
492 #define MSR_IA32_UCODE_REV		0x0000008b
493 
494 #define MSR_IA32_SMM_MONITOR_CTL	0x0000009b
495 #define MSR_IA32_SMBASE			0x0000009e
496 
497 #define MSR_IA32_PERF_STATUS		0x00000198
498 #define MSR_IA32_PERF_CTL		0x00000199
499 #define INTEL_PERF_CTL_MASK		0xffff
500 #define MSR_AMD_PSTATE_DEF_BASE		0xc0010064
501 #define MSR_AMD_PERF_STATUS		0xc0010063
502 #define MSR_AMD_PERF_CTL		0xc0010062
503 
504 #define MSR_IA32_MPERF			0x000000e7
505 #define MSR_IA32_APERF			0x000000e8
506 
507 #define MSR_IA32_THERM_CONTROL		0x0000019a
508 #define MSR_IA32_THERM_INTERRUPT	0x0000019b
509 
510 #define THERM_INT_HIGH_ENABLE		(1 << 0)
511 #define THERM_INT_LOW_ENABLE		(1 << 1)
512 #define THERM_INT_PLN_ENABLE		(1 << 24)
513 
514 #define MSR_IA32_THERM_STATUS		0x0000019c
515 
516 #define THERM_STATUS_PROCHOT		(1 << 0)
517 #define THERM_STATUS_POWER_LIMIT	(1 << 10)
518 
519 #define MSR_THERM2_CTL			0x0000019d
520 
521 #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16)
522 
523 #define MSR_IA32_MISC_ENABLE		0x000001a0
524 
525 #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2
526 
527 #define MSR_MISC_FEATURE_CONTROL	0x000001a4
528 #define MSR_MISC_PWR_MGMT		0x000001aa
529 
530 #define MSR_IA32_ENERGY_PERF_BIAS	0x000001b0
531 #define ENERGY_PERF_BIAS_PERFORMANCE		0
532 #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE	4
533 #define ENERGY_PERF_BIAS_NORMAL			6
534 #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE	8
535 #define ENERGY_PERF_BIAS_POWERSAVE		15
536 
537 #define MSR_IA32_PACKAGE_THERM_STATUS		0x000001b1
538 
539 #define PACKAGE_THERM_STATUS_PROCHOT		(1 << 0)
540 #define PACKAGE_THERM_STATUS_POWER_LIMIT	(1 << 10)
541 
542 #define MSR_IA32_PACKAGE_THERM_INTERRUPT	0x000001b2
543 
544 #define PACKAGE_THERM_INT_HIGH_ENABLE		(1 << 0)
545 #define PACKAGE_THERM_INT_LOW_ENABLE		(1 << 1)
546 #define PACKAGE_THERM_INT_PLN_ENABLE		(1 << 24)
547 
548 /* Thermal Thresholds Support */
549 #define THERM_INT_THRESHOLD0_ENABLE    (1 << 15)
550 #define THERM_SHIFT_THRESHOLD0        8
551 #define THERM_MASK_THRESHOLD0          (0x7f << THERM_SHIFT_THRESHOLD0)
552 #define THERM_INT_THRESHOLD1_ENABLE    (1 << 23)
553 #define THERM_SHIFT_THRESHOLD1        16
554 #define THERM_MASK_THRESHOLD1          (0x7f << THERM_SHIFT_THRESHOLD1)
555 #define THERM_STATUS_THRESHOLD0        (1 << 6)
556 #define THERM_LOG_THRESHOLD0           (1 << 7)
557 #define THERM_STATUS_THRESHOLD1        (1 << 8)
558 #define THERM_LOG_THRESHOLD1           (1 << 9)
559 
560 /* MISC_ENABLE bits: architectural */
561 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT		0
562 #define MSR_IA32_MISC_ENABLE_FAST_STRING		(1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
563 #define MSR_IA32_MISC_ENABLE_TCC_BIT			1
564 #define MSR_IA32_MISC_ENABLE_TCC			(1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
565 #define MSR_IA32_MISC_ENABLE_EMON_BIT			7
566 #define MSR_IA32_MISC_ENABLE_EMON			(1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
567 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT		11
568 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
569 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT		12
570 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
571 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT	16
572 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP		(1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
573 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT			18
574 #define MSR_IA32_MISC_ENABLE_MWAIT			(1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
575 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT		22
576 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID		(1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
577 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT		23
578 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
579 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT		34
580 #define MSR_IA32_MISC_ENABLE_XD_DISABLE			(1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
581 
582 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
583 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT		2
584 #define MSR_IA32_MISC_ENABLE_X87_COMPAT			(1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
585 #define MSR_IA32_MISC_ENABLE_TM1_BIT			3
586 #define MSR_IA32_MISC_ENABLE_TM1			(1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
587 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT	4
588 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
589 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT	6
590 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
591 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT		8
592 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
593 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT	9
594 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
595 #define MSR_IA32_MISC_ENABLE_FERR_BIT			10
596 #define MSR_IA32_MISC_ENABLE_FERR			(1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
597 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT		10
598 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX		(1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
599 #define MSR_IA32_MISC_ENABLE_TM2_BIT			13
600 #define MSR_IA32_MISC_ENABLE_TM2			(1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
601 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT	19
602 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
603 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT		20
604 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
605 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT		24
606 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT		(1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
607 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT	37
608 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
609 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT		38
610 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
611 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT	39
612 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
613 
614 /* MISC_FEATURES_ENABLES non-architectural features */
615 #define MSR_MISC_FEATURES_ENABLES	0x00000140
616 
617 #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT	0
618 #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT		BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
619 #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT	1
620 
621 #define MSR_IA32_TSC_DEADLINE		0x000006E0
622 
623 /* P4/Xeon+ specific */
624 #define MSR_IA32_MCG_EAX		0x00000180
625 #define MSR_IA32_MCG_EBX		0x00000181
626 #define MSR_IA32_MCG_ECX		0x00000182
627 #define MSR_IA32_MCG_EDX		0x00000183
628 #define MSR_IA32_MCG_ESI		0x00000184
629 #define MSR_IA32_MCG_EDI		0x00000185
630 #define MSR_IA32_MCG_EBP		0x00000186
631 #define MSR_IA32_MCG_ESP		0x00000187
632 #define MSR_IA32_MCG_EFLAGS		0x00000188
633 #define MSR_IA32_MCG_EIP		0x00000189
634 #define MSR_IA32_MCG_RESERVED		0x0000018a
635 
636 /* Pentium IV performance counter MSRs */
637 #define MSR_P4_BPU_PERFCTR0		0x00000300
638 #define MSR_P4_BPU_PERFCTR1		0x00000301
639 #define MSR_P4_BPU_PERFCTR2		0x00000302
640 #define MSR_P4_BPU_PERFCTR3		0x00000303
641 #define MSR_P4_MS_PERFCTR0		0x00000304
642 #define MSR_P4_MS_PERFCTR1		0x00000305
643 #define MSR_P4_MS_PERFCTR2		0x00000306
644 #define MSR_P4_MS_PERFCTR3		0x00000307
645 #define MSR_P4_FLAME_PERFCTR0		0x00000308
646 #define MSR_P4_FLAME_PERFCTR1		0x00000309
647 #define MSR_P4_FLAME_PERFCTR2		0x0000030a
648 #define MSR_P4_FLAME_PERFCTR3		0x0000030b
649 #define MSR_P4_IQ_PERFCTR0		0x0000030c
650 #define MSR_P4_IQ_PERFCTR1		0x0000030d
651 #define MSR_P4_IQ_PERFCTR2		0x0000030e
652 #define MSR_P4_IQ_PERFCTR3		0x0000030f
653 #define MSR_P4_IQ_PERFCTR4		0x00000310
654 #define MSR_P4_IQ_PERFCTR5		0x00000311
655 #define MSR_P4_BPU_CCCR0		0x00000360
656 #define MSR_P4_BPU_CCCR1		0x00000361
657 #define MSR_P4_BPU_CCCR2		0x00000362
658 #define MSR_P4_BPU_CCCR3		0x00000363
659 #define MSR_P4_MS_CCCR0			0x00000364
660 #define MSR_P4_MS_CCCR1			0x00000365
661 #define MSR_P4_MS_CCCR2			0x00000366
662 #define MSR_P4_MS_CCCR3			0x00000367
663 #define MSR_P4_FLAME_CCCR0		0x00000368
664 #define MSR_P4_FLAME_CCCR1		0x00000369
665 #define MSR_P4_FLAME_CCCR2		0x0000036a
666 #define MSR_P4_FLAME_CCCR3		0x0000036b
667 #define MSR_P4_IQ_CCCR0			0x0000036c
668 #define MSR_P4_IQ_CCCR1			0x0000036d
669 #define MSR_P4_IQ_CCCR2			0x0000036e
670 #define MSR_P4_IQ_CCCR3			0x0000036f
671 #define MSR_P4_IQ_CCCR4			0x00000370
672 #define MSR_P4_IQ_CCCR5			0x00000371
673 #define MSR_P4_ALF_ESCR0		0x000003ca
674 #define MSR_P4_ALF_ESCR1		0x000003cb
675 #define MSR_P4_BPU_ESCR0		0x000003b2
676 #define MSR_P4_BPU_ESCR1		0x000003b3
677 #define MSR_P4_BSU_ESCR0		0x000003a0
678 #define MSR_P4_BSU_ESCR1		0x000003a1
679 #define MSR_P4_CRU_ESCR0		0x000003b8
680 #define MSR_P4_CRU_ESCR1		0x000003b9
681 #define MSR_P4_CRU_ESCR2		0x000003cc
682 #define MSR_P4_CRU_ESCR3		0x000003cd
683 #define MSR_P4_CRU_ESCR4		0x000003e0
684 #define MSR_P4_CRU_ESCR5		0x000003e1
685 #define MSR_P4_DAC_ESCR0		0x000003a8
686 #define MSR_P4_DAC_ESCR1		0x000003a9
687 #define MSR_P4_FIRM_ESCR0		0x000003a4
688 #define MSR_P4_FIRM_ESCR1		0x000003a5
689 #define MSR_P4_FLAME_ESCR0		0x000003a6
690 #define MSR_P4_FLAME_ESCR1		0x000003a7
691 #define MSR_P4_FSB_ESCR0		0x000003a2
692 #define MSR_P4_FSB_ESCR1		0x000003a3
693 #define MSR_P4_IQ_ESCR0			0x000003ba
694 #define MSR_P4_IQ_ESCR1			0x000003bb
695 #define MSR_P4_IS_ESCR0			0x000003b4
696 #define MSR_P4_IS_ESCR1			0x000003b5
697 #define MSR_P4_ITLB_ESCR0		0x000003b6
698 #define MSR_P4_ITLB_ESCR1		0x000003b7
699 #define MSR_P4_IX_ESCR0			0x000003c8
700 #define MSR_P4_IX_ESCR1			0x000003c9
701 #define MSR_P4_MOB_ESCR0		0x000003aa
702 #define MSR_P4_MOB_ESCR1		0x000003ab
703 #define MSR_P4_MS_ESCR0			0x000003c0
704 #define MSR_P4_MS_ESCR1			0x000003c1
705 #define MSR_P4_PMH_ESCR0		0x000003ac
706 #define MSR_P4_PMH_ESCR1		0x000003ad
707 #define MSR_P4_RAT_ESCR0		0x000003bc
708 #define MSR_P4_RAT_ESCR1		0x000003bd
709 #define MSR_P4_SAAT_ESCR0		0x000003ae
710 #define MSR_P4_SAAT_ESCR1		0x000003af
711 #define MSR_P4_SSU_ESCR0		0x000003be
712 #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */
713 
714 #define MSR_P4_TBPU_ESCR0		0x000003c2
715 #define MSR_P4_TBPU_ESCR1		0x000003c3
716 #define MSR_P4_TC_ESCR0			0x000003c4
717 #define MSR_P4_TC_ESCR1			0x000003c5
718 #define MSR_P4_U2L_ESCR0		0x000003b0
719 #define MSR_P4_U2L_ESCR1		0x000003b1
720 
721 #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2
722 
723 /* Intel Core-based CPU performance counters */
724 #define MSR_CORE_PERF_FIXED_CTR0	0x00000309
725 #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a
726 #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b
727 #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d
728 #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e
729 #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f
730 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390
731 
732 /* Geode defined MSRs */
733 #define MSR_GEODE_BUSCONT_CONF0		0x00001900
734 
735 /* Intel VT MSRs */
736 #define MSR_IA32_VMX_BASIC              0x00000480
737 #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
738 #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
739 #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
740 #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
741 #define MSR_IA32_VMX_MISC               0x00000485
742 #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
743 #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
744 #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
745 #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
746 #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
747 #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
748 #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
749 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
750 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
751 #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
752 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
753 #define MSR_IA32_VMX_VMFUNC             0x00000491
754 
755 /* VMX_BASIC bits and bitmasks */
756 #define VMX_BASIC_VMCS_SIZE_SHIFT	32
757 #define VMX_BASIC_TRUE_CTLS		(1ULL << 55)
758 #define VMX_BASIC_64		0x0001000000000000LLU
759 #define VMX_BASIC_MEM_TYPE_SHIFT	50
760 #define VMX_BASIC_MEM_TYPE_MASK	0x003c000000000000LLU
761 #define VMX_BASIC_MEM_TYPE_WB	6LLU
762 #define VMX_BASIC_INOUT		0x0040000000000000LLU
763 
764 /* MSR_IA32_VMX_MISC bits */
765 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
766 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE   0x1F
767 /* AMD-V MSRs */
768 
769 #define MSR_VM_CR                       0xc0010114
770 #define MSR_VM_IGNNE                    0xc0010115
771 #define MSR_VM_HSAVE_PA                 0xc0010117
772 
773 #endif /* _ASM_X86_MSR_INDEX_H */
774