xref: /openbmc/linux/arch/x86/include/asm/msr-index.h (revision c59a1f10)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2b72e7464SBorislav Petkov #ifndef _ASM_X86_MSR_INDEX_H
3b72e7464SBorislav Petkov #define _ASM_X86_MSR_INDEX_H
4b72e7464SBorislav Petkov 
5d8eabc37SThomas Gleixner #include <linux/bits.h>
6d8eabc37SThomas Gleixner 
7053080a9SBorislav Petkov /*
8053080a9SBorislav Petkov  * CPU model specific register (MSR) numbers.
9053080a9SBorislav Petkov  *
10053080a9SBorislav Petkov  * Do not add new entries to this file unless the definitions are shared
11053080a9SBorislav Petkov  * between multiple compilation units.
12053080a9SBorislav Petkov  */
13b72e7464SBorislav Petkov 
14b72e7464SBorislav Petkov /* x86-64 specific MSRs */
15b72e7464SBorislav Petkov #define MSR_EFER		0xc0000080 /* extended feature register */
16b72e7464SBorislav Petkov #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */
17b72e7464SBorislav Petkov #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */
18b72e7464SBorislav Petkov #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */
19b72e7464SBorislav Petkov #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */
20b72e7464SBorislav Petkov #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */
21b72e7464SBorislav Petkov #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */
22b72e7464SBorislav Petkov #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */
23b72e7464SBorislav Petkov #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */
24b72e7464SBorislav Petkov 
25b72e7464SBorislav Petkov /* EFER bits: */
26b72e7464SBorislav Petkov #define _EFER_SCE		0  /* SYSCALL/SYSRET */
27b72e7464SBorislav Petkov #define _EFER_LME		8  /* Long mode enable */
28b72e7464SBorislav Petkov #define _EFER_LMA		10 /* Long mode active (read-only) */
29b72e7464SBorislav Petkov #define _EFER_NX		11 /* No execute enable */
30b72e7464SBorislav Petkov #define _EFER_SVME		12 /* Enable virtualization */
31b72e7464SBorislav Petkov #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */
32b72e7464SBorislav Petkov #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */
33b72e7464SBorislav Petkov 
34b72e7464SBorislav Petkov #define EFER_SCE		(1<<_EFER_SCE)
35b72e7464SBorislav Petkov #define EFER_LME		(1<<_EFER_LME)
36b72e7464SBorislav Petkov #define EFER_LMA		(1<<_EFER_LMA)
37b72e7464SBorislav Petkov #define EFER_NX			(1<<_EFER_NX)
38b72e7464SBorislav Petkov #define EFER_SVME		(1<<_EFER_SVME)
39b72e7464SBorislav Petkov #define EFER_LMSLE		(1<<_EFER_LMSLE)
40b72e7464SBorislav Petkov #define EFER_FFXSR		(1<<_EFER_FFXSR)
41b72e7464SBorislav Petkov 
42b72e7464SBorislav Petkov /* Intel MSRs. Some also available on other CPUs */
433f5a7896STony Luck 
446650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL				0x00000033
456650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT	29
466650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT		BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT)
476650cdd9SPeter Zijlstra (Intel) 
481e340c60SDavid Woodhouse #define MSR_IA32_SPEC_CTRL		0x00000048 /* Speculation Control */
49d8eabc37SThomas Gleixner #define SPEC_CTRL_IBRS			BIT(0)	   /* Indirect Branch Restricted Speculation */
505bfbe3adSTim Chen #define SPEC_CTRL_STIBP_SHIFT		1	   /* Single Thread Indirect Branch Predictor (STIBP) bit */
51d8eabc37SThomas Gleixner #define SPEC_CTRL_STIBP			BIT(SPEC_CTRL_STIBP_SHIFT)	/* STIBP mask */
529f65fb29SKonrad Rzeszutek Wilk #define SPEC_CTRL_SSBD_SHIFT		2	   /* Speculative Store Bypass Disable bit */
53d8eabc37SThomas Gleixner #define SPEC_CTRL_SSBD			BIT(SPEC_CTRL_SSBD_SHIFT)	/* Speculative Store Bypass Disable */
541e340c60SDavid Woodhouse 
551e340c60SDavid Woodhouse #define MSR_IA32_PRED_CMD		0x00000049 /* Prediction Command */
56d8eabc37SThomas Gleixner #define PRED_CMD_IBPB			BIT(0)	   /* Indirect Branch Prediction Barrier */
571e340c60SDavid Woodhouse 
583f5a7896STony Luck #define MSR_PPIN_CTL			0x0000004e
593f5a7896STony Luck #define MSR_PPIN			0x0000004f
603f5a7896STony Luck 
61b72e7464SBorislav Petkov #define MSR_IA32_PERFCTR0		0x000000c1
62b72e7464SBorislav Petkov #define MSR_IA32_PERFCTR1		0x000000c2
63b72e7464SBorislav Petkov #define MSR_FSB_FREQ			0x000000cd
645369a21eSLen Brown #define MSR_PLATFORM_INFO		0x000000ce
6590218ac7SKyle Huey #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT	31
6690218ac7SKyle Huey #define MSR_PLATFORM_INFO_CPUID_FAULT		BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
67b72e7464SBorislav Petkov 
68bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL			0xe1
69bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE	BIT(0)
70bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_RESERVED	BIT(1)
71bd688c69SFenghua Yu /*
72bd688c69SFenghua Yu  * The time field is bit[31:2], but representing a 32bit value with
73bd688c69SFenghua Yu  * bit[1:0] zero.
74bd688c69SFenghua Yu  */
75bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK	(~0x03U)
76bd688c69SFenghua Yu 
776650cdd9SPeter Zijlstra (Intel) /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */
786650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS			  0x000000cf
79db1af129STony Luck #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT	  2
80db1af129STony Luck #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS	  BIT(MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT)
816650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT  5
826650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT	  BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT)
836650cdd9SPeter Zijlstra (Intel) 
8440496c8eSLen Brown #define MSR_PKG_CST_CONFIG_CONTROL	0x000000e2
85b72e7464SBorislav Petkov #define NHM_C3_AUTO_DEMOTE		(1UL << 25)
86b72e7464SBorislav Petkov #define NHM_C1_AUTO_DEMOTE		(1UL << 26)
87b72e7464SBorislav Petkov #define ATM_LNC_C6_AUTO_DEMOTE		(1UL << 25)
88a00072a2SMatt Turner #define SNB_C3_AUTO_UNDEMOTE		(1UL << 27)
89a00072a2SMatt Turner #define SNB_C1_AUTO_UNDEMOTE		(1UL << 28)
90b72e7464SBorislav Petkov 
91b72e7464SBorislav Petkov #define MSR_MTRRcap			0x000000fe
921e340c60SDavid Woodhouse 
931e340c60SDavid Woodhouse #define MSR_IA32_ARCH_CAPABILITIES	0x0000010a
94d8eabc37SThomas Gleixner #define ARCH_CAP_RDCL_NO		BIT(0)	/* Not susceptible to Meltdown */
95d8eabc37SThomas Gleixner #define ARCH_CAP_IBRS_ALL		BIT(1)	/* Enhanced IBRS support */
96d8eabc37SThomas Gleixner #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH	BIT(3)	/* Skip L1D flush on vmentry */
97d8eabc37SThomas Gleixner #define ARCH_CAP_SSB_NO			BIT(4)	/*
9877243971SKonrad Rzeszutek Wilk 						 * Not susceptible to Speculative Store Bypass
999f65fb29SKonrad Rzeszutek Wilk 						 * attack, so no Speculative Store Bypass
1009f65fb29SKonrad Rzeszutek Wilk 						 * control required.
10177243971SKonrad Rzeszutek Wilk 						 */
102ed5194c2SAndi Kleen #define ARCH_CAP_MDS_NO			BIT(5)   /*
103ed5194c2SAndi Kleen 						  * Not susceptible to
104ed5194c2SAndi Kleen 						  * Microarchitectural Data
105ed5194c2SAndi Kleen 						  * Sampling (MDS) vulnerabilities.
106ed5194c2SAndi Kleen 						  */
107db4d30fbSVineela Tummalapalli #define ARCH_CAP_PSCHANGE_MC_NO		BIT(6)	 /*
108db4d30fbSVineela Tummalapalli 						  * The processor is not susceptible to a
109db4d30fbSVineela Tummalapalli 						  * machine check error due to modifying the
110db4d30fbSVineela Tummalapalli 						  * code page size along with either the
111db4d30fbSVineela Tummalapalli 						  * physical address or cache type
112db4d30fbSVineela Tummalapalli 						  * without TLB invalidation.
113db4d30fbSVineela Tummalapalli 						  */
114c2955f27SPawan Gupta #define ARCH_CAP_TSX_CTRL_MSR		BIT(7)	/* MSR for TSX control is available. */
1151b42f017SPawan Gupta #define ARCH_CAP_TAA_NO			BIT(8)	/*
1161b42f017SPawan Gupta 						 * Not susceptible to
1171b42f017SPawan Gupta 						 * TSX Async Abort (TAA) vulnerabilities.
1181b42f017SPawan Gupta 						 */
1191e340c60SDavid Woodhouse 
1203fa045beSPaolo Bonzini #define MSR_IA32_FLUSH_CMD		0x0000010b
121d8eabc37SThomas Gleixner #define L1D_FLUSH			BIT(0)	/*
1223fa045beSPaolo Bonzini 						 * Writeback and invalidate the
1233fa045beSPaolo Bonzini 						 * L1 data cache.
1243fa045beSPaolo Bonzini 						 */
1253fa045beSPaolo Bonzini 
126b72e7464SBorislav Petkov #define MSR_IA32_BBL_CR_CTL		0x00000119
127b72e7464SBorislav Petkov #define MSR_IA32_BBL_CR_CTL3		0x0000011e
128b72e7464SBorislav Petkov 
129c2955f27SPawan Gupta #define MSR_IA32_TSX_CTRL		0x00000122
130c2955f27SPawan Gupta #define TSX_CTRL_RTM_DISABLE		BIT(0)	/* Disable RTM feature */
131c2955f27SPawan Gupta #define TSX_CTRL_CPUID_CLEAR		BIT(1)	/* Disable TSX enumeration */
132c2955f27SPawan Gupta 
1337e5b3c26SMark Gross #define MSR_IA32_MCU_OPT_CTRL		0x00000123
134400331f8SPawan Gupta #define RNGDS_MITG_DIS			BIT(0)	/* SRBDS support */
135400331f8SPawan Gupta #define RTM_ALLOW			BIT(1)	/* TSX development mode */
1367e5b3c26SMark Gross 
137b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_CS		0x00000174
138b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_ESP		0x00000175
139b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_EIP		0x00000176
140b72e7464SBorislav Petkov 
141b72e7464SBorislav Petkov #define MSR_IA32_MCG_CAP		0x00000179
142b72e7464SBorislav Petkov #define MSR_IA32_MCG_STATUS		0x0000017a
143b72e7464SBorislav Petkov #define MSR_IA32_MCG_CTL		0x0000017b
14468299a42STony Luck #define MSR_ERROR_CONTROL		0x0000017f
145b72e7464SBorislav Petkov #define MSR_IA32_MCG_EXT_CTL		0x000004d0
146b72e7464SBorislav Petkov 
147b72e7464SBorislav Petkov #define MSR_OFFCORE_RSP_0		0x000001a6
148b72e7464SBorislav Petkov #define MSR_OFFCORE_RSP_1		0x000001a7
149b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT		0x000001ad
150b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT1		0x000001ae
151b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT2		0x000001af
152b72e7464SBorislav Petkov 
153b72e7464SBorislav Petkov #define MSR_LBR_SELECT			0x000001c8
154b72e7464SBorislav Petkov #define MSR_LBR_TOS			0x000001c9
155ed7bde7aSSrinivas Pandruvada 
156ed7bde7aSSrinivas Pandruvada #define MSR_IA32_POWER_CTL		0x000001fc
157ed7bde7aSSrinivas Pandruvada #define MSR_IA32_POWER_CTL_BIT_EE	19
158ed7bde7aSSrinivas Pandruvada 
159db1af129STony Luck /* Abbreviated from Intel SDM name IA32_INTEGRITY_CAPABILITIES */
160db1af129STony Luck #define MSR_INTEGRITY_CAPS			0x000002d9
161db1af129STony Luck #define MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT	4
162db1af129STony Luck #define MSR_INTEGRITY_CAPS_PERIODIC_BIST	BIT(MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT)
163db1af129STony Luck 
164b72e7464SBorislav Petkov #define MSR_LBR_NHM_FROM		0x00000680
165b72e7464SBorislav Petkov #define MSR_LBR_NHM_TO			0x000006c0
166b72e7464SBorislav Petkov #define MSR_LBR_CORE_FROM		0x00000040
167b72e7464SBorislav Petkov #define MSR_LBR_CORE_TO			0x00000060
168b72e7464SBorislav Petkov 
169b83ff1c8SAndi Kleen #define MSR_LBR_INFO_0			0x00000dc0 /* ... 0xddf for _31 */
170b83ff1c8SAndi Kleen #define LBR_INFO_MISPRED		BIT_ULL(63)
171b83ff1c8SAndi Kleen #define LBR_INFO_IN_TX			BIT_ULL(62)
172b83ff1c8SAndi Kleen #define LBR_INFO_ABORT			BIT_ULL(61)
173d6a162a4SKan Liang #define LBR_INFO_CYC_CNT_VALID		BIT_ULL(60)
174b83ff1c8SAndi Kleen #define LBR_INFO_CYCLES			0xffff
175d6a162a4SKan Liang #define LBR_INFO_BR_TYPE_OFFSET		56
176d6a162a4SKan Liang #define LBR_INFO_BR_TYPE		(0xfull << LBR_INFO_BR_TYPE_OFFSET)
177d6a162a4SKan Liang 
178d6a162a4SKan Liang #define MSR_ARCH_LBR_CTL		0x000014ce
179d6a162a4SKan Liang #define ARCH_LBR_CTL_LBREN		BIT(0)
180d6a162a4SKan Liang #define ARCH_LBR_CTL_CPL_OFFSET		1
181d6a162a4SKan Liang #define ARCH_LBR_CTL_CPL		(0x3ull << ARCH_LBR_CTL_CPL_OFFSET)
182d6a162a4SKan Liang #define ARCH_LBR_CTL_STACK_OFFSET	3
183d6a162a4SKan Liang #define ARCH_LBR_CTL_STACK		(0x1ull << ARCH_LBR_CTL_STACK_OFFSET)
184d6a162a4SKan Liang #define ARCH_LBR_CTL_FILTER_OFFSET	16
185d6a162a4SKan Liang #define ARCH_LBR_CTL_FILTER		(0x7full << ARCH_LBR_CTL_FILTER_OFFSET)
186d6a162a4SKan Liang #define MSR_ARCH_LBR_DEPTH		0x000014cf
187d6a162a4SKan Liang #define MSR_ARCH_LBR_FROM_0		0x00001500
188d6a162a4SKan Liang #define MSR_ARCH_LBR_TO_0		0x00001600
189d6a162a4SKan Liang #define MSR_ARCH_LBR_INFO_0		0x00001200
190b83ff1c8SAndi Kleen 
191b72e7464SBorislav Petkov #define MSR_IA32_PEBS_ENABLE		0x000003f1
192c22497f5SKan Liang #define MSR_PEBS_DATA_CFG		0x000003f2
193b72e7464SBorislav Petkov #define MSR_IA32_DS_AREA		0x00000600
194b72e7464SBorislav Petkov #define MSR_IA32_PERF_CAPABILITIES	0x00000345
195d0946a88SKan Liang #define PERF_CAP_METRICS_IDX		15
196d0946a88SKan Liang #define PERF_CAP_PT_IDX			16
197d0946a88SKan Liang 
198b72e7464SBorislav Petkov #define MSR_PEBS_LD_LAT_THRESHOLD	0x000003f6
199*c59a1f10SLike Xu #define PERF_CAP_PEBS_TRAP             BIT_ULL(6)
200*c59a1f10SLike Xu #define PERF_CAP_ARCH_REG              BIT_ULL(7)
201*c59a1f10SLike Xu #define PERF_CAP_PEBS_FORMAT           0xf00
202*c59a1f10SLike Xu #define PERF_CAP_PEBS_BASELINE         BIT_ULL(14)
203*c59a1f10SLike Xu #define PERF_CAP_PEBS_MASK	(PERF_CAP_PEBS_TRAP | PERF_CAP_ARCH_REG | \
204*c59a1f10SLike Xu 				 PERF_CAP_PEBS_FORMAT | PERF_CAP_PEBS_BASELINE)
205b72e7464SBorislav Petkov 
206b72e7464SBorislav Petkov #define MSR_IA32_RTIT_CTL		0x00000570
207887eda13SChao Peng #define RTIT_CTL_TRACEEN		BIT(0)
208887eda13SChao Peng #define RTIT_CTL_CYCLEACC		BIT(1)
209887eda13SChao Peng #define RTIT_CTL_OS			BIT(2)
210887eda13SChao Peng #define RTIT_CTL_USR			BIT(3)
211887eda13SChao Peng #define RTIT_CTL_PWR_EVT_EN		BIT(4)
212887eda13SChao Peng #define RTIT_CTL_FUP_ON_PTW		BIT(5)
21369843a91SLuwei Kang #define RTIT_CTL_FABRIC_EN		BIT(6)
214887eda13SChao Peng #define RTIT_CTL_CR3EN			BIT(7)
215887eda13SChao Peng #define RTIT_CTL_TOPA			BIT(8)
216887eda13SChao Peng #define RTIT_CTL_MTC_EN			BIT(9)
217887eda13SChao Peng #define RTIT_CTL_TSC_EN			BIT(10)
218887eda13SChao Peng #define RTIT_CTL_DISRETC		BIT(11)
219887eda13SChao Peng #define RTIT_CTL_PTW_EN			BIT(12)
220887eda13SChao Peng #define RTIT_CTL_BRANCH_EN		BIT(13)
22128c24dedSAlexander Shishkin #define RTIT_CTL_EVENT_EN		BIT(31)
222161a9a33SAlexander Shishkin #define RTIT_CTL_NOTNT			BIT_ULL(55)
223887eda13SChao Peng #define RTIT_CTL_MTC_RANGE_OFFSET	14
224887eda13SChao Peng #define RTIT_CTL_MTC_RANGE		(0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
225887eda13SChao Peng #define RTIT_CTL_CYC_THRESH_OFFSET	19
226887eda13SChao Peng #define RTIT_CTL_CYC_THRESH		(0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
227887eda13SChao Peng #define RTIT_CTL_PSB_FREQ_OFFSET	24
228887eda13SChao Peng #define RTIT_CTL_PSB_FREQ		(0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
229887eda13SChao Peng #define RTIT_CTL_ADDR0_OFFSET		32
230887eda13SChao Peng #define RTIT_CTL_ADDR0			(0x0full << RTIT_CTL_ADDR0_OFFSET)
231887eda13SChao Peng #define RTIT_CTL_ADDR1_OFFSET		36
232887eda13SChao Peng #define RTIT_CTL_ADDR1			(0x0full << RTIT_CTL_ADDR1_OFFSET)
233887eda13SChao Peng #define RTIT_CTL_ADDR2_OFFSET		40
234887eda13SChao Peng #define RTIT_CTL_ADDR2			(0x0full << RTIT_CTL_ADDR2_OFFSET)
235887eda13SChao Peng #define RTIT_CTL_ADDR3_OFFSET		44
236887eda13SChao Peng #define RTIT_CTL_ADDR3			(0x0full << RTIT_CTL_ADDR3_OFFSET)
237b72e7464SBorislav Petkov #define MSR_IA32_RTIT_STATUS		0x00000571
238887eda13SChao Peng #define RTIT_STATUS_FILTEREN		BIT(0)
239887eda13SChao Peng #define RTIT_STATUS_CONTEXTEN		BIT(1)
240887eda13SChao Peng #define RTIT_STATUS_TRIGGEREN		BIT(2)
241887eda13SChao Peng #define RTIT_STATUS_BUFFOVF		BIT(3)
242887eda13SChao Peng #define RTIT_STATUS_ERROR		BIT(4)
243887eda13SChao Peng #define RTIT_STATUS_STOPPED		BIT(5)
24469843a91SLuwei Kang #define RTIT_STATUS_BYTECNT_OFFSET	32
24569843a91SLuwei Kang #define RTIT_STATUS_BYTECNT		(0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
246f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR0_A		0x00000580
247f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR0_B		0x00000581
248f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR1_A		0x00000582
249f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR1_B		0x00000583
250f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR2_A		0x00000584
251f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR2_B		0x00000585
252f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR3_A		0x00000586
253f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR3_B		0x00000587
254b72e7464SBorislav Petkov #define MSR_IA32_RTIT_CR3_MATCH		0x00000572
255b72e7464SBorislav Petkov #define MSR_IA32_RTIT_OUTPUT_BASE	0x00000560
256b72e7464SBorislav Petkov #define MSR_IA32_RTIT_OUTPUT_MASK	0x00000561
257b72e7464SBorislav Petkov 
258b72e7464SBorislav Petkov #define MSR_MTRRfix64K_00000		0x00000250
259b72e7464SBorislav Petkov #define MSR_MTRRfix16K_80000		0x00000258
260b72e7464SBorislav Petkov #define MSR_MTRRfix16K_A0000		0x00000259
261b72e7464SBorislav Petkov #define MSR_MTRRfix4K_C0000		0x00000268
262b72e7464SBorislav Petkov #define MSR_MTRRfix4K_C8000		0x00000269
263b72e7464SBorislav Petkov #define MSR_MTRRfix4K_D0000		0x0000026a
264b72e7464SBorislav Petkov #define MSR_MTRRfix4K_D8000		0x0000026b
265b72e7464SBorislav Petkov #define MSR_MTRRfix4K_E0000		0x0000026c
266b72e7464SBorislav Petkov #define MSR_MTRRfix4K_E8000		0x0000026d
267b72e7464SBorislav Petkov #define MSR_MTRRfix4K_F0000		0x0000026e
268b72e7464SBorislav Petkov #define MSR_MTRRfix4K_F8000		0x0000026f
269b72e7464SBorislav Petkov #define MSR_MTRRdefType			0x000002ff
270b72e7464SBorislav Petkov 
271b72e7464SBorislav Petkov #define MSR_IA32_CR_PAT			0x00000277
272b72e7464SBorislav Petkov 
273b72e7464SBorislav Petkov #define MSR_IA32_DEBUGCTLMSR		0x000001d9
274b72e7464SBorislav Petkov #define MSR_IA32_LASTBRANCHFROMIP	0x000001db
275b72e7464SBorislav Petkov #define MSR_IA32_LASTBRANCHTOIP		0x000001dc
276b72e7464SBorislav Petkov #define MSR_IA32_LASTINTFROMIP		0x000001dd
277b72e7464SBorislav Petkov #define MSR_IA32_LASTINTTOIP		0x000001de
278b72e7464SBorislav Petkov 
279f0f2f9feSFenghua Yu #define MSR_IA32_PASID			0x00000d93
280f0f2f9feSFenghua Yu #define MSR_IA32_PASID_VALID		BIT_ULL(31)
281f0f2f9feSFenghua Yu 
282b72e7464SBorislav Petkov /* DEBUGCTLMSR bits (others vary by model): */
283b72e7464SBorislav Petkov #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */
284b9894a2fSKyle Huey #define DEBUGCTLMSR_BTF_SHIFT		1
285b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */
286ebb1064eSFenghua Yu #define DEBUGCTLMSR_BUS_LOCK_DETECT	(1UL <<  2)
287b72e7464SBorislav Petkov #define DEBUGCTLMSR_TR			(1UL <<  6)
288b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS			(1UL <<  7)
289b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTINT		(1UL <<  8)
290b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9)
291b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10)
292b72e7464SBorislav Petkov #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11)
293af3bdb99SAndi Kleen #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI	(1UL << 12)
2946089327fSKan Liang #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT	14
2956089327fSKan Liang #define DEBUGCTLMSR_FREEZE_IN_SMM	(1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
296b72e7464SBorislav Petkov 
297d0dc8494SAndi Kleen #define MSR_PEBS_FRONTEND		0x000003f7
298d0dc8494SAndi Kleen 
299b72e7464SBorislav Petkov #define MSR_IA32_MC0_CTL		0x00000400
300b72e7464SBorislav Petkov #define MSR_IA32_MC0_STATUS		0x00000401
301b72e7464SBorislav Petkov #define MSR_IA32_MC0_ADDR		0x00000402
302b72e7464SBorislav Petkov #define MSR_IA32_MC0_MISC		0x00000403
303b72e7464SBorislav Petkov 
304b72e7464SBorislav Petkov /* C-state Residency Counters */
305b72e7464SBorislav Petkov #define MSR_PKG_C3_RESIDENCY		0x000003f8
306b72e7464SBorislav Petkov #define MSR_PKG_C6_RESIDENCY		0x000003f9
3070539ba11SLen Brown #define MSR_ATOM_PKG_C6_RESIDENCY	0x000003fa
308b72e7464SBorislav Petkov #define MSR_PKG_C7_RESIDENCY		0x000003fa
309b72e7464SBorislav Petkov #define MSR_CORE_C3_RESIDENCY		0x000003fc
310b72e7464SBorislav Petkov #define MSR_CORE_C6_RESIDENCY		0x000003fd
311b72e7464SBorislav Petkov #define MSR_CORE_C7_RESIDENCY		0x000003fe
312b72e7464SBorislav Petkov #define MSR_KNL_CORE_C6_RESIDENCY	0x000003ff
313b72e7464SBorislav Petkov #define MSR_PKG_C2_RESIDENCY		0x0000060d
314b72e7464SBorislav Petkov #define MSR_PKG_C8_RESIDENCY		0x00000630
315b72e7464SBorislav Petkov #define MSR_PKG_C9_RESIDENCY		0x00000631
316b72e7464SBorislav Petkov #define MSR_PKG_C10_RESIDENCY		0x00000632
317b72e7464SBorislav Petkov 
3185a63426eSLen Brown /* Interrupt Response Limit */
3195a63426eSLen Brown #define MSR_PKGC3_IRTL			0x0000060a
3205a63426eSLen Brown #define MSR_PKGC6_IRTL			0x0000060b
3215a63426eSLen Brown #define MSR_PKGC7_IRTL			0x0000060c
3225a63426eSLen Brown #define MSR_PKGC8_IRTL			0x00000633
3235a63426eSLen Brown #define MSR_PKGC9_IRTL			0x00000634
3245a63426eSLen Brown #define MSR_PKGC10_IRTL			0x00000635
3255a63426eSLen Brown 
326b72e7464SBorislav Petkov /* Run Time Average Power Limiting (RAPL) Interface */
327b72e7464SBorislav Petkov 
328f52ba931SSumeet Pawnikar #define MSR_VR_CURRENT_CONFIG	0x00000601
329b72e7464SBorislav Petkov #define MSR_RAPL_POWER_UNIT		0x00000606
330b72e7464SBorislav Petkov 
331b72e7464SBorislav Petkov #define MSR_PKG_POWER_LIMIT		0x00000610
332b72e7464SBorislav Petkov #define MSR_PKG_ENERGY_STATUS		0x00000611
333b72e7464SBorislav Petkov #define MSR_PKG_PERF_STATUS		0x00000613
334b72e7464SBorislav Petkov #define MSR_PKG_POWER_INFO		0x00000614
335b72e7464SBorislav Petkov 
336b72e7464SBorislav Petkov #define MSR_DRAM_POWER_LIMIT		0x00000618
337b72e7464SBorislav Petkov #define MSR_DRAM_ENERGY_STATUS		0x00000619
338b72e7464SBorislav Petkov #define MSR_DRAM_PERF_STATUS		0x0000061b
339b72e7464SBorislav Petkov #define MSR_DRAM_POWER_INFO		0x0000061c
340b72e7464SBorislav Petkov 
341b72e7464SBorislav Petkov #define MSR_PP0_POWER_LIMIT		0x00000638
342b72e7464SBorislav Petkov #define MSR_PP0_ENERGY_STATUS		0x00000639
343b72e7464SBorislav Petkov #define MSR_PP0_POLICY			0x0000063a
344b72e7464SBorislav Petkov #define MSR_PP0_PERF_STATUS		0x0000063b
345b72e7464SBorislav Petkov 
346b72e7464SBorislav Petkov #define MSR_PP1_POWER_LIMIT		0x00000640
347b72e7464SBorislav Petkov #define MSR_PP1_ENERGY_STATUS		0x00000641
348b72e7464SBorislav Petkov #define MSR_PP1_POLICY			0x00000642
349b72e7464SBorislav Petkov 
3505cde2653SStephane Eranian #define MSR_AMD_RAPL_POWER_UNIT		0xc0010299
35143756a29SVictor Ding #define MSR_AMD_CORE_ENERGY_STATUS		0xc001029a
352298ed2b3SVictor Ding #define MSR_AMD_PKG_ENERGY_STATUS	0xc001029b
3535cde2653SStephane Eranian 
3544a6772f5SVladimir Zapolskiy /* Config TDP MSRs */
35582bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_NOMINAL		0x00000648
35682bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_LEVEL_1		0x00000649
35782bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_LEVEL_2		0x0000064A
35882bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_CONTROL		0x0000064B
35982bb70c5SRafael J. Wysocki #define MSR_TURBO_ACTIVATION_RATIO	0x0000064C
36082bb70c5SRafael J. Wysocki 
361dcee75b3SSrinivas Pandruvada #define MSR_PLATFORM_ENERGY_STATUS	0x0000064D
362dcee75b3SSrinivas Pandruvada 
363b72e7464SBorislav Petkov #define MSR_PKG_WEIGHTED_CORE_C0_RES	0x00000658
364b72e7464SBorislav Petkov #define MSR_PKG_ANY_CORE_C0_RES		0x00000659
365b72e7464SBorislav Petkov #define MSR_PKG_ANY_GFXE_C0_RES		0x0000065A
366b72e7464SBorislav Petkov #define MSR_PKG_BOTH_CORE_GFXE_C0_RES	0x0000065B
367b72e7464SBorislav Petkov 
368b72e7464SBorislav Petkov #define MSR_CORE_C1_RES			0x00000660
3690539ba11SLen Brown #define MSR_MODULE_C6_RES_MS		0x00000664
370b72e7464SBorislav Petkov 
371b72e7464SBorislav Petkov #define MSR_CC6_DEMOTION_POLICY_CONFIG	0x00000668
372b72e7464SBorislav Petkov #define MSR_MC6_DEMOTION_POLICY_CONFIG	0x00000669
373b72e7464SBorislav Petkov 
3748a34fd02SLen Brown #define MSR_ATOM_CORE_RATIOS		0x0000066a
3758a34fd02SLen Brown #define MSR_ATOM_CORE_VIDS		0x0000066b
3768a34fd02SLen Brown #define MSR_ATOM_CORE_TURBO_RATIOS	0x0000066c
3778a34fd02SLen Brown #define MSR_ATOM_CORE_TURBO_VIDS	0x0000066d
3788a34fd02SLen Brown 
379b72e7464SBorislav Petkov #define MSR_CORE_PERF_LIMIT_REASONS	0x00000690
380b72e7464SBorislav Petkov #define MSR_GFX_PERF_LIMIT_REASONS	0x000006B0
381b72e7464SBorislav Petkov #define MSR_RING_PERF_LIMIT_REASONS	0x000006B1
382b72e7464SBorislav Petkov 
383991625f3SPeter Zijlstra /* Control-flow Enforcement Technology MSRs */
384991625f3SPeter Zijlstra #define MSR_IA32_U_CET			0x000006a0 /* user mode cet */
385991625f3SPeter Zijlstra #define MSR_IA32_S_CET			0x000006a2 /* kernel mode cet */
386991625f3SPeter Zijlstra #define CET_SHSTK_EN			BIT_ULL(0)
387991625f3SPeter Zijlstra #define CET_WRSS_EN			BIT_ULL(1)
388991625f3SPeter Zijlstra #define CET_ENDBR_EN			BIT_ULL(2)
389991625f3SPeter Zijlstra #define CET_LEG_IW_EN			BIT_ULL(3)
390991625f3SPeter Zijlstra #define CET_NO_TRACK_EN			BIT_ULL(4)
391991625f3SPeter Zijlstra #define CET_SUPPRESS_DISABLE		BIT_ULL(5)
392991625f3SPeter Zijlstra #define CET_RESERVED			(BIT_ULL(6) | BIT_ULL(7) | BIT_ULL(8) | BIT_ULL(9))
393991625f3SPeter Zijlstra #define CET_SUPPRESS			BIT_ULL(10)
394991625f3SPeter Zijlstra #define CET_WAIT_ENDBR			BIT_ULL(11)
395991625f3SPeter Zijlstra 
396991625f3SPeter Zijlstra #define MSR_IA32_PL0_SSP		0x000006a4 /* ring-0 shadow stack pointer */
397991625f3SPeter Zijlstra #define MSR_IA32_PL1_SSP		0x000006a5 /* ring-1 shadow stack pointer */
398991625f3SPeter Zijlstra #define MSR_IA32_PL2_SSP		0x000006a6 /* ring-2 shadow stack pointer */
399991625f3SPeter Zijlstra #define MSR_IA32_PL3_SSP		0x000006a7 /* ring-3 shadow stack pointer */
400991625f3SPeter Zijlstra #define MSR_IA32_INT_SSP_TAB		0x000006a8 /* exception shadow stack table */
401991625f3SPeter Zijlstra 
402b72e7464SBorislav Petkov /* Hardware P state interface */
403b72e7464SBorislav Petkov #define MSR_PPERF			0x0000064e
404b72e7464SBorislav Petkov #define MSR_PERF_LIMIT_REASONS		0x0000064f
405b72e7464SBorislav Petkov #define MSR_PM_ENABLE			0x00000770
406b72e7464SBorislav Petkov #define MSR_HWP_CAPABILITIES		0x00000771
407b72e7464SBorislav Petkov #define MSR_HWP_REQUEST_PKG		0x00000772
408b72e7464SBorislav Petkov #define MSR_HWP_INTERRUPT		0x00000773
409b72e7464SBorislav Petkov #define MSR_HWP_REQUEST 		0x00000774
410b72e7464SBorislav Petkov #define MSR_HWP_STATUS			0x00000777
411b72e7464SBorislav Petkov 
412b72e7464SBorislav Petkov /* CPUID.6.EAX */
413b72e7464SBorislav Petkov #define HWP_BASE_BIT			(1<<7)
414b72e7464SBorislav Petkov #define HWP_NOTIFICATIONS_BIT		(1<<8)
415b72e7464SBorislav Petkov #define HWP_ACTIVITY_WINDOW_BIT		(1<<9)
416b72e7464SBorislav Petkov #define HWP_ENERGY_PERF_PREFERENCE_BIT	(1<<10)
417b72e7464SBorislav Petkov #define HWP_PACKAGE_LEVEL_REQUEST_BIT	(1<<11)
418b72e7464SBorislav Petkov 
419b72e7464SBorislav Petkov /* IA32_HWP_CAPABILITIES */
420670e27d8SLen Brown #define HWP_HIGHEST_PERF(x)		(((x) >> 0) & 0xff)
421670e27d8SLen Brown #define HWP_GUARANTEED_PERF(x)		(((x) >> 8) & 0xff)
422670e27d8SLen Brown #define HWP_MOSTEFFICIENT_PERF(x)	(((x) >> 16) & 0xff)
423670e27d8SLen Brown #define HWP_LOWEST_PERF(x)		(((x) >> 24) & 0xff)
424b72e7464SBorislav Petkov 
425b72e7464SBorislav Petkov /* IA32_HWP_REQUEST */
426b72e7464SBorislav Petkov #define HWP_MIN_PERF(x) 		(x & 0xff)
427b72e7464SBorislav Petkov #define HWP_MAX_PERF(x) 		((x & 0xff) << 8)
428b72e7464SBorislav Petkov #define HWP_DESIRED_PERF(x)		((x & 0xff) << 16)
4292fc49cb0SLen Brown #define HWP_ENERGY_PERF_PREFERENCE(x)	(((unsigned long long) x & 0xff) << 24)
4308d84e906SLen Brown #define HWP_EPP_PERFORMANCE		0x00
4318d84e906SLen Brown #define HWP_EPP_BALANCE_PERFORMANCE	0x80
4328d84e906SLen Brown #define HWP_EPP_BALANCE_POWERSAVE	0xC0
4338d84e906SLen Brown #define HWP_EPP_POWERSAVE		0xFF
4342fc49cb0SLen Brown #define HWP_ACTIVITY_WINDOW(x)		((unsigned long long)(x & 0xff3) << 32)
4352fc49cb0SLen Brown #define HWP_PACKAGE_CONTROL(x)		((unsigned long long)(x & 0x1) << 42)
436b72e7464SBorislav Petkov 
437b72e7464SBorislav Petkov /* IA32_HWP_STATUS */
438b72e7464SBorislav Petkov #define HWP_GUARANTEED_CHANGE(x)	(x & 0x1)
439b72e7464SBorislav Petkov #define HWP_EXCURSION_TO_MINIMUM(x)	(x & 0x4)
440b72e7464SBorislav Petkov 
441b72e7464SBorislav Petkov /* IA32_HWP_INTERRUPT */
442b72e7464SBorislav Petkov #define HWP_CHANGE_TO_GUARANTEED_INT(x)	(x & 0x1)
443b72e7464SBorislav Petkov #define HWP_EXCURSION_TO_MINIMUM_INT(x)	(x & 0x2)
444b72e7464SBorislav Petkov 
445b72e7464SBorislav Petkov #define MSR_AMD64_MC0_MASK		0xc0010044
446b72e7464SBorislav Petkov 
447b72e7464SBorislav Petkov #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x))
448b72e7464SBorislav Petkov #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x))
449b72e7464SBorislav Petkov #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x))
450b72e7464SBorislav Petkov #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x))
451b72e7464SBorislav Petkov 
452b72e7464SBorislav Petkov #define MSR_AMD64_MCx_MASK(x)		(MSR_AMD64_MC0_MASK + (x))
453b72e7464SBorislav Petkov 
454b72e7464SBorislav Petkov /* These are consecutive and not in the normal 4er MCE bank block */
455b72e7464SBorislav Petkov #define MSR_IA32_MC0_CTL2		0x00000280
456b72e7464SBorislav Petkov #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x))
457b72e7464SBorislav Petkov 
458b72e7464SBorislav Petkov #define MSR_P6_PERFCTR0			0x000000c1
459b72e7464SBorislav Petkov #define MSR_P6_PERFCTR1			0x000000c2
460b72e7464SBorislav Petkov #define MSR_P6_EVNTSEL0			0x00000186
461b72e7464SBorislav Petkov #define MSR_P6_EVNTSEL1			0x00000187
462b72e7464SBorislav Petkov 
463b72e7464SBorislav Petkov #define MSR_KNC_PERFCTR0               0x00000020
464b72e7464SBorislav Petkov #define MSR_KNC_PERFCTR1               0x00000021
465b72e7464SBorislav Petkov #define MSR_KNC_EVNTSEL0               0x00000028
466b72e7464SBorislav Petkov #define MSR_KNC_EVNTSEL1               0x00000029
467b72e7464SBorislav Petkov 
468b72e7464SBorislav Petkov /* Alternative perfctr range with full access. */
469b72e7464SBorislav Petkov #define MSR_IA32_PMC0			0x000004c1
470b72e7464SBorislav Petkov 
47142880f72SAlexander Shishkin /* Auto-reload via MSR instead of DS area */
47242880f72SAlexander Shishkin #define MSR_RELOAD_PMC0			0x000014c1
47342880f72SAlexander Shishkin #define MSR_RELOAD_FIXED_CTR0		0x00001309
47442880f72SAlexander Shishkin 
475342061c5SBorislav Petkov /*
476342061c5SBorislav Petkov  * AMD64 MSRs. Not complete. See the architecture manual for a more
477342061c5SBorislav Petkov  * complete list.
478342061c5SBorislav Petkov  */
479b72e7464SBorislav Petkov #define MSR_AMD64_PATCH_LEVEL		0x0000008b
480b72e7464SBorislav Petkov #define MSR_AMD64_TSC_RATIO		0xc0000104
481b72e7464SBorislav Petkov #define MSR_AMD64_NB_CFG		0xc001001f
482b72e7464SBorislav Petkov #define MSR_AMD64_PATCH_LOADER		0xc0010020
483342061c5SBorislav Petkov #define MSR_AMD_PERF_CTL		0xc0010062
484342061c5SBorislav Petkov #define MSR_AMD_PERF_STATUS		0xc0010063
485342061c5SBorislav Petkov #define MSR_AMD_PSTATE_DEF_BASE		0xc0010064
486b72e7464SBorislav Petkov #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140
487b72e7464SBorislav Petkov #define MSR_AMD64_OSVW_STATUS		0xc0010141
4884e3f77d8SJan Beulich #define MSR_AMD_PPIN_CTL		0xc00102f0
4894e3f77d8SJan Beulich #define MSR_AMD_PPIN			0xc00102f1
4901068ed45SBorislav Petkov #define MSR_AMD64_CPUID_FN_1		0xc0011004
491b72e7464SBorislav Petkov #define MSR_AMD64_LS_CFG		0xc0011020
492b72e7464SBorislav Petkov #define MSR_AMD64_DC_CFG		0xc0011022
493b72e7464SBorislav Petkov #define MSR_AMD64_BU_CFG2		0xc001102a
494b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHCTL		0xc0011030
495b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHLINAD		0xc0011031
496b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032
497b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCH_REG_COUNT	3
498b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCH_REG_MASK	((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
499b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPCTL		0xc0011033
500b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPRIP		0xc0011034
501b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA		0xc0011035
502b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA2		0xc0011036
503b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA3		0xc0011037
504b72e7464SBorislav Petkov #define MSR_AMD64_IBSDCLINAD		0xc0011038
505b72e7464SBorislav Petkov #define MSR_AMD64_IBSDCPHYSAD		0xc0011039
506b72e7464SBorislav Petkov #define MSR_AMD64_IBSOP_REG_COUNT	7
507b72e7464SBorislav Petkov #define MSR_AMD64_IBSOP_REG_MASK	((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
508b72e7464SBorislav Petkov #define MSR_AMD64_IBSCTL		0xc001103a
509b72e7464SBorislav Petkov #define MSR_AMD64_IBSBRTARGET		0xc001103b
51036e1be8aSKim Phillips #define MSR_AMD64_ICIBSEXTDCTL		0xc001103c
511b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA4		0xc001103d
512b72e7464SBorislav Petkov #define MSR_AMD64_IBS_REG_COUNT_MAX	8 /* includes MSR_AMD64_IBSBRTARGET */
51339150352SMaxim Levitsky #define MSR_AMD64_SVM_AVIC_DOORBELL	0xc001011b
51469372cf0STom Lendacky #define MSR_AMD64_VM_PAGE_FLUSH		0xc001011e
51529dcc60fSJoerg Roedel #define MSR_AMD64_SEV_ES_GHCB		0xc0010130
5161958b5fcSTom Lendacky #define MSR_AMD64_SEV			0xc0010131
5171958b5fcSTom Lendacky #define MSR_AMD64_SEV_ENABLED_BIT	0
518b57de6cdSJoerg Roedel #define MSR_AMD64_SEV_ES_ENABLED_BIT	1
519f742b90eSBrijesh Singh #define MSR_AMD64_SEV_SNP_ENABLED_BIT	2
5201958b5fcSTom Lendacky #define MSR_AMD64_SEV_ENABLED		BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
521b57de6cdSJoerg Roedel #define MSR_AMD64_SEV_ES_ENABLED	BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT)
522f742b90eSBrijesh Singh #define MSR_AMD64_SEV_SNP_ENABLED	BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT)
523b72e7464SBorislav Petkov 
52411fb0683STom Lendacky #define MSR_AMD64_VIRT_SPEC_CTRL	0xc001011f
52511fb0683STom Lendacky 
52689aa94b4SHuang Rui /* AMD Collaborative Processor Performance Control MSRs */
52789aa94b4SHuang Rui #define MSR_AMD_CPPC_CAP1		0xc00102b0
52889aa94b4SHuang Rui #define MSR_AMD_CPPC_ENABLE		0xc00102b1
52989aa94b4SHuang Rui #define MSR_AMD_CPPC_CAP2		0xc00102b2
53089aa94b4SHuang Rui #define MSR_AMD_CPPC_REQ		0xc00102b3
53189aa94b4SHuang Rui #define MSR_AMD_CPPC_STATUS		0xc00102b4
53289aa94b4SHuang Rui 
53389aa94b4SHuang Rui #define AMD_CPPC_LOWEST_PERF(x)		(((x) >> 0) & 0xff)
53489aa94b4SHuang Rui #define AMD_CPPC_LOWNONLIN_PERF(x)	(((x) >> 8) & 0xff)
53589aa94b4SHuang Rui #define AMD_CPPC_NOMINAL_PERF(x)	(((x) >> 16) & 0xff)
53689aa94b4SHuang Rui #define AMD_CPPC_HIGHEST_PERF(x)	(((x) >> 24) & 0xff)
53789aa94b4SHuang Rui 
53889aa94b4SHuang Rui #define AMD_CPPC_MAX_PERF(x)		(((x) & 0xff) << 0)
53989aa94b4SHuang Rui #define AMD_CPPC_MIN_PERF(x)		(((x) & 0xff) << 8)
54089aa94b4SHuang Rui #define AMD_CPPC_DES_PERF(x)		(((x) & 0xff) << 16)
54189aa94b4SHuang Rui #define AMD_CPPC_ENERGY_PERF_PREF(x)	(((x) & 0xff) << 24)
54289aa94b4SHuang Rui 
543089be16dSSandipan Das /* AMD Performance Counter Global Status and Control MSRs */
544089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS	0xc0000300
545089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL		0xc0000301
546089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR	0xc0000302
547089be16dSSandipan Das 
548aaf24884SHuang Rui /* Fam 17h MSRs */
549aaf24884SHuang Rui #define MSR_F17H_IRPERF			0xc00000e9
550aaf24884SHuang Rui 
551b72e7464SBorislav Petkov /* Fam 16h MSRs */
552b72e7464SBorislav Petkov #define MSR_F16H_L2I_PERF_CTL		0xc0010230
553b72e7464SBorislav Petkov #define MSR_F16H_L2I_PERF_CTR		0xc0010231
554b72e7464SBorislav Petkov #define MSR_F16H_DR1_ADDR_MASK		0xc0011019
555b72e7464SBorislav Petkov #define MSR_F16H_DR2_ADDR_MASK		0xc001101a
556b72e7464SBorislav Petkov #define MSR_F16H_DR3_ADDR_MASK		0xc001101b
557b72e7464SBorislav Petkov #define MSR_F16H_DR0_ADDR_MASK		0xc0011027
558b72e7464SBorislav Petkov 
559b72e7464SBorislav Petkov /* Fam 15h MSRs */
56099e40204SBorislav Petkov #define MSR_F15H_CU_PWR_ACCUMULATOR     0xc001007a
56199e40204SBorislav Petkov #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b
562b72e7464SBorislav Petkov #define MSR_F15H_PERF_CTL		0xc0010200
563e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL0		MSR_F15H_PERF_CTL
564e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL1		(MSR_F15H_PERF_CTL + 2)
565e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL2		(MSR_F15H_PERF_CTL + 4)
566e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL3		(MSR_F15H_PERF_CTL + 6)
567e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL4		(MSR_F15H_PERF_CTL + 8)
568e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL5		(MSR_F15H_PERF_CTL + 10)
569e84b7119SJanakarajan Natarajan 
570b72e7464SBorislav Petkov #define MSR_F15H_PERF_CTR		0xc0010201
571e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR0		MSR_F15H_PERF_CTR
572e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR1		(MSR_F15H_PERF_CTR + 2)
573e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR2		(MSR_F15H_PERF_CTR + 4)
574e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR3		(MSR_F15H_PERF_CTR + 6)
575e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR4		(MSR_F15H_PERF_CTR + 8)
576e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR5		(MSR_F15H_PERF_CTR + 10)
577e84b7119SJanakarajan Natarajan 
578b72e7464SBorislav Petkov #define MSR_F15H_NB_PERF_CTL		0xc0010240
579b72e7464SBorislav Petkov #define MSR_F15H_NB_PERF_CTR		0xc0010241
5808a224261SHuang Rui #define MSR_F15H_PTSC			0xc0010280
581ae8b7875SBorislav Petkov #define MSR_F15H_IC_CFG			0xc0011021
5820e1b869fSEduardo Habkost #define MSR_F15H_EX_CFG			0xc001102c
583b72e7464SBorislav Petkov 
584b72e7464SBorislav Petkov /* Fam 10h MSRs */
585b72e7464SBorislav Petkov #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058
586b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_ENABLE		(1<<0)
587b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf
588b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
589b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffffULL
590b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BASE_SHIFT	20
591b72e7464SBorislav Petkov #define MSR_FAM10H_NODE_ID		0xc001100c
592e4d0e84eSTom Lendacky #define MSR_F10H_DECFG			0xc0011029
593e4d0e84eSTom Lendacky #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT	1
5949c6a73c7STom Lendacky #define MSR_F10H_DECFG_LFENCE_SERIALIZE		BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
595b72e7464SBorislav Petkov 
596b72e7464SBorislav Petkov /* K8 MSRs */
597b72e7464SBorislav Petkov #define MSR_K8_TOP_MEM1			0xc001001a
598b72e7464SBorislav Petkov #define MSR_K8_TOP_MEM2			0xc001001d
599059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG		0xc0010010
600059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT	23
601059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG_MEM_ENCRYPT	BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT)
602b72e7464SBorislav Petkov #define MSR_K8_INT_PENDING_MSG		0xc0010055
603b72e7464SBorislav Petkov /* C1E active bits in int pending message */
604b72e7464SBorislav Petkov #define K8_INTP_C1E_ACTIVE_MASK		0x18000000
605b72e7464SBorislav Petkov #define MSR_K8_TSEG_ADDR		0xc0010112
6063afb1121SPaolo Bonzini #define MSR_K8_TSEG_MASK		0xc0010113
607b72e7464SBorislav Petkov #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */
608b72e7464SBorislav Petkov #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */
609b72e7464SBorislav Petkov #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */
610b72e7464SBorislav Petkov 
611b72e7464SBorislav Petkov /* K7 MSRs */
612b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL0			0xc0010000
613b72e7464SBorislav Petkov #define MSR_K7_PERFCTR0			0xc0010004
614b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL1			0xc0010001
615b72e7464SBorislav Petkov #define MSR_K7_PERFCTR1			0xc0010005
616b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL2			0xc0010002
617b72e7464SBorislav Petkov #define MSR_K7_PERFCTR2			0xc0010006
618b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL3			0xc0010003
619b72e7464SBorislav Petkov #define MSR_K7_PERFCTR3			0xc0010007
620b72e7464SBorislav Petkov #define MSR_K7_CLK_CTL			0xc001001b
621b72e7464SBorislav Petkov #define MSR_K7_HWCR			0xc0010015
62218c71ce9STom Lendacky #define MSR_K7_HWCR_SMMLOCK_BIT		0
62318c71ce9STom Lendacky #define MSR_K7_HWCR_SMMLOCK		BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
62421b5ee59SKim Phillips #define MSR_K7_HWCR_IRPERF_EN_BIT	30
62521b5ee59SKim Phillips #define MSR_K7_HWCR_IRPERF_EN		BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)
626b72e7464SBorislav Petkov #define MSR_K7_FID_VID_CTL		0xc0010041
627b72e7464SBorislav Petkov #define MSR_K7_FID_VID_STATUS		0xc0010042
628b72e7464SBorislav Petkov 
629b72e7464SBorislav Petkov /* K6 MSRs */
630b72e7464SBorislav Petkov #define MSR_K6_WHCR			0xc0000082
631b72e7464SBorislav Petkov #define MSR_K6_UWCCR			0xc0000085
632b72e7464SBorislav Petkov #define MSR_K6_EPMR			0xc0000086
633b72e7464SBorislav Petkov #define MSR_K6_PSOR			0xc0000087
634b72e7464SBorislav Petkov #define MSR_K6_PFIR			0xc0000088
635b72e7464SBorislav Petkov 
636b72e7464SBorislav Petkov /* Centaur-Hauls/IDT defined MSRs. */
637b72e7464SBorislav Petkov #define MSR_IDT_FCR1			0x00000107
638b72e7464SBorislav Petkov #define MSR_IDT_FCR2			0x00000108
639b72e7464SBorislav Petkov #define MSR_IDT_FCR3			0x00000109
640b72e7464SBorislav Petkov #define MSR_IDT_FCR4			0x0000010a
641b72e7464SBorislav Petkov 
642b72e7464SBorislav Petkov #define MSR_IDT_MCR0			0x00000110
643b72e7464SBorislav Petkov #define MSR_IDT_MCR1			0x00000111
644b72e7464SBorislav Petkov #define MSR_IDT_MCR2			0x00000112
645b72e7464SBorislav Petkov #define MSR_IDT_MCR3			0x00000113
646b72e7464SBorislav Petkov #define MSR_IDT_MCR4			0x00000114
647b72e7464SBorislav Petkov #define MSR_IDT_MCR5			0x00000115
648b72e7464SBorislav Petkov #define MSR_IDT_MCR6			0x00000116
649b72e7464SBorislav Petkov #define MSR_IDT_MCR7			0x00000117
650b72e7464SBorislav Petkov #define MSR_IDT_MCR_CTRL		0x00000120
651b72e7464SBorislav Petkov 
652b72e7464SBorislav Petkov /* VIA Cyrix defined MSRs*/
653b72e7464SBorislav Petkov #define MSR_VIA_FCR			0x00001107
654b72e7464SBorislav Petkov #define MSR_VIA_LONGHAUL		0x0000110a
655b72e7464SBorislav Petkov #define MSR_VIA_RNG			0x0000110b
656b72e7464SBorislav Petkov #define MSR_VIA_BCR2			0x00001147
657b72e7464SBorislav Petkov 
658b72e7464SBorislav Petkov /* Transmeta defined MSRs */
659b72e7464SBorislav Petkov #define MSR_TMTA_LONGRUN_CTRL		0x80868010
660b72e7464SBorislav Petkov #define MSR_TMTA_LONGRUN_FLAGS		0x80868011
661b72e7464SBorislav Petkov #define MSR_TMTA_LRTI_READOUT		0x80868018
662b72e7464SBorislav Petkov #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a
663b72e7464SBorislav Petkov 
664b72e7464SBorislav Petkov /* Intel defined MSRs. */
665b72e7464SBorislav Petkov #define MSR_IA32_P5_MC_ADDR		0x00000000
666b72e7464SBorislav Petkov #define MSR_IA32_P5_MC_TYPE		0x00000001
667b72e7464SBorislav Petkov #define MSR_IA32_TSC			0x00000010
668b72e7464SBorislav Petkov #define MSR_IA32_PLATFORM_ID		0x00000017
669b72e7464SBorislav Petkov #define MSR_IA32_EBL_CR_POWERON		0x0000002a
670b72e7464SBorislav Petkov #define MSR_EBC_FREQUENCY_ID		0x0000002c
671b72e7464SBorislav Petkov #define MSR_SMI_COUNT			0x00000034
67232ad73dbSSean Christopherson 
67332ad73dbSSean Christopherson /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */
67432ad73dbSSean Christopherson #define MSR_IA32_FEAT_CTL		0x0000003a
67532ad73dbSSean Christopherson #define FEAT_CTL_LOCKED				BIT(0)
67632ad73dbSSean Christopherson #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX		BIT(1)
67732ad73dbSSean Christopherson #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX	BIT(2)
678d205e0f1SSean Christopherson #define FEAT_CTL_SGX_LC_ENABLED			BIT(17)
679e7b6385bSSean Christopherson #define FEAT_CTL_SGX_ENABLED			BIT(18)
68032ad73dbSSean Christopherson #define FEAT_CTL_LMCE_ENABLED			BIT(20)
68132ad73dbSSean Christopherson 
682b72e7464SBorislav Petkov #define MSR_IA32_TSC_ADJUST             0x0000003b
683b72e7464SBorislav Petkov #define MSR_IA32_BNDCFGS		0x00000d90
684b72e7464SBorislav Petkov 
6854531662dSJim Mattson #define MSR_IA32_BNDCFGS_RSVD		0x00000ffc
6864531662dSJim Mattson 
687dae1bd58SChang S. Bae #define MSR_IA32_XFD			0x000001c4
688dae1bd58SChang S. Bae #define MSR_IA32_XFD_ERR		0x000001c5
689b72e7464SBorislav Petkov #define MSR_IA32_XSS			0x00000da0
690b72e7464SBorislav Petkov 
691b72e7464SBorislav Petkov #define MSR_IA32_APICBASE		0x0000001b
692b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_BSP		(1<<8)
693b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_ENABLE	(1<<11)
694b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_BASE		(0xfffff<<12)
695b72e7464SBorislav Petkov 
696b72e7464SBorislav Petkov #define MSR_IA32_UCODE_WRITE		0x00000079
697b72e7464SBorislav Petkov #define MSR_IA32_UCODE_REV		0x0000008b
698b72e7464SBorislav Petkov 
699d205e0f1SSean Christopherson /* Intel SGX Launch Enclave Public Key Hash MSRs */
700d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH0	0x0000008C
701d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH1	0x0000008D
702d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH2	0x0000008E
703d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH3	0x0000008F
704d205e0f1SSean Christopherson 
705b72e7464SBorislav Petkov #define MSR_IA32_SMM_MONITOR_CTL	0x0000009b
706b72e7464SBorislav Petkov #define MSR_IA32_SMBASE			0x0000009e
707b72e7464SBorislav Petkov 
708b72e7464SBorislav Petkov #define MSR_IA32_PERF_STATUS		0x00000198
709b72e7464SBorislav Petkov #define MSR_IA32_PERF_CTL		0x00000199
710b72e7464SBorislav Petkov #define INTEL_PERF_CTL_MASK		0xffff
711b72e7464SBorislav Petkov 
712ada54345SStephane Eranian /* AMD Branch Sampling configuration */
713ada54345SStephane Eranian #define MSR_AMD_DBG_EXTN_CFG		0xc000010f
714ada54345SStephane Eranian #define MSR_AMD_SAMP_BR_FROM		0xc0010300
715ada54345SStephane Eranian 
716b72e7464SBorislav Petkov #define MSR_IA32_MPERF			0x000000e7
717b72e7464SBorislav Petkov #define MSR_IA32_APERF			0x000000e8
718b72e7464SBorislav Petkov 
719b72e7464SBorislav Petkov #define MSR_IA32_THERM_CONTROL		0x0000019a
720b72e7464SBorislav Petkov #define MSR_IA32_THERM_INTERRUPT	0x0000019b
721b72e7464SBorislav Petkov 
722b72e7464SBorislav Petkov #define THERM_INT_HIGH_ENABLE		(1 << 0)
723b72e7464SBorislav Petkov #define THERM_INT_LOW_ENABLE		(1 << 1)
724b72e7464SBorislav Petkov #define THERM_INT_PLN_ENABLE		(1 << 24)
725b72e7464SBorislav Petkov 
726b72e7464SBorislav Petkov #define MSR_IA32_THERM_STATUS		0x0000019c
727b72e7464SBorislav Petkov 
728b72e7464SBorislav Petkov #define THERM_STATUS_PROCHOT		(1 << 0)
729b72e7464SBorislav Petkov #define THERM_STATUS_POWER_LIMIT	(1 << 10)
730b72e7464SBorislav Petkov 
731b72e7464SBorislav Petkov #define MSR_THERM2_CTL			0x0000019d
732b72e7464SBorislav Petkov 
733b72e7464SBorislav Petkov #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16)
734b72e7464SBorislav Petkov 
735b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE		0x000001a0
736b72e7464SBorislav Petkov 
737b72e7464SBorislav Petkov #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2
738b72e7464SBorislav Petkov 
73998af7459SLen Brown #define MSR_MISC_FEATURE_CONTROL	0x000001a4
740b72e7464SBorislav Petkov #define MSR_MISC_PWR_MGMT		0x000001aa
741b72e7464SBorislav Petkov 
742b72e7464SBorislav Petkov #define MSR_IA32_ENERGY_PERF_BIAS	0x000001b0
743b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_PERFORMANCE		0
744d0117a0eSLen Brown #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE	4
745b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_NORMAL			6
746d0117a0eSLen Brown #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE	8
747b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_POWERSAVE		15
748b72e7464SBorislav Petkov 
749b72e7464SBorislav Petkov #define MSR_IA32_PACKAGE_THERM_STATUS		0x000001b1
750b72e7464SBorislav Petkov 
751b72e7464SBorislav Petkov #define PACKAGE_THERM_STATUS_PROCHOT		(1 << 0)
752b72e7464SBorislav Petkov #define PACKAGE_THERM_STATUS_POWER_LIMIT	(1 << 10)
7537b8f40b3SRicardo Neri #define PACKAGE_THERM_STATUS_HFI_UPDATED	(1 << 26)
754b72e7464SBorislav Petkov 
755b72e7464SBorislav Petkov #define MSR_IA32_PACKAGE_THERM_INTERRUPT	0x000001b2
756b72e7464SBorislav Petkov 
757b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_HIGH_ENABLE		(1 << 0)
758b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_LOW_ENABLE		(1 << 1)
759b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_PLN_ENABLE		(1 << 24)
7607b8f40b3SRicardo Neri #define PACKAGE_THERM_INT_HFI_ENABLE		(1 << 25)
761b72e7464SBorislav Petkov 
762b72e7464SBorislav Petkov /* Thermal Thresholds Support */
763b72e7464SBorislav Petkov #define THERM_INT_THRESHOLD0_ENABLE    (1 << 15)
764b72e7464SBorislav Petkov #define THERM_SHIFT_THRESHOLD0        8
765b72e7464SBorislav Petkov #define THERM_MASK_THRESHOLD0          (0x7f << THERM_SHIFT_THRESHOLD0)
766b72e7464SBorislav Petkov #define THERM_INT_THRESHOLD1_ENABLE    (1 << 23)
767b72e7464SBorislav Petkov #define THERM_SHIFT_THRESHOLD1        16
768b72e7464SBorislav Petkov #define THERM_MASK_THRESHOLD1          (0x7f << THERM_SHIFT_THRESHOLD1)
769b72e7464SBorislav Petkov #define THERM_STATUS_THRESHOLD0        (1 << 6)
770b72e7464SBorislav Petkov #define THERM_LOG_THRESHOLD0           (1 << 7)
771b72e7464SBorislav Petkov #define THERM_STATUS_THRESHOLD1        (1 << 8)
772b72e7464SBorislav Petkov #define THERM_LOG_THRESHOLD1           (1 << 9)
773b72e7464SBorislav Petkov 
774b72e7464SBorislav Petkov /* MISC_ENABLE bits: architectural */
775b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT		0
776b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FAST_STRING		(1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
777b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TCC_BIT			1
778b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TCC			(1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
779b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_EMON_BIT			7
780b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_EMON			(1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
781b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT		11
782b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
783b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT		12
784b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
785b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT	16
786b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP		(1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
787b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_MWAIT_BIT			18
788b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_MWAIT			(1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
789b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT		22
790b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID		(1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
791b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT		23
792b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
793b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT		34
794b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XD_DISABLE			(1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
795b72e7464SBorislav Petkov 
796b72e7464SBorislav Petkov /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
797b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT		2
798b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_X87_COMPAT			(1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
799b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM1_BIT			3
800b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM1			(1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
801b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT	4
802b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
803b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT	6
804b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
805b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT		8
806b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
807b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT	9
808b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
809b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_BIT			10
810b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR			(1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
811b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT		10
812b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX		(1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
813b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM2_BIT			13
814b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM2			(1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
815b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT	19
816b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
817b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT		20
818b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
819b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT		24
820b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT		(1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
821b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT	37
822b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
823b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT		38
824b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
825b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT	39
826b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
827b72e7464SBorislav Petkov 
828ab6d9468SKyle Huey /* MISC_FEATURES_ENABLES non-architectural features */
829ab6d9468SKyle Huey #define MSR_MISC_FEATURES_ENABLES	0x00000140
830ae47eda9SGrzegorz Andrejczuk 
831e9ea1e7fSKyle Huey #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT	0
832e9ea1e7fSKyle Huey #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT		BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
833ab6d9468SKyle Huey #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT	1
834ae47eda9SGrzegorz Andrejczuk 
835b72e7464SBorislav Petkov #define MSR_IA32_TSC_DEADLINE		0x000006E0
836b72e7464SBorislav Petkov 
83752f64909SPeter Zijlstra (Intel) 
83852f64909SPeter Zijlstra (Intel) #define MSR_TSX_FORCE_ABORT		0x0000010F
83952f64909SPeter Zijlstra (Intel) 
84052f64909SPeter Zijlstra (Intel) #define MSR_TFA_RTM_FORCE_ABORT_BIT	0
84152f64909SPeter Zijlstra (Intel) #define MSR_TFA_RTM_FORCE_ABORT		BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
8421348924bSPawan Gupta #define MSR_TFA_TSX_CPUID_CLEAR_BIT	1
8431348924bSPawan Gupta #define MSR_TFA_TSX_CPUID_CLEAR		BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT)
8441348924bSPawan Gupta #define MSR_TFA_SDV_ENABLE_RTM_BIT	2
8451348924bSPawan Gupta #define MSR_TFA_SDV_ENABLE_RTM		BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT)
84652f64909SPeter Zijlstra (Intel) 
847b72e7464SBorislav Petkov /* P4/Xeon+ specific */
848b72e7464SBorislav Petkov #define MSR_IA32_MCG_EAX		0x00000180
849b72e7464SBorislav Petkov #define MSR_IA32_MCG_EBX		0x00000181
850b72e7464SBorislav Petkov #define MSR_IA32_MCG_ECX		0x00000182
851b72e7464SBorislav Petkov #define MSR_IA32_MCG_EDX		0x00000183
852b72e7464SBorislav Petkov #define MSR_IA32_MCG_ESI		0x00000184
853b72e7464SBorislav Petkov #define MSR_IA32_MCG_EDI		0x00000185
854b72e7464SBorislav Petkov #define MSR_IA32_MCG_EBP		0x00000186
855b72e7464SBorislav Petkov #define MSR_IA32_MCG_ESP		0x00000187
856b72e7464SBorislav Petkov #define MSR_IA32_MCG_EFLAGS		0x00000188
857b72e7464SBorislav Petkov #define MSR_IA32_MCG_EIP		0x00000189
858b72e7464SBorislav Petkov #define MSR_IA32_MCG_RESERVED		0x0000018a
859b72e7464SBorislav Petkov 
860b72e7464SBorislav Petkov /* Pentium IV performance counter MSRs */
861b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR0		0x00000300
862b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR1		0x00000301
863b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR2		0x00000302
864b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR3		0x00000303
865b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR0		0x00000304
866b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR1		0x00000305
867b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR2		0x00000306
868b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR3		0x00000307
869b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR0		0x00000308
870b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR1		0x00000309
871b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR2		0x0000030a
872b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR3		0x0000030b
873b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR0		0x0000030c
874b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR1		0x0000030d
875b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR2		0x0000030e
876b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR3		0x0000030f
877b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR4		0x00000310
878b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR5		0x00000311
879b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR0		0x00000360
880b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR1		0x00000361
881b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR2		0x00000362
882b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR3		0x00000363
883b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR0			0x00000364
884b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR1			0x00000365
885b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR2			0x00000366
886b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR3			0x00000367
887b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR0		0x00000368
888b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR1		0x00000369
889b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR2		0x0000036a
890b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR3		0x0000036b
891b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR0			0x0000036c
892b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR1			0x0000036d
893b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR2			0x0000036e
894b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR3			0x0000036f
895b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR4			0x00000370
896b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR5			0x00000371
897b72e7464SBorislav Petkov #define MSR_P4_ALF_ESCR0		0x000003ca
898b72e7464SBorislav Petkov #define MSR_P4_ALF_ESCR1		0x000003cb
899b72e7464SBorislav Petkov #define MSR_P4_BPU_ESCR0		0x000003b2
900b72e7464SBorislav Petkov #define MSR_P4_BPU_ESCR1		0x000003b3
901b72e7464SBorislav Petkov #define MSR_P4_BSU_ESCR0		0x000003a0
902b72e7464SBorislav Petkov #define MSR_P4_BSU_ESCR1		0x000003a1
903b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR0		0x000003b8
904b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR1		0x000003b9
905b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR2		0x000003cc
906b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR3		0x000003cd
907b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR4		0x000003e0
908b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR5		0x000003e1
909b72e7464SBorislav Petkov #define MSR_P4_DAC_ESCR0		0x000003a8
910b72e7464SBorislav Petkov #define MSR_P4_DAC_ESCR1		0x000003a9
911b72e7464SBorislav Petkov #define MSR_P4_FIRM_ESCR0		0x000003a4
912b72e7464SBorislav Petkov #define MSR_P4_FIRM_ESCR1		0x000003a5
913b72e7464SBorislav Petkov #define MSR_P4_FLAME_ESCR0		0x000003a6
914b72e7464SBorislav Petkov #define MSR_P4_FLAME_ESCR1		0x000003a7
915b72e7464SBorislav Petkov #define MSR_P4_FSB_ESCR0		0x000003a2
916b72e7464SBorislav Petkov #define MSR_P4_FSB_ESCR1		0x000003a3
917b72e7464SBorislav Petkov #define MSR_P4_IQ_ESCR0			0x000003ba
918b72e7464SBorislav Petkov #define MSR_P4_IQ_ESCR1			0x000003bb
919b72e7464SBorislav Petkov #define MSR_P4_IS_ESCR0			0x000003b4
920b72e7464SBorislav Petkov #define MSR_P4_IS_ESCR1			0x000003b5
921b72e7464SBorislav Petkov #define MSR_P4_ITLB_ESCR0		0x000003b6
922b72e7464SBorislav Petkov #define MSR_P4_ITLB_ESCR1		0x000003b7
923b72e7464SBorislav Petkov #define MSR_P4_IX_ESCR0			0x000003c8
924b72e7464SBorislav Petkov #define MSR_P4_IX_ESCR1			0x000003c9
925b72e7464SBorislav Petkov #define MSR_P4_MOB_ESCR0		0x000003aa
926b72e7464SBorislav Petkov #define MSR_P4_MOB_ESCR1		0x000003ab
927b72e7464SBorislav Petkov #define MSR_P4_MS_ESCR0			0x000003c0
928b72e7464SBorislav Petkov #define MSR_P4_MS_ESCR1			0x000003c1
929b72e7464SBorislav Petkov #define MSR_P4_PMH_ESCR0		0x000003ac
930b72e7464SBorislav Petkov #define MSR_P4_PMH_ESCR1		0x000003ad
931b72e7464SBorislav Petkov #define MSR_P4_RAT_ESCR0		0x000003bc
932b72e7464SBorislav Petkov #define MSR_P4_RAT_ESCR1		0x000003bd
933b72e7464SBorislav Petkov #define MSR_P4_SAAT_ESCR0		0x000003ae
934b72e7464SBorislav Petkov #define MSR_P4_SAAT_ESCR1		0x000003af
935b72e7464SBorislav Petkov #define MSR_P4_SSU_ESCR0		0x000003be
936b72e7464SBorislav Petkov #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */
937b72e7464SBorislav Petkov 
938b72e7464SBorislav Petkov #define MSR_P4_TBPU_ESCR0		0x000003c2
939b72e7464SBorislav Petkov #define MSR_P4_TBPU_ESCR1		0x000003c3
940b72e7464SBorislav Petkov #define MSR_P4_TC_ESCR0			0x000003c4
941b72e7464SBorislav Petkov #define MSR_P4_TC_ESCR1			0x000003c5
942b72e7464SBorislav Petkov #define MSR_P4_U2L_ESCR0		0x000003b0
943b72e7464SBorislav Petkov #define MSR_P4_U2L_ESCR1		0x000003b1
944b72e7464SBorislav Petkov 
945b72e7464SBorislav Petkov #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2
946b72e7464SBorislav Petkov 
947b72e7464SBorislav Petkov /* Intel Core-based CPU performance counters */
948b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR0	0x00000309
949b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a
950b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b
9517b2c05a1SKan Liang #define MSR_CORE_PERF_FIXED_CTR3	0x0000030c
952b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d
953b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e
954b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f
955b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390
956b72e7464SBorislav Petkov 
95759a854e2SKan Liang #define MSR_PERF_METRICS		0x00000329
95859a854e2SKan Liang 
9598479e04eSLuwei Kang /* PERF_GLOBAL_OVF_CTL bits */
9608479e04eSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT	55
9618479e04eSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI		(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
962c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT		62
963c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF			(1ULL <<  MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
964c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT		63
965c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD			(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
9668479e04eSLuwei Kang 
967b72e7464SBorislav Petkov /* Geode defined MSRs */
968b72e7464SBorislav Petkov #define MSR_GEODE_BUSCONT_CONF0		0x00001900
969b72e7464SBorislav Petkov 
970b72e7464SBorislav Petkov /* Intel VT MSRs */
971b72e7464SBorislav Petkov #define MSR_IA32_VMX_BASIC              0x00000480
972b72e7464SBorislav Petkov #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
973b72e7464SBorislav Petkov #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
974b72e7464SBorislav Petkov #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
975b72e7464SBorislav Petkov #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
976b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC               0x00000485
977b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
978b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
979b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
980b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
981b72e7464SBorislav Petkov #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
982b72e7464SBorislav Petkov #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
983b72e7464SBorislav Petkov #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
984b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
985b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
986b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
987b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
988b72e7464SBorislav Petkov #define MSR_IA32_VMX_VMFUNC             0x00000491
989465932dbSRobert Hoo #define MSR_IA32_VMX_PROCBASED_CTLS3	0x00000492
990b72e7464SBorislav Petkov 
991b72e7464SBorislav Petkov /* VMX_BASIC bits and bitmasks */
992b72e7464SBorislav Petkov #define VMX_BASIC_VMCS_SIZE_SHIFT	32
993b72e7464SBorislav Petkov #define VMX_BASIC_TRUE_CTLS		(1ULL << 55)
994b72e7464SBorislav Petkov #define VMX_BASIC_64		0x0001000000000000LLU
995b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_SHIFT	50
996b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_MASK	0x003c000000000000LLU
997b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_WB	6LLU
998b72e7464SBorislav Petkov #define VMX_BASIC_INOUT		0x0040000000000000LLU
999b72e7464SBorislav Petkov 
1000b72e7464SBorislav Petkov /* MSR_IA32_VMX_MISC bits */
1001f99e3dafSChao Peng #define MSR_IA32_VMX_MISC_INTEL_PT                 (1ULL << 14)
1002b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
1003b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE   0x1F
1004b72e7464SBorislav Petkov /* AMD-V MSRs */
1005b72e7464SBorislav Petkov 
1006b72e7464SBorislav Petkov #define MSR_VM_CR                       0xc0010114
1007b72e7464SBorislav Petkov #define MSR_VM_IGNNE                    0xc0010115
1008b72e7464SBorislav Petkov #define MSR_VM_HSAVE_PA                 0xc0010117
1009b72e7464SBorislav Petkov 
10107b8f40b3SRicardo Neri /* Hardware Feedback Interface */
10117b8f40b3SRicardo Neri #define MSR_IA32_HW_FEEDBACK_PTR        0x17d0
10127b8f40b3SRicardo Neri #define MSR_IA32_HW_FEEDBACK_CONFIG     0x17d1
10137b8f40b3SRicardo Neri 
1014b72e7464SBorislav Petkov #endif /* _ASM_X86_MSR_INDEX_H */
1015