xref: /openbmc/linux/arch/x86/include/asm/msr-index.h (revision 77018fb9)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2b72e7464SBorislav Petkov #ifndef _ASM_X86_MSR_INDEX_H
3b72e7464SBorislav Petkov #define _ASM_X86_MSR_INDEX_H
4b72e7464SBorislav Petkov 
5d8eabc37SThomas Gleixner #include <linux/bits.h>
6d8eabc37SThomas Gleixner 
797fa21f6SBorislav Petkov /* CPU model specific register (MSR) numbers. */
8b72e7464SBorislav Petkov 
9b72e7464SBorislav Petkov /* x86-64 specific MSRs */
10b72e7464SBorislav Petkov #define MSR_EFER		0xc0000080 /* extended feature register */
11b72e7464SBorislav Petkov #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */
12b72e7464SBorislav Petkov #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */
13b72e7464SBorislav Petkov #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */
14b72e7464SBorislav Petkov #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */
15b72e7464SBorislav Petkov #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */
16b72e7464SBorislav Petkov #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */
17b72e7464SBorislav Petkov #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */
18b72e7464SBorislav Petkov #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */
19b72e7464SBorislav Petkov 
20b72e7464SBorislav Petkov /* EFER bits: */
21b72e7464SBorislav Petkov #define _EFER_SCE		0  /* SYSCALL/SYSRET */
22b72e7464SBorislav Petkov #define _EFER_LME		8  /* Long mode enable */
23b72e7464SBorislav Petkov #define _EFER_LMA		10 /* Long mode active (read-only) */
24b72e7464SBorislav Petkov #define _EFER_NX		11 /* No execute enable */
25b72e7464SBorislav Petkov #define _EFER_SVME		12 /* Enable virtualization */
26b72e7464SBorislav Petkov #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */
27b72e7464SBorislav Petkov #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */
28e7862edaSKim Phillips #define _EFER_AUTOIBRS		21 /* Enable Automatic IBRS */
29b72e7464SBorislav Petkov 
30b72e7464SBorislav Petkov #define EFER_SCE		(1<<_EFER_SCE)
31b72e7464SBorislav Petkov #define EFER_LME		(1<<_EFER_LME)
32b72e7464SBorislav Petkov #define EFER_LMA		(1<<_EFER_LMA)
33b72e7464SBorislav Petkov #define EFER_NX			(1<<_EFER_NX)
34b72e7464SBorislav Petkov #define EFER_SVME		(1<<_EFER_SVME)
35b72e7464SBorislav Petkov #define EFER_LMSLE		(1<<_EFER_LMSLE)
36b72e7464SBorislav Petkov #define EFER_FFXSR		(1<<_EFER_FFXSR)
37e7862edaSKim Phillips #define EFER_AUTOIBRS		(1<<_EFER_AUTOIBRS)
38b72e7464SBorislav Petkov 
39b72e7464SBorislav Petkov /* Intel MSRs. Some also available on other CPUs */
403f5a7896STony Luck 
416650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL				0x00000033
426650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT	29
436650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT		BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT)
446650cdd9SPeter Zijlstra (Intel) 
451e340c60SDavid Woodhouse #define MSR_IA32_SPEC_CTRL		0x00000048 /* Speculation Control */
46d8eabc37SThomas Gleixner #define SPEC_CTRL_IBRS			BIT(0)	   /* Indirect Branch Restricted Speculation */
475bfbe3adSTim Chen #define SPEC_CTRL_STIBP_SHIFT		1	   /* Single Thread Indirect Branch Predictor (STIBP) bit */
48d8eabc37SThomas Gleixner #define SPEC_CTRL_STIBP			BIT(SPEC_CTRL_STIBP_SHIFT)	/* STIBP mask */
499f65fb29SKonrad Rzeszutek Wilk #define SPEC_CTRL_SSBD_SHIFT		2	   /* Speculative Store Bypass Disable bit */
50d8eabc37SThomas Gleixner #define SPEC_CTRL_SSBD			BIT(SPEC_CTRL_SSBD_SHIFT)	/* Speculative Store Bypass Disable */
514ad3278dSPawan Gupta #define SPEC_CTRL_RRSBA_DIS_S_SHIFT	6	   /* Disable RRSBA behavior */
524ad3278dSPawan Gupta #define SPEC_CTRL_RRSBA_DIS_S		BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT)
531e340c60SDavid Woodhouse 
540125acdaSBreno Leitao /* A mask for bits which the kernel toggles when controlling mitigations */
550125acdaSBreno Leitao #define SPEC_CTRL_MITIGATIONS_MASK	(SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD \
560125acdaSBreno Leitao 							| SPEC_CTRL_RRSBA_DIS_S)
570125acdaSBreno Leitao 
581e340c60SDavid Woodhouse #define MSR_IA32_PRED_CMD		0x00000049 /* Prediction Command */
59d8eabc37SThomas Gleixner #define PRED_CMD_IBPB			BIT(0)	   /* Indirect Branch Prediction Barrier */
601b5277c0SBorislav Petkov (AMD) #define PRED_CMD_SBPB			BIT(7)	   /* Selective Branch Prediction Barrier */
611e340c60SDavid Woodhouse 
623f5a7896STony Luck #define MSR_PPIN_CTL			0x0000004e
633f5a7896STony Luck #define MSR_PPIN			0x0000004f
643f5a7896STony Luck 
65b72e7464SBorislav Petkov #define MSR_IA32_PERFCTR0		0x000000c1
66b72e7464SBorislav Petkov #define MSR_IA32_PERFCTR1		0x000000c2
67b72e7464SBorislav Petkov #define MSR_FSB_FREQ			0x000000cd
685369a21eSLen Brown #define MSR_PLATFORM_INFO		0x000000ce
6990218ac7SKyle Huey #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT	31
7090218ac7SKyle Huey #define MSR_PLATFORM_INFO_CPUID_FAULT		BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
71b72e7464SBorislav Petkov 
72bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL			0xe1
73bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE	BIT(0)
74bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_RESERVED	BIT(1)
75bd688c69SFenghua Yu /*
76bd688c69SFenghua Yu  * The time field is bit[31:2], but representing a 32bit value with
77bd688c69SFenghua Yu  * bit[1:0] zero.
78bd688c69SFenghua Yu  */
79bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK	(~0x03U)
80bd688c69SFenghua Yu 
816650cdd9SPeter Zijlstra (Intel) /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */
826650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS			  0x000000cf
83db1af129STony Luck #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT	  2
84db1af129STony Luck #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS	  BIT(MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT)
856650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT  5
866650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT	  BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT)
876650cdd9SPeter Zijlstra (Intel) 
8840496c8eSLen Brown #define MSR_PKG_CST_CONFIG_CONTROL	0x000000e2
89b72e7464SBorislav Petkov #define NHM_C3_AUTO_DEMOTE		(1UL << 25)
90b72e7464SBorislav Petkov #define NHM_C1_AUTO_DEMOTE		(1UL << 26)
91b72e7464SBorislav Petkov #define ATM_LNC_C6_AUTO_DEMOTE		(1UL << 25)
92a00072a2SMatt Turner #define SNB_C3_AUTO_UNDEMOTE		(1UL << 27)
93a00072a2SMatt Turner #define SNB_C1_AUTO_UNDEMOTE		(1UL << 28)
94b72e7464SBorislav Petkov 
95b72e7464SBorislav Petkov #define MSR_MTRRcap			0x000000fe
961e340c60SDavid Woodhouse 
971e340c60SDavid Woodhouse #define MSR_IA32_ARCH_CAPABILITIES	0x0000010a
98d8eabc37SThomas Gleixner #define ARCH_CAP_RDCL_NO		BIT(0)	/* Not susceptible to Meltdown */
99d8eabc37SThomas Gleixner #define ARCH_CAP_IBRS_ALL		BIT(1)	/* Enhanced IBRS support */
1006ad0ad2bSPeter Zijlstra #define ARCH_CAP_RSBA			BIT(2)	/* RET may use alternative branch predictors */
101d8eabc37SThomas Gleixner #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH	BIT(3)	/* Skip L1D flush on vmentry */
102d8eabc37SThomas Gleixner #define ARCH_CAP_SSB_NO			BIT(4)	/*
10377243971SKonrad Rzeszutek Wilk 						 * Not susceptible to Speculative Store Bypass
1049f65fb29SKonrad Rzeszutek Wilk 						 * attack, so no Speculative Store Bypass
1059f65fb29SKonrad Rzeszutek Wilk 						 * control required.
10677243971SKonrad Rzeszutek Wilk 						 */
107ed5194c2SAndi Kleen #define ARCH_CAP_MDS_NO			BIT(5)   /*
108ed5194c2SAndi Kleen 						  * Not susceptible to
109ed5194c2SAndi Kleen 						  * Microarchitectural Data
110ed5194c2SAndi Kleen 						  * Sampling (MDS) vulnerabilities.
111ed5194c2SAndi Kleen 						  */
112db4d30fbSVineela Tummalapalli #define ARCH_CAP_PSCHANGE_MC_NO		BIT(6)	 /*
113db4d30fbSVineela Tummalapalli 						  * The processor is not susceptible to a
114db4d30fbSVineela Tummalapalli 						  * machine check error due to modifying the
115db4d30fbSVineela Tummalapalli 						  * code page size along with either the
116db4d30fbSVineela Tummalapalli 						  * physical address or cache type
117db4d30fbSVineela Tummalapalli 						  * without TLB invalidation.
118db4d30fbSVineela Tummalapalli 						  */
119c2955f27SPawan Gupta #define ARCH_CAP_TSX_CTRL_MSR		BIT(7)	/* MSR for TSX control is available. */
1201b42f017SPawan Gupta #define ARCH_CAP_TAA_NO			BIT(8)	/*
1211b42f017SPawan Gupta 						 * Not susceptible to
1221b42f017SPawan Gupta 						 * TSX Async Abort (TAA) vulnerabilities.
1231b42f017SPawan Gupta 						 */
12451802186SPawan Gupta #define ARCH_CAP_SBDR_SSDP_NO		BIT(13)	/*
12551802186SPawan Gupta 						 * Not susceptible to SBDR and SSDP
12651802186SPawan Gupta 						 * variants of Processor MMIO stale data
12751802186SPawan Gupta 						 * vulnerabilities.
12851802186SPawan Gupta 						 */
12951802186SPawan Gupta #define ARCH_CAP_FBSDP_NO		BIT(14)	/*
13051802186SPawan Gupta 						 * Not susceptible to FBSDP variant of
13151802186SPawan Gupta 						 * Processor MMIO stale data
13251802186SPawan Gupta 						 * vulnerabilities.
13351802186SPawan Gupta 						 */
13451802186SPawan Gupta #define ARCH_CAP_PSDP_NO		BIT(15)	/*
13551802186SPawan Gupta 						 * Not susceptible to PSDP variant of
13651802186SPawan Gupta 						 * Processor MMIO stale data
13751802186SPawan Gupta 						 * vulnerabilities.
13851802186SPawan Gupta 						 */
13951802186SPawan Gupta #define ARCH_CAP_FB_CLEAR		BIT(17)	/*
14051802186SPawan Gupta 						 * VERW clears CPU fill buffer
14151802186SPawan Gupta 						 * even on MDS_NO CPUs.
14251802186SPawan Gupta 						 */
143027bbb88SPawan Gupta #define ARCH_CAP_FB_CLEAR_CTRL		BIT(18)	/*
144027bbb88SPawan Gupta 						 * MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS]
145027bbb88SPawan Gupta 						 * bit available to control VERW
146027bbb88SPawan Gupta 						 * behavior.
147027bbb88SPawan Gupta 						 */
1484ad3278dSPawan Gupta #define ARCH_CAP_RRSBA			BIT(19)	/*
1494ad3278dSPawan Gupta 						 * Indicates RET may use predictors
1504ad3278dSPawan Gupta 						 * other than the RSB. With eIBRS
1514ad3278dSPawan Gupta 						 * enabled predictions in kernel mode
1524ad3278dSPawan Gupta 						 * are restricted to targets in
1534ad3278dSPawan Gupta 						 * kernel.
1544ad3278dSPawan Gupta 						 */
1552b129932SDaniel Sneddon #define ARCH_CAP_PBRSB_NO		BIT(24)	/*
1562b129932SDaniel Sneddon 						 * Not susceptible to Post-Barrier
1572b129932SDaniel Sneddon 						 * Return Stack Buffer Predictions.
1582b129932SDaniel Sneddon 						 */
1598974eb58SDaniel Sneddon #define ARCH_CAP_GDS_CTRL		BIT(25)	/*
1608974eb58SDaniel Sneddon 						 * CPU is vulnerable to Gather
1618974eb58SDaniel Sneddon 						 * Data Sampling (GDS) and
1628974eb58SDaniel Sneddon 						 * has controls for mitigation.
1638974eb58SDaniel Sneddon 						 */
1648974eb58SDaniel Sneddon #define ARCH_CAP_GDS_NO			BIT(26)	/*
1658974eb58SDaniel Sneddon 						 * CPU is not vulnerable to Gather
1668974eb58SDaniel Sneddon 						 * Data Sampling (GDS).
1678974eb58SDaniel Sneddon 						 */
168*77018fb9SPawan Gupta #define ARCH_CAP_RFDS_NO		BIT(27)	/*
169*77018fb9SPawan Gupta 						 * Not susceptible to Register
170*77018fb9SPawan Gupta 						 * File Data Sampling.
171*77018fb9SPawan Gupta 						 */
172*77018fb9SPawan Gupta #define ARCH_CAP_RFDS_CLEAR		BIT(28)	/*
173*77018fb9SPawan Gupta 						 * VERW clears CPU Register
174*77018fb9SPawan Gupta 						 * File.
175*77018fb9SPawan Gupta 						 */
1761e340c60SDavid Woodhouse 
177b8d1d163SDaniel Sneddon #define ARCH_CAP_XAPIC_DISABLE		BIT(21)	/*
178b8d1d163SDaniel Sneddon 						 * IA32_XAPIC_DISABLE_STATUS MSR
179b8d1d163SDaniel Sneddon 						 * supported
180b8d1d163SDaniel Sneddon 						 */
181b8d1d163SDaniel Sneddon 
1823fa045beSPaolo Bonzini #define MSR_IA32_FLUSH_CMD		0x0000010b
183d8eabc37SThomas Gleixner #define L1D_FLUSH			BIT(0)	/*
1843fa045beSPaolo Bonzini 						 * Writeback and invalidate the
1853fa045beSPaolo Bonzini 						 * L1 data cache.
1863fa045beSPaolo Bonzini 						 */
1873fa045beSPaolo Bonzini 
188b72e7464SBorislav Petkov #define MSR_IA32_BBL_CR_CTL		0x00000119
189b72e7464SBorislav Petkov #define MSR_IA32_BBL_CR_CTL3		0x0000011e
190b72e7464SBorislav Petkov 
191c2955f27SPawan Gupta #define MSR_IA32_TSX_CTRL		0x00000122
192c2955f27SPawan Gupta #define TSX_CTRL_RTM_DISABLE		BIT(0)	/* Disable RTM feature */
193c2955f27SPawan Gupta #define TSX_CTRL_CPUID_CLEAR		BIT(1)	/* Disable TSX enumeration */
194c2955f27SPawan Gupta 
1957e5b3c26SMark Gross #define MSR_IA32_MCU_OPT_CTRL		0x00000123
196400331f8SPawan Gupta #define RNGDS_MITG_DIS			BIT(0)	/* SRBDS support */
197400331f8SPawan Gupta #define RTM_ALLOW			BIT(1)	/* TSX development mode */
198027bbb88SPawan Gupta #define FB_CLEAR_DIS			BIT(3)	/* CPU Fill buffer clear disable */
1998974eb58SDaniel Sneddon #define GDS_MITG_DIS			BIT(4)	/* Disable GDS mitigation */
2008974eb58SDaniel Sneddon #define GDS_MITG_LOCKED			BIT(5)	/* GDS mitigation locked */
2017e5b3c26SMark Gross 
202b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_CS		0x00000174
203b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_ESP		0x00000175
204b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_EIP		0x00000176
205b72e7464SBorislav Petkov 
206b72e7464SBorislav Petkov #define MSR_IA32_MCG_CAP		0x00000179
207b72e7464SBorislav Petkov #define MSR_IA32_MCG_STATUS		0x0000017a
208b72e7464SBorislav Petkov #define MSR_IA32_MCG_CTL		0x0000017b
20968299a42STony Luck #define MSR_ERROR_CONTROL		0x0000017f
210b72e7464SBorislav Petkov #define MSR_IA32_MCG_EXT_CTL		0x000004d0
211b72e7464SBorislav Petkov 
212b72e7464SBorislav Petkov #define MSR_OFFCORE_RSP_0		0x000001a6
213b72e7464SBorislav Petkov #define MSR_OFFCORE_RSP_1		0x000001a7
214b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT		0x000001ad
215b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT1		0x000001ae
216b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT2		0x000001af
217b72e7464SBorislav Petkov 
21838aaf921SKan Liang #define MSR_SNOOP_RSP_0			0x00001328
21938aaf921SKan Liang #define MSR_SNOOP_RSP_1			0x00001329
22038aaf921SKan Liang 
221b72e7464SBorislav Petkov #define MSR_LBR_SELECT			0x000001c8
222b72e7464SBorislav Petkov #define MSR_LBR_TOS			0x000001c9
223ed7bde7aSSrinivas Pandruvada 
224ed7bde7aSSrinivas Pandruvada #define MSR_IA32_POWER_CTL		0x000001fc
225ed7bde7aSSrinivas Pandruvada #define MSR_IA32_POWER_CTL_BIT_EE	19
226ed7bde7aSSrinivas Pandruvada 
227db1af129STony Luck /* Abbreviated from Intel SDM name IA32_INTEGRITY_CAPABILITIES */
228db1af129STony Luck #define MSR_INTEGRITY_CAPS			0x000002d9
229c68e3d47SJithu Joseph #define MSR_INTEGRITY_CAPS_ARRAY_BIST_BIT      2
230c68e3d47SJithu Joseph #define MSR_INTEGRITY_CAPS_ARRAY_BIST          BIT(MSR_INTEGRITY_CAPS_ARRAY_BIST_BIT)
231db1af129STony Luck #define MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT	4
232db1af129STony Luck #define MSR_INTEGRITY_CAPS_PERIODIC_BIST	BIT(MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT)
233db1af129STony Luck 
234b72e7464SBorislav Petkov #define MSR_LBR_NHM_FROM		0x00000680
235b72e7464SBorislav Petkov #define MSR_LBR_NHM_TO			0x000006c0
236b72e7464SBorislav Petkov #define MSR_LBR_CORE_FROM		0x00000040
237b72e7464SBorislav Petkov #define MSR_LBR_CORE_TO			0x00000060
238b72e7464SBorislav Petkov 
239b83ff1c8SAndi Kleen #define MSR_LBR_INFO_0			0x00000dc0 /* ... 0xddf for _31 */
240b83ff1c8SAndi Kleen #define LBR_INFO_MISPRED		BIT_ULL(63)
241b83ff1c8SAndi Kleen #define LBR_INFO_IN_TX			BIT_ULL(62)
242b83ff1c8SAndi Kleen #define LBR_INFO_ABORT			BIT_ULL(61)
243d6a162a4SKan Liang #define LBR_INFO_CYC_CNT_VALID		BIT_ULL(60)
244b83ff1c8SAndi Kleen #define LBR_INFO_CYCLES			0xffff
245d6a162a4SKan Liang #define LBR_INFO_BR_TYPE_OFFSET		56
246d6a162a4SKan Liang #define LBR_INFO_BR_TYPE		(0xfull << LBR_INFO_BR_TYPE_OFFSET)
247d6a162a4SKan Liang 
248d6a162a4SKan Liang #define MSR_ARCH_LBR_CTL		0x000014ce
249d6a162a4SKan Liang #define ARCH_LBR_CTL_LBREN		BIT(0)
250d6a162a4SKan Liang #define ARCH_LBR_CTL_CPL_OFFSET		1
251d6a162a4SKan Liang #define ARCH_LBR_CTL_CPL		(0x3ull << ARCH_LBR_CTL_CPL_OFFSET)
252d6a162a4SKan Liang #define ARCH_LBR_CTL_STACK_OFFSET	3
253d6a162a4SKan Liang #define ARCH_LBR_CTL_STACK		(0x1ull << ARCH_LBR_CTL_STACK_OFFSET)
254d6a162a4SKan Liang #define ARCH_LBR_CTL_FILTER_OFFSET	16
255d6a162a4SKan Liang #define ARCH_LBR_CTL_FILTER		(0x7full << ARCH_LBR_CTL_FILTER_OFFSET)
256d6a162a4SKan Liang #define MSR_ARCH_LBR_DEPTH		0x000014cf
257d6a162a4SKan Liang #define MSR_ARCH_LBR_FROM_0		0x00001500
258d6a162a4SKan Liang #define MSR_ARCH_LBR_TO_0		0x00001600
259d6a162a4SKan Liang #define MSR_ARCH_LBR_INFO_0		0x00001200
260b83ff1c8SAndi Kleen 
261b72e7464SBorislav Petkov #define MSR_IA32_PEBS_ENABLE		0x000003f1
262c22497f5SKan Liang #define MSR_PEBS_DATA_CFG		0x000003f2
263b72e7464SBorislav Petkov #define MSR_IA32_DS_AREA		0x00000600
264b72e7464SBorislav Petkov #define MSR_IA32_PERF_CAPABILITIES	0x00000345
265d0946a88SKan Liang #define PERF_CAP_METRICS_IDX		15
266d0946a88SKan Liang #define PERF_CAP_PT_IDX			16
267d0946a88SKan Liang 
268b72e7464SBorislav Petkov #define MSR_PEBS_LD_LAT_THRESHOLD	0x000003f6
269c59a1f10SLike Xu #define PERF_CAP_PEBS_TRAP             BIT_ULL(6)
270c59a1f10SLike Xu #define PERF_CAP_ARCH_REG              BIT_ULL(7)
271c59a1f10SLike Xu #define PERF_CAP_PEBS_FORMAT           0xf00
272c59a1f10SLike Xu #define PERF_CAP_PEBS_BASELINE         BIT_ULL(14)
273c59a1f10SLike Xu #define PERF_CAP_PEBS_MASK	(PERF_CAP_PEBS_TRAP | PERF_CAP_ARCH_REG | \
274c59a1f10SLike Xu 				 PERF_CAP_PEBS_FORMAT | PERF_CAP_PEBS_BASELINE)
275b72e7464SBorislav Petkov 
276b72e7464SBorislav Petkov #define MSR_IA32_RTIT_CTL		0x00000570
277887eda13SChao Peng #define RTIT_CTL_TRACEEN		BIT(0)
278887eda13SChao Peng #define RTIT_CTL_CYCLEACC		BIT(1)
279887eda13SChao Peng #define RTIT_CTL_OS			BIT(2)
280887eda13SChao Peng #define RTIT_CTL_USR			BIT(3)
281887eda13SChao Peng #define RTIT_CTL_PWR_EVT_EN		BIT(4)
282887eda13SChao Peng #define RTIT_CTL_FUP_ON_PTW		BIT(5)
28369843a91SLuwei Kang #define RTIT_CTL_FABRIC_EN		BIT(6)
284887eda13SChao Peng #define RTIT_CTL_CR3EN			BIT(7)
285887eda13SChao Peng #define RTIT_CTL_TOPA			BIT(8)
286887eda13SChao Peng #define RTIT_CTL_MTC_EN			BIT(9)
287887eda13SChao Peng #define RTIT_CTL_TSC_EN			BIT(10)
288887eda13SChao Peng #define RTIT_CTL_DISRETC		BIT(11)
289887eda13SChao Peng #define RTIT_CTL_PTW_EN			BIT(12)
290887eda13SChao Peng #define RTIT_CTL_BRANCH_EN		BIT(13)
29128c24dedSAlexander Shishkin #define RTIT_CTL_EVENT_EN		BIT(31)
292161a9a33SAlexander Shishkin #define RTIT_CTL_NOTNT			BIT_ULL(55)
293887eda13SChao Peng #define RTIT_CTL_MTC_RANGE_OFFSET	14
294887eda13SChao Peng #define RTIT_CTL_MTC_RANGE		(0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
295887eda13SChao Peng #define RTIT_CTL_CYC_THRESH_OFFSET	19
296887eda13SChao Peng #define RTIT_CTL_CYC_THRESH		(0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
297887eda13SChao Peng #define RTIT_CTL_PSB_FREQ_OFFSET	24
298887eda13SChao Peng #define RTIT_CTL_PSB_FREQ		(0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
299887eda13SChao Peng #define RTIT_CTL_ADDR0_OFFSET		32
300887eda13SChao Peng #define RTIT_CTL_ADDR0			(0x0full << RTIT_CTL_ADDR0_OFFSET)
301887eda13SChao Peng #define RTIT_CTL_ADDR1_OFFSET		36
302887eda13SChao Peng #define RTIT_CTL_ADDR1			(0x0full << RTIT_CTL_ADDR1_OFFSET)
303887eda13SChao Peng #define RTIT_CTL_ADDR2_OFFSET		40
304887eda13SChao Peng #define RTIT_CTL_ADDR2			(0x0full << RTIT_CTL_ADDR2_OFFSET)
305887eda13SChao Peng #define RTIT_CTL_ADDR3_OFFSET		44
306887eda13SChao Peng #define RTIT_CTL_ADDR3			(0x0full << RTIT_CTL_ADDR3_OFFSET)
307b72e7464SBorislav Petkov #define MSR_IA32_RTIT_STATUS		0x00000571
308887eda13SChao Peng #define RTIT_STATUS_FILTEREN		BIT(0)
309887eda13SChao Peng #define RTIT_STATUS_CONTEXTEN		BIT(1)
310887eda13SChao Peng #define RTIT_STATUS_TRIGGEREN		BIT(2)
311887eda13SChao Peng #define RTIT_STATUS_BUFFOVF		BIT(3)
312887eda13SChao Peng #define RTIT_STATUS_ERROR		BIT(4)
313887eda13SChao Peng #define RTIT_STATUS_STOPPED		BIT(5)
31469843a91SLuwei Kang #define RTIT_STATUS_BYTECNT_OFFSET	32
31569843a91SLuwei Kang #define RTIT_STATUS_BYTECNT		(0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
316f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR0_A		0x00000580
317f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR0_B		0x00000581
318f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR1_A		0x00000582
319f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR1_B		0x00000583
320f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR2_A		0x00000584
321f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR2_B		0x00000585
322f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR3_A		0x00000586
323f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR3_B		0x00000587
324b72e7464SBorislav Petkov #define MSR_IA32_RTIT_CR3_MATCH		0x00000572
325b72e7464SBorislav Petkov #define MSR_IA32_RTIT_OUTPUT_BASE	0x00000560
326b72e7464SBorislav Petkov #define MSR_IA32_RTIT_OUTPUT_MASK	0x00000561
327b72e7464SBorislav Petkov 
328b72e7464SBorislav Petkov #define MSR_MTRRfix64K_00000		0x00000250
329b72e7464SBorislav Petkov #define MSR_MTRRfix16K_80000		0x00000258
330b72e7464SBorislav Petkov #define MSR_MTRRfix16K_A0000		0x00000259
331b72e7464SBorislav Petkov #define MSR_MTRRfix4K_C0000		0x00000268
332b72e7464SBorislav Petkov #define MSR_MTRRfix4K_C8000		0x00000269
333b72e7464SBorislav Petkov #define MSR_MTRRfix4K_D0000		0x0000026a
334b72e7464SBorislav Petkov #define MSR_MTRRfix4K_D8000		0x0000026b
335b72e7464SBorislav Petkov #define MSR_MTRRfix4K_E0000		0x0000026c
336b72e7464SBorislav Petkov #define MSR_MTRRfix4K_E8000		0x0000026d
337b72e7464SBorislav Petkov #define MSR_MTRRfix4K_F0000		0x0000026e
338b72e7464SBorislav Petkov #define MSR_MTRRfix4K_F8000		0x0000026f
339b72e7464SBorislav Petkov #define MSR_MTRRdefType			0x000002ff
340b72e7464SBorislav Petkov 
341b72e7464SBorislav Petkov #define MSR_IA32_CR_PAT			0x00000277
342b72e7464SBorislav Petkov 
343b72e7464SBorislav Petkov #define MSR_IA32_DEBUGCTLMSR		0x000001d9
344b72e7464SBorislav Petkov #define MSR_IA32_LASTBRANCHFROMIP	0x000001db
345b72e7464SBorislav Petkov #define MSR_IA32_LASTBRANCHTOIP		0x000001dc
346b72e7464SBorislav Petkov #define MSR_IA32_LASTINTFROMIP		0x000001dd
347b72e7464SBorislav Petkov #define MSR_IA32_LASTINTTOIP		0x000001de
348b72e7464SBorislav Petkov 
349f0f2f9feSFenghua Yu #define MSR_IA32_PASID			0x00000d93
350f0f2f9feSFenghua Yu #define MSR_IA32_PASID_VALID		BIT_ULL(31)
351f0f2f9feSFenghua Yu 
352b72e7464SBorislav Petkov /* DEBUGCTLMSR bits (others vary by model): */
353b72e7464SBorislav Petkov #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */
354b9894a2fSKyle Huey #define DEBUGCTLMSR_BTF_SHIFT		1
355b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */
356ebb1064eSFenghua Yu #define DEBUGCTLMSR_BUS_LOCK_DETECT	(1UL <<  2)
357b72e7464SBorislav Petkov #define DEBUGCTLMSR_TR			(1UL <<  6)
358b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS			(1UL <<  7)
359b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTINT		(1UL <<  8)
360b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9)
361b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10)
362b72e7464SBorislav Petkov #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11)
363af3bdb99SAndi Kleen #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI	(1UL << 12)
3646089327fSKan Liang #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT	14
3656089327fSKan Liang #define DEBUGCTLMSR_FREEZE_IN_SMM	(1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
366b72e7464SBorislav Petkov 
367d0dc8494SAndi Kleen #define MSR_PEBS_FRONTEND		0x000003f7
368d0dc8494SAndi Kleen 
369b72e7464SBorislav Petkov #define MSR_IA32_MC0_CTL		0x00000400
370b72e7464SBorislav Petkov #define MSR_IA32_MC0_STATUS		0x00000401
371b72e7464SBorislav Petkov #define MSR_IA32_MC0_ADDR		0x00000402
372b72e7464SBorislav Petkov #define MSR_IA32_MC0_MISC		0x00000403
373b72e7464SBorislav Petkov 
374b72e7464SBorislav Petkov /* C-state Residency Counters */
375b72e7464SBorislav Petkov #define MSR_PKG_C3_RESIDENCY		0x000003f8
376b72e7464SBorislav Petkov #define MSR_PKG_C6_RESIDENCY		0x000003f9
3770539ba11SLen Brown #define MSR_ATOM_PKG_C6_RESIDENCY	0x000003fa
378b72e7464SBorislav Petkov #define MSR_PKG_C7_RESIDENCY		0x000003fa
379b72e7464SBorislav Petkov #define MSR_CORE_C3_RESIDENCY		0x000003fc
380b72e7464SBorislav Petkov #define MSR_CORE_C6_RESIDENCY		0x000003fd
381b72e7464SBorislav Petkov #define MSR_CORE_C7_RESIDENCY		0x000003fe
382b72e7464SBorislav Petkov #define MSR_KNL_CORE_C6_RESIDENCY	0x000003ff
383b72e7464SBorislav Petkov #define MSR_PKG_C2_RESIDENCY		0x0000060d
384b72e7464SBorislav Petkov #define MSR_PKG_C8_RESIDENCY		0x00000630
385b72e7464SBorislav Petkov #define MSR_PKG_C9_RESIDENCY		0x00000631
386b72e7464SBorislav Petkov #define MSR_PKG_C10_RESIDENCY		0x00000632
387b72e7464SBorislav Petkov 
3885a63426eSLen Brown /* Interrupt Response Limit */
3895a63426eSLen Brown #define MSR_PKGC3_IRTL			0x0000060a
3905a63426eSLen Brown #define MSR_PKGC6_IRTL			0x0000060b
3915a63426eSLen Brown #define MSR_PKGC7_IRTL			0x0000060c
3925a63426eSLen Brown #define MSR_PKGC8_IRTL			0x00000633
3935a63426eSLen Brown #define MSR_PKGC9_IRTL			0x00000634
3945a63426eSLen Brown #define MSR_PKGC10_IRTL			0x00000635
3955a63426eSLen Brown 
396b72e7464SBorislav Petkov /* Run Time Average Power Limiting (RAPL) Interface */
397b72e7464SBorislav Petkov 
398f52ba931SSumeet Pawnikar #define MSR_VR_CURRENT_CONFIG	0x00000601
399b72e7464SBorislav Petkov #define MSR_RAPL_POWER_UNIT		0x00000606
400b72e7464SBorislav Petkov 
401b72e7464SBorislav Petkov #define MSR_PKG_POWER_LIMIT		0x00000610
402b72e7464SBorislav Petkov #define MSR_PKG_ENERGY_STATUS		0x00000611
403b72e7464SBorislav Petkov #define MSR_PKG_PERF_STATUS		0x00000613
404b72e7464SBorislav Petkov #define MSR_PKG_POWER_INFO		0x00000614
405b72e7464SBorislav Petkov 
406b72e7464SBorislav Petkov #define MSR_DRAM_POWER_LIMIT		0x00000618
407b72e7464SBorislav Petkov #define MSR_DRAM_ENERGY_STATUS		0x00000619
408b72e7464SBorislav Petkov #define MSR_DRAM_PERF_STATUS		0x0000061b
409b72e7464SBorislav Petkov #define MSR_DRAM_POWER_INFO		0x0000061c
410b72e7464SBorislav Petkov 
411b72e7464SBorislav Petkov #define MSR_PP0_POWER_LIMIT		0x00000638
412b72e7464SBorislav Petkov #define MSR_PP0_ENERGY_STATUS		0x00000639
413b72e7464SBorislav Petkov #define MSR_PP0_POLICY			0x0000063a
414b72e7464SBorislav Petkov #define MSR_PP0_PERF_STATUS		0x0000063b
415b72e7464SBorislav Petkov 
416b72e7464SBorislav Petkov #define MSR_PP1_POWER_LIMIT		0x00000640
417b72e7464SBorislav Petkov #define MSR_PP1_ENERGY_STATUS		0x00000641
418b72e7464SBorislav Petkov #define MSR_PP1_POLICY			0x00000642
419b72e7464SBorislav Petkov 
4205cde2653SStephane Eranian #define MSR_AMD_RAPL_POWER_UNIT		0xc0010299
42143756a29SVictor Ding #define MSR_AMD_CORE_ENERGY_STATUS		0xc001029a
422298ed2b3SVictor Ding #define MSR_AMD_PKG_ENERGY_STATUS	0xc001029b
4235cde2653SStephane Eranian 
4244a6772f5SVladimir Zapolskiy /* Config TDP MSRs */
42582bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_NOMINAL		0x00000648
42682bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_LEVEL_1		0x00000649
42782bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_LEVEL_2		0x0000064A
42882bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_CONTROL		0x0000064B
42982bb70c5SRafael J. Wysocki #define MSR_TURBO_ACTIVATION_RATIO	0x0000064C
43082bb70c5SRafael J. Wysocki 
431dcee75b3SSrinivas Pandruvada #define MSR_PLATFORM_ENERGY_STATUS	0x0000064D
4324af184eeSLen Brown #define MSR_SECONDARY_TURBO_RATIO_LIMIT	0x00000650
433dcee75b3SSrinivas Pandruvada 
434b72e7464SBorislav Petkov #define MSR_PKG_WEIGHTED_CORE_C0_RES	0x00000658
435b72e7464SBorislav Petkov #define MSR_PKG_ANY_CORE_C0_RES		0x00000659
436b72e7464SBorislav Petkov #define MSR_PKG_ANY_GFXE_C0_RES		0x0000065A
437b72e7464SBorislav Petkov #define MSR_PKG_BOTH_CORE_GFXE_C0_RES	0x0000065B
438b72e7464SBorislav Petkov 
439b72e7464SBorislav Petkov #define MSR_CORE_C1_RES			0x00000660
4400539ba11SLen Brown #define MSR_MODULE_C6_RES_MS		0x00000664
441b72e7464SBorislav Petkov 
442b72e7464SBorislav Petkov #define MSR_CC6_DEMOTION_POLICY_CONFIG	0x00000668
443b72e7464SBorislav Petkov #define MSR_MC6_DEMOTION_POLICY_CONFIG	0x00000669
444b72e7464SBorislav Petkov 
4458a34fd02SLen Brown #define MSR_ATOM_CORE_RATIOS		0x0000066a
4468a34fd02SLen Brown #define MSR_ATOM_CORE_VIDS		0x0000066b
4478a34fd02SLen Brown #define MSR_ATOM_CORE_TURBO_RATIOS	0x0000066c
4488a34fd02SLen Brown #define MSR_ATOM_CORE_TURBO_VIDS	0x0000066d
4498a34fd02SLen Brown 
450b72e7464SBorislav Petkov #define MSR_CORE_PERF_LIMIT_REASONS	0x00000690
451b72e7464SBorislav Petkov #define MSR_GFX_PERF_LIMIT_REASONS	0x000006B0
452b72e7464SBorislav Petkov #define MSR_RING_PERF_LIMIT_REASONS	0x000006B1
453b72e7464SBorislav Petkov 
454991625f3SPeter Zijlstra /* Control-flow Enforcement Technology MSRs */
455991625f3SPeter Zijlstra #define MSR_IA32_U_CET			0x000006a0 /* user mode cet */
456991625f3SPeter Zijlstra #define MSR_IA32_S_CET			0x000006a2 /* kernel mode cet */
457991625f3SPeter Zijlstra #define CET_SHSTK_EN			BIT_ULL(0)
458991625f3SPeter Zijlstra #define CET_WRSS_EN			BIT_ULL(1)
459991625f3SPeter Zijlstra #define CET_ENDBR_EN			BIT_ULL(2)
460991625f3SPeter Zijlstra #define CET_LEG_IW_EN			BIT_ULL(3)
461991625f3SPeter Zijlstra #define CET_NO_TRACK_EN			BIT_ULL(4)
462991625f3SPeter Zijlstra #define CET_SUPPRESS_DISABLE		BIT_ULL(5)
463991625f3SPeter Zijlstra #define CET_RESERVED			(BIT_ULL(6) | BIT_ULL(7) | BIT_ULL(8) | BIT_ULL(9))
464991625f3SPeter Zijlstra #define CET_SUPPRESS			BIT_ULL(10)
465991625f3SPeter Zijlstra #define CET_WAIT_ENDBR			BIT_ULL(11)
466991625f3SPeter Zijlstra 
467991625f3SPeter Zijlstra #define MSR_IA32_PL0_SSP		0x000006a4 /* ring-0 shadow stack pointer */
468991625f3SPeter Zijlstra #define MSR_IA32_PL1_SSP		0x000006a5 /* ring-1 shadow stack pointer */
469991625f3SPeter Zijlstra #define MSR_IA32_PL2_SSP		0x000006a6 /* ring-2 shadow stack pointer */
470991625f3SPeter Zijlstra #define MSR_IA32_PL3_SSP		0x000006a7 /* ring-3 shadow stack pointer */
471991625f3SPeter Zijlstra #define MSR_IA32_INT_SSP_TAB		0x000006a8 /* exception shadow stack table */
472991625f3SPeter Zijlstra 
473b72e7464SBorislav Petkov /* Hardware P state interface */
474b72e7464SBorislav Petkov #define MSR_PPERF			0x0000064e
475b72e7464SBorislav Petkov #define MSR_PERF_LIMIT_REASONS		0x0000064f
476b72e7464SBorislav Petkov #define MSR_PM_ENABLE			0x00000770
477b72e7464SBorislav Petkov #define MSR_HWP_CAPABILITIES		0x00000771
478b72e7464SBorislav Petkov #define MSR_HWP_REQUEST_PKG		0x00000772
479b72e7464SBorislav Petkov #define MSR_HWP_INTERRUPT		0x00000773
480b72e7464SBorislav Petkov #define MSR_HWP_REQUEST 		0x00000774
481b72e7464SBorislav Petkov #define MSR_HWP_STATUS			0x00000777
482b72e7464SBorislav Petkov 
483b72e7464SBorislav Petkov /* CPUID.6.EAX */
484b72e7464SBorislav Petkov #define HWP_BASE_BIT			(1<<7)
485b72e7464SBorislav Petkov #define HWP_NOTIFICATIONS_BIT		(1<<8)
486b72e7464SBorislav Petkov #define HWP_ACTIVITY_WINDOW_BIT		(1<<9)
487b72e7464SBorislav Petkov #define HWP_ENERGY_PERF_PREFERENCE_BIT	(1<<10)
488b72e7464SBorislav Petkov #define HWP_PACKAGE_LEVEL_REQUEST_BIT	(1<<11)
489b72e7464SBorislav Petkov 
490b72e7464SBorislav Petkov /* IA32_HWP_CAPABILITIES */
491670e27d8SLen Brown #define HWP_HIGHEST_PERF(x)		(((x) >> 0) & 0xff)
492670e27d8SLen Brown #define HWP_GUARANTEED_PERF(x)		(((x) >> 8) & 0xff)
493670e27d8SLen Brown #define HWP_MOSTEFFICIENT_PERF(x)	(((x) >> 16) & 0xff)
494670e27d8SLen Brown #define HWP_LOWEST_PERF(x)		(((x) >> 24) & 0xff)
495b72e7464SBorislav Petkov 
496b72e7464SBorislav Petkov /* IA32_HWP_REQUEST */
497b72e7464SBorislav Petkov #define HWP_MIN_PERF(x) 		(x & 0xff)
498b72e7464SBorislav Petkov #define HWP_MAX_PERF(x) 		((x & 0xff) << 8)
499b72e7464SBorislav Petkov #define HWP_DESIRED_PERF(x)		((x & 0xff) << 16)
5002fc49cb0SLen Brown #define HWP_ENERGY_PERF_PREFERENCE(x)	(((unsigned long long) x & 0xff) << 24)
5018d84e906SLen Brown #define HWP_EPP_PERFORMANCE		0x00
5028d84e906SLen Brown #define HWP_EPP_BALANCE_PERFORMANCE	0x80
5038d84e906SLen Brown #define HWP_EPP_BALANCE_POWERSAVE	0xC0
5048d84e906SLen Brown #define HWP_EPP_POWERSAVE		0xFF
5052fc49cb0SLen Brown #define HWP_ACTIVITY_WINDOW(x)		((unsigned long long)(x & 0xff3) << 32)
5062fc49cb0SLen Brown #define HWP_PACKAGE_CONTROL(x)		((unsigned long long)(x & 0x1) << 42)
507b72e7464SBorislav Petkov 
508b72e7464SBorislav Petkov /* IA32_HWP_STATUS */
509b72e7464SBorislav Petkov #define HWP_GUARANTEED_CHANGE(x)	(x & 0x1)
510b72e7464SBorislav Petkov #define HWP_EXCURSION_TO_MINIMUM(x)	(x & 0x4)
511b72e7464SBorislav Petkov 
512b72e7464SBorislav Petkov /* IA32_HWP_INTERRUPT */
513b72e7464SBorislav Petkov #define HWP_CHANGE_TO_GUARANTEED_INT(x)	(x & 0x1)
514b72e7464SBorislav Petkov #define HWP_EXCURSION_TO_MINIMUM_INT(x)	(x & 0x2)
515b72e7464SBorislav Petkov 
516b72e7464SBorislav Petkov #define MSR_AMD64_MC0_MASK		0xc0010044
517b72e7464SBorislav Petkov 
518b72e7464SBorislav Petkov #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x))
519b72e7464SBorislav Petkov #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x))
520b72e7464SBorislav Petkov #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x))
521b72e7464SBorislav Petkov #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x))
522b72e7464SBorislav Petkov 
523b72e7464SBorislav Petkov #define MSR_AMD64_MCx_MASK(x)		(MSR_AMD64_MC0_MASK + (x))
524b72e7464SBorislav Petkov 
525b72e7464SBorislav Petkov /* These are consecutive and not in the normal 4er MCE bank block */
526b72e7464SBorislav Petkov #define MSR_IA32_MC0_CTL2		0x00000280
527b72e7464SBorislav Petkov #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x))
528b72e7464SBorislav Petkov 
529b72e7464SBorislav Petkov #define MSR_P6_PERFCTR0			0x000000c1
530b72e7464SBorislav Petkov #define MSR_P6_PERFCTR1			0x000000c2
531b72e7464SBorislav Petkov #define MSR_P6_EVNTSEL0			0x00000186
532b72e7464SBorislav Petkov #define MSR_P6_EVNTSEL1			0x00000187
533b72e7464SBorislav Petkov 
534b72e7464SBorislav Petkov #define MSR_KNC_PERFCTR0               0x00000020
535b72e7464SBorislav Petkov #define MSR_KNC_PERFCTR1               0x00000021
536b72e7464SBorislav Petkov #define MSR_KNC_EVNTSEL0               0x00000028
537b72e7464SBorislav Petkov #define MSR_KNC_EVNTSEL1               0x00000029
538b72e7464SBorislav Petkov 
539b72e7464SBorislav Petkov /* Alternative perfctr range with full access. */
540b72e7464SBorislav Petkov #define MSR_IA32_PMC0			0x000004c1
541b72e7464SBorislav Petkov 
54242880f72SAlexander Shishkin /* Auto-reload via MSR instead of DS area */
54342880f72SAlexander Shishkin #define MSR_RELOAD_PMC0			0x000014c1
54442880f72SAlexander Shishkin #define MSR_RELOAD_FIXED_CTR0		0x00001309
54542880f72SAlexander Shishkin 
546342061c5SBorislav Petkov /*
547342061c5SBorislav Petkov  * AMD64 MSRs. Not complete. See the architecture manual for a more
548342061c5SBorislav Petkov  * complete list.
549342061c5SBorislav Petkov  */
550b72e7464SBorislav Petkov #define MSR_AMD64_PATCH_LEVEL		0x0000008b
551b72e7464SBorislav Petkov #define MSR_AMD64_TSC_RATIO		0xc0000104
552b72e7464SBorislav Petkov #define MSR_AMD64_NB_CFG		0xc001001f
553b72e7464SBorislav Petkov #define MSR_AMD64_PATCH_LOADER		0xc0010020
554342061c5SBorislav Petkov #define MSR_AMD_PERF_CTL		0xc0010062
555342061c5SBorislav Petkov #define MSR_AMD_PERF_STATUS		0xc0010063
556342061c5SBorislav Petkov #define MSR_AMD_PSTATE_DEF_BASE		0xc0010064
557b72e7464SBorislav Petkov #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140
558b72e7464SBorislav Petkov #define MSR_AMD64_OSVW_STATUS		0xc0010141
5594e3f77d8SJan Beulich #define MSR_AMD_PPIN_CTL		0xc00102f0
5604e3f77d8SJan Beulich #define MSR_AMD_PPIN			0xc00102f1
5611068ed45SBorislav Petkov #define MSR_AMD64_CPUID_FN_1		0xc0011004
562b72e7464SBorislav Petkov #define MSR_AMD64_LS_CFG		0xc0011020
563b72e7464SBorislav Petkov #define MSR_AMD64_DC_CFG		0xc0011022
564d3719df9SMaciej S. Szmigiero #define MSR_AMD64_TW_CFG		0xc0011023
5652632daebSBorislav Petkov 
5662632daebSBorislav Petkov #define MSR_AMD64_DE_CFG		0xc0011029
5672632daebSBorislav Petkov #define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT	 1
5682632daebSBorislav Petkov #define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE	BIT_ULL(MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT)
569522b1d69SBorislav Petkov (AMD) #define MSR_AMD64_DE_CFG_ZEN2_FP_BACKUP_FIX_BIT 9
5702632daebSBorislav Petkov 
571b72e7464SBorislav Petkov #define MSR_AMD64_BU_CFG2		0xc001102a
572b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHCTL		0xc0011030
573b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHLINAD		0xc0011031
574b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032
575b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCH_REG_COUNT	3
576b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCH_REG_MASK	((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
577b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPCTL		0xc0011033
578b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPRIP		0xc0011034
579b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA		0xc0011035
580b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA2		0xc0011036
581b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA3		0xc0011037
582b72e7464SBorislav Petkov #define MSR_AMD64_IBSDCLINAD		0xc0011038
583b72e7464SBorislav Petkov #define MSR_AMD64_IBSDCPHYSAD		0xc0011039
584b72e7464SBorislav Petkov #define MSR_AMD64_IBSOP_REG_COUNT	7
585b72e7464SBorislav Petkov #define MSR_AMD64_IBSOP_REG_MASK	((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
586b72e7464SBorislav Petkov #define MSR_AMD64_IBSCTL		0xc001103a
587b72e7464SBorislav Petkov #define MSR_AMD64_IBSBRTARGET		0xc001103b
58836e1be8aSKim Phillips #define MSR_AMD64_ICIBSEXTDCTL		0xc001103c
589b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA4		0xc001103d
590b72e7464SBorislav Petkov #define MSR_AMD64_IBS_REG_COUNT_MAX	8 /* includes MSR_AMD64_IBSBRTARGET */
59139150352SMaxim Levitsky #define MSR_AMD64_SVM_AVIC_DOORBELL	0xc001011b
59269372cf0STom Lendacky #define MSR_AMD64_VM_PAGE_FLUSH		0xc001011e
59329dcc60fSJoerg Roedel #define MSR_AMD64_SEV_ES_GHCB		0xc0010130
5941958b5fcSTom Lendacky #define MSR_AMD64_SEV			0xc0010131
5951958b5fcSTom Lendacky #define MSR_AMD64_SEV_ENABLED_BIT	0
596b57de6cdSJoerg Roedel #define MSR_AMD64_SEV_ES_ENABLED_BIT	1
597f742b90eSBrijesh Singh #define MSR_AMD64_SEV_SNP_ENABLED_BIT	2
5981958b5fcSTom Lendacky #define MSR_AMD64_SEV_ENABLED		BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
599b57de6cdSJoerg Roedel #define MSR_AMD64_SEV_ES_ENABLED	BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT)
600f742b90eSBrijesh Singh #define MSR_AMD64_SEV_SNP_ENABLED	BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT)
601b72e7464SBorislav Petkov 
6028c29f016SNikunj A Dadhania /* SNP feature bits enabled by the hypervisor */
6038c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_VTOM			BIT_ULL(3)
6048c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_REFLECT_VC		BIT_ULL(4)
6058c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_RESTRICTED_INJ		BIT_ULL(5)
6068c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_ALT_INJ			BIT_ULL(6)
6078c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_DEBUG_SWAP		BIT_ULL(7)
6088c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_PREVENT_HOST_IBS		BIT_ULL(8)
6098c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_BTB_ISOLATION		BIT_ULL(9)
6108c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_VMPL_SSS			BIT_ULL(10)
6118c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_SECURE_TSC		BIT_ULL(11)
6128c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_VMGEXIT_PARAM		BIT_ULL(12)
6138c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_IBS_VIRT			BIT_ULL(14)
6148c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_VMSA_REG_PROTECTION	BIT_ULL(16)
6158c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_SMT_PROTECTION		BIT_ULL(17)
6168c29f016SNikunj A Dadhania 
6178c29f016SNikunj A Dadhania /* SNP feature bits reserved for future use. */
6188c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_RESERVED_BIT13		BIT_ULL(13)
6198c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_RESERVED_BIT15		BIT_ULL(15)
6208c29f016SNikunj A Dadhania #define MSR_AMD64_SNP_RESERVED_MASK		GENMASK_ULL(63, 18)
6218c29f016SNikunj A Dadhania 
62211fb0683STom Lendacky #define MSR_AMD64_VIRT_SPEC_CTRL	0xc001011f
62311fb0683STom Lendacky 
62489aa94b4SHuang Rui /* AMD Collaborative Processor Performance Control MSRs */
62589aa94b4SHuang Rui #define MSR_AMD_CPPC_CAP1		0xc00102b0
62689aa94b4SHuang Rui #define MSR_AMD_CPPC_ENABLE		0xc00102b1
62789aa94b4SHuang Rui #define MSR_AMD_CPPC_CAP2		0xc00102b2
62889aa94b4SHuang Rui #define MSR_AMD_CPPC_REQ		0xc00102b3
62989aa94b4SHuang Rui #define MSR_AMD_CPPC_STATUS		0xc00102b4
63089aa94b4SHuang Rui 
63189aa94b4SHuang Rui #define AMD_CPPC_LOWEST_PERF(x)		(((x) >> 0) & 0xff)
63289aa94b4SHuang Rui #define AMD_CPPC_LOWNONLIN_PERF(x)	(((x) >> 8) & 0xff)
63389aa94b4SHuang Rui #define AMD_CPPC_NOMINAL_PERF(x)	(((x) >> 16) & 0xff)
63489aa94b4SHuang Rui #define AMD_CPPC_HIGHEST_PERF(x)	(((x) >> 24) & 0xff)
63589aa94b4SHuang Rui 
63689aa94b4SHuang Rui #define AMD_CPPC_MAX_PERF(x)		(((x) & 0xff) << 0)
63789aa94b4SHuang Rui #define AMD_CPPC_MIN_PERF(x)		(((x) & 0xff) << 8)
63889aa94b4SHuang Rui #define AMD_CPPC_DES_PERF(x)		(((x) & 0xff) << 16)
63989aa94b4SHuang Rui #define AMD_CPPC_ENERGY_PERF_PREF(x)	(((x) & 0xff) << 24)
64089aa94b4SHuang Rui 
641089be16dSSandipan Das /* AMD Performance Counter Global Status and Control MSRs */
642089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS	0xc0000300
643089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL		0xc0000301
644089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR	0xc0000302
645089be16dSSandipan Das 
646ca5b7c0dSSandipan Das /* AMD Last Branch Record MSRs */
647ca5b7c0dSSandipan Das #define MSR_AMD64_LBR_SELECT			0xc000010e
648ca5b7c0dSSandipan Das 
649f454b18eSBorislav Petkov (AMD) /* Zen4 */
650f454b18eSBorislav Petkov (AMD) #define MSR_ZEN4_BP_CFG			0xc001102e
651f454b18eSBorislav Petkov (AMD) #define MSR_ZEN4_BP_CFG_SHARED_BTB_FIX_BIT 5
652aaf24884SHuang Rui 
653f454b18eSBorislav Petkov (AMD) /* Zen 2 */
654d7caac99SPeter Zijlstra #define MSR_ZEN2_SPECTRAL_CHICKEN	0xc00110e3
655d7caac99SPeter Zijlstra #define MSR_ZEN2_SPECTRAL_CHICKEN_BIT	BIT_ULL(1)
656d7caac99SPeter Zijlstra 
657f454b18eSBorislav Petkov (AMD) /* Fam 17h MSRs */
658f454b18eSBorislav Petkov (AMD) #define MSR_F17H_IRPERF			0xc00000e9
659f454b18eSBorislav Petkov (AMD) 
660b72e7464SBorislav Petkov /* Fam 16h MSRs */
661b72e7464SBorislav Petkov #define MSR_F16H_L2I_PERF_CTL		0xc0010230
662b72e7464SBorislav Petkov #define MSR_F16H_L2I_PERF_CTR		0xc0010231
663b72e7464SBorislav Petkov #define MSR_F16H_DR1_ADDR_MASK		0xc0011019
664b72e7464SBorislav Petkov #define MSR_F16H_DR2_ADDR_MASK		0xc001101a
665b72e7464SBorislav Petkov #define MSR_F16H_DR3_ADDR_MASK		0xc001101b
666b72e7464SBorislav Petkov #define MSR_F16H_DR0_ADDR_MASK		0xc0011027
667b72e7464SBorislav Petkov 
668b72e7464SBorislav Petkov /* Fam 15h MSRs */
66999e40204SBorislav Petkov #define MSR_F15H_CU_PWR_ACCUMULATOR     0xc001007a
67099e40204SBorislav Petkov #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b
671b72e7464SBorislav Petkov #define MSR_F15H_PERF_CTL		0xc0010200
672e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL0		MSR_F15H_PERF_CTL
673e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL1		(MSR_F15H_PERF_CTL + 2)
674e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL2		(MSR_F15H_PERF_CTL + 4)
675e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL3		(MSR_F15H_PERF_CTL + 6)
676e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL4		(MSR_F15H_PERF_CTL + 8)
677e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL5		(MSR_F15H_PERF_CTL + 10)
678e84b7119SJanakarajan Natarajan 
679b72e7464SBorislav Petkov #define MSR_F15H_PERF_CTR		0xc0010201
680e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR0		MSR_F15H_PERF_CTR
681e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR1		(MSR_F15H_PERF_CTR + 2)
682e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR2		(MSR_F15H_PERF_CTR + 4)
683e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR3		(MSR_F15H_PERF_CTR + 6)
684e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR4		(MSR_F15H_PERF_CTR + 8)
685e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR5		(MSR_F15H_PERF_CTR + 10)
686e84b7119SJanakarajan Natarajan 
687b72e7464SBorislav Petkov #define MSR_F15H_NB_PERF_CTL		0xc0010240
688b72e7464SBorislav Petkov #define MSR_F15H_NB_PERF_CTR		0xc0010241
6898a224261SHuang Rui #define MSR_F15H_PTSC			0xc0010280
690ae8b7875SBorislav Petkov #define MSR_F15H_IC_CFG			0xc0011021
6910e1b869fSEduardo Habkost #define MSR_F15H_EX_CFG			0xc001102c
692b72e7464SBorislav Petkov 
693b72e7464SBorislav Petkov /* Fam 10h MSRs */
694b72e7464SBorislav Petkov #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058
695b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_ENABLE		(1<<0)
696b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf
697b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
698b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffffULL
699b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BASE_SHIFT	20
700b72e7464SBorislav Petkov #define MSR_FAM10H_NODE_ID		0xc001100c
701b72e7464SBorislav Petkov 
702b72e7464SBorislav Petkov /* K8 MSRs */
703b72e7464SBorislav Petkov #define MSR_K8_TOP_MEM1			0xc001001a
704b72e7464SBorislav Petkov #define MSR_K8_TOP_MEM2			0xc001001d
705059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG		0xc0010010
706059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT	23
707059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG_MEM_ENCRYPT	BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT)
708b72e7464SBorislav Petkov #define MSR_K8_INT_PENDING_MSG		0xc0010055
709b72e7464SBorislav Petkov /* C1E active bits in int pending message */
710b72e7464SBorislav Petkov #define K8_INTP_C1E_ACTIVE_MASK		0x18000000
711b72e7464SBorislav Petkov #define MSR_K8_TSEG_ADDR		0xc0010112
7123afb1121SPaolo Bonzini #define MSR_K8_TSEG_MASK		0xc0010113
713b72e7464SBorislav Petkov #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */
714b72e7464SBorislav Petkov #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */
715b72e7464SBorislav Petkov #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */
716b72e7464SBorislav Petkov 
717b72e7464SBorislav Petkov /* K7 MSRs */
718b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL0			0xc0010000
719b72e7464SBorislav Petkov #define MSR_K7_PERFCTR0			0xc0010004
720b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL1			0xc0010001
721b72e7464SBorislav Petkov #define MSR_K7_PERFCTR1			0xc0010005
722b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL2			0xc0010002
723b72e7464SBorislav Petkov #define MSR_K7_PERFCTR2			0xc0010006
724b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL3			0xc0010003
725b72e7464SBorislav Petkov #define MSR_K7_PERFCTR3			0xc0010007
726b72e7464SBorislav Petkov #define MSR_K7_CLK_CTL			0xc001001b
727b72e7464SBorislav Petkov #define MSR_K7_HWCR			0xc0010015
72818c71ce9STom Lendacky #define MSR_K7_HWCR_SMMLOCK_BIT		0
72918c71ce9STom Lendacky #define MSR_K7_HWCR_SMMLOCK		BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
73021b5ee59SKim Phillips #define MSR_K7_HWCR_IRPERF_EN_BIT	30
73121b5ee59SKim Phillips #define MSR_K7_HWCR_IRPERF_EN		BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)
732b72e7464SBorislav Petkov #define MSR_K7_FID_VID_CTL		0xc0010041
733b72e7464SBorislav Petkov #define MSR_K7_FID_VID_STATUS		0xc0010042
734b72e7464SBorislav Petkov 
735b72e7464SBorislav Petkov /* K6 MSRs */
736b72e7464SBorislav Petkov #define MSR_K6_WHCR			0xc0000082
737b72e7464SBorislav Petkov #define MSR_K6_UWCCR			0xc0000085
738b72e7464SBorislav Petkov #define MSR_K6_EPMR			0xc0000086
739b72e7464SBorislav Petkov #define MSR_K6_PSOR			0xc0000087
740b72e7464SBorislav Petkov #define MSR_K6_PFIR			0xc0000088
741b72e7464SBorislav Petkov 
742b72e7464SBorislav Petkov /* Centaur-Hauls/IDT defined MSRs. */
743b72e7464SBorislav Petkov #define MSR_IDT_FCR1			0x00000107
744b72e7464SBorislav Petkov #define MSR_IDT_FCR2			0x00000108
745b72e7464SBorislav Petkov #define MSR_IDT_FCR3			0x00000109
746b72e7464SBorislav Petkov #define MSR_IDT_FCR4			0x0000010a
747b72e7464SBorislav Petkov 
748b72e7464SBorislav Petkov #define MSR_IDT_MCR0			0x00000110
749b72e7464SBorislav Petkov #define MSR_IDT_MCR1			0x00000111
750b72e7464SBorislav Petkov #define MSR_IDT_MCR2			0x00000112
751b72e7464SBorislav Petkov #define MSR_IDT_MCR3			0x00000113
752b72e7464SBorislav Petkov #define MSR_IDT_MCR4			0x00000114
753b72e7464SBorislav Petkov #define MSR_IDT_MCR5			0x00000115
754b72e7464SBorislav Petkov #define MSR_IDT_MCR6			0x00000116
755b72e7464SBorislav Petkov #define MSR_IDT_MCR7			0x00000117
756b72e7464SBorislav Petkov #define MSR_IDT_MCR_CTRL		0x00000120
757b72e7464SBorislav Petkov 
758b72e7464SBorislav Petkov /* VIA Cyrix defined MSRs*/
759b72e7464SBorislav Petkov #define MSR_VIA_FCR			0x00001107
760b72e7464SBorislav Petkov #define MSR_VIA_LONGHAUL		0x0000110a
761b72e7464SBorislav Petkov #define MSR_VIA_RNG			0x0000110b
762b72e7464SBorislav Petkov #define MSR_VIA_BCR2			0x00001147
763b72e7464SBorislav Petkov 
764b72e7464SBorislav Petkov /* Transmeta defined MSRs */
765b72e7464SBorislav Petkov #define MSR_TMTA_LONGRUN_CTRL		0x80868010
766b72e7464SBorislav Petkov #define MSR_TMTA_LONGRUN_FLAGS		0x80868011
767b72e7464SBorislav Petkov #define MSR_TMTA_LRTI_READOUT		0x80868018
768b72e7464SBorislav Petkov #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a
769b72e7464SBorislav Petkov 
770b72e7464SBorislav Petkov /* Intel defined MSRs. */
771b72e7464SBorislav Petkov #define MSR_IA32_P5_MC_ADDR		0x00000000
772b72e7464SBorislav Petkov #define MSR_IA32_P5_MC_TYPE		0x00000001
773b72e7464SBorislav Petkov #define MSR_IA32_TSC			0x00000010
774b72e7464SBorislav Petkov #define MSR_IA32_PLATFORM_ID		0x00000017
775b72e7464SBorislav Petkov #define MSR_IA32_EBL_CR_POWERON		0x0000002a
776b72e7464SBorislav Petkov #define MSR_EBC_FREQUENCY_ID		0x0000002c
777b72e7464SBorislav Petkov #define MSR_SMI_COUNT			0x00000034
77832ad73dbSSean Christopherson 
77932ad73dbSSean Christopherson /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */
78032ad73dbSSean Christopherson #define MSR_IA32_FEAT_CTL		0x0000003a
78132ad73dbSSean Christopherson #define FEAT_CTL_LOCKED				BIT(0)
78232ad73dbSSean Christopherson #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX		BIT(1)
78332ad73dbSSean Christopherson #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX	BIT(2)
784d205e0f1SSean Christopherson #define FEAT_CTL_SGX_LC_ENABLED			BIT(17)
785e7b6385bSSean Christopherson #define FEAT_CTL_SGX_ENABLED			BIT(18)
78632ad73dbSSean Christopherson #define FEAT_CTL_LMCE_ENABLED			BIT(20)
78732ad73dbSSean Christopherson 
788b72e7464SBorislav Petkov #define MSR_IA32_TSC_ADJUST             0x0000003b
789b72e7464SBorislav Petkov #define MSR_IA32_BNDCFGS		0x00000d90
790b72e7464SBorislav Petkov 
7914531662dSJim Mattson #define MSR_IA32_BNDCFGS_RSVD		0x00000ffc
7924531662dSJim Mattson 
793dae1bd58SChang S. Bae #define MSR_IA32_XFD			0x000001c4
794dae1bd58SChang S. Bae #define MSR_IA32_XFD_ERR		0x000001c5
795b72e7464SBorislav Petkov #define MSR_IA32_XSS			0x00000da0
796b72e7464SBorislav Petkov 
797b72e7464SBorislav Petkov #define MSR_IA32_APICBASE		0x0000001b
798b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_BSP		(1<<8)
799b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_ENABLE	(1<<11)
800b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_BASE		(0xfffff<<12)
801b72e7464SBorislav Petkov 
802b72e7464SBorislav Petkov #define MSR_IA32_UCODE_WRITE		0x00000079
803b72e7464SBorislav Petkov #define MSR_IA32_UCODE_REV		0x0000008b
804b72e7464SBorislav Petkov 
805d205e0f1SSean Christopherson /* Intel SGX Launch Enclave Public Key Hash MSRs */
806d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH0	0x0000008C
807d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH1	0x0000008D
808d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH2	0x0000008E
809d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH3	0x0000008F
810d205e0f1SSean Christopherson 
811b72e7464SBorislav Petkov #define MSR_IA32_SMM_MONITOR_CTL	0x0000009b
812b72e7464SBorislav Petkov #define MSR_IA32_SMBASE			0x0000009e
813b72e7464SBorislav Petkov 
814b72e7464SBorislav Petkov #define MSR_IA32_PERF_STATUS		0x00000198
815b72e7464SBorislav Petkov #define MSR_IA32_PERF_CTL		0x00000199
816b72e7464SBorislav Petkov #define INTEL_PERF_CTL_MASK		0xffff
817b72e7464SBorislav Petkov 
818ada54345SStephane Eranian /* AMD Branch Sampling configuration */
819ada54345SStephane Eranian #define MSR_AMD_DBG_EXTN_CFG		0xc000010f
820ada54345SStephane Eranian #define MSR_AMD_SAMP_BR_FROM		0xc0010300
821ada54345SStephane Eranian 
822ca5b7c0dSSandipan Das #define DBG_EXTN_CFG_LBRV2EN		BIT_ULL(6)
823ca5b7c0dSSandipan Das 
824b72e7464SBorislav Petkov #define MSR_IA32_MPERF			0x000000e7
825b72e7464SBorislav Petkov #define MSR_IA32_APERF			0x000000e8
826b72e7464SBorislav Petkov 
827b72e7464SBorislav Petkov #define MSR_IA32_THERM_CONTROL		0x0000019a
828b72e7464SBorislav Petkov #define MSR_IA32_THERM_INTERRUPT	0x0000019b
829b72e7464SBorislav Petkov 
830b72e7464SBorislav Petkov #define THERM_INT_HIGH_ENABLE		(1 << 0)
831b72e7464SBorislav Petkov #define THERM_INT_LOW_ENABLE		(1 << 1)
832b72e7464SBorislav Petkov #define THERM_INT_PLN_ENABLE		(1 << 24)
833b72e7464SBorislav Petkov 
834b72e7464SBorislav Petkov #define MSR_IA32_THERM_STATUS		0x0000019c
835b72e7464SBorislav Petkov 
836b72e7464SBorislav Petkov #define THERM_STATUS_PROCHOT		(1 << 0)
837b72e7464SBorislav Petkov #define THERM_STATUS_POWER_LIMIT	(1 << 10)
838b72e7464SBorislav Petkov 
839b72e7464SBorislav Petkov #define MSR_THERM2_CTL			0x0000019d
840b72e7464SBorislav Petkov 
841b72e7464SBorislav Petkov #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16)
842b72e7464SBorislav Petkov 
843b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE		0x000001a0
844b72e7464SBorislav Petkov 
845b72e7464SBorislav Petkov #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2
846b72e7464SBorislav Petkov 
84798af7459SLen Brown #define MSR_MISC_FEATURE_CONTROL	0x000001a4
848b72e7464SBorislav Petkov #define MSR_MISC_PWR_MGMT		0x000001aa
849b72e7464SBorislav Petkov 
850b72e7464SBorislav Petkov #define MSR_IA32_ENERGY_PERF_BIAS	0x000001b0
851b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_PERFORMANCE		0
852d0117a0eSLen Brown #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE	4
853b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_NORMAL			6
8547420ae3bSSrinivas Pandruvada #define ENERGY_PERF_BIAS_NORMAL_POWERSAVE	7
855d0117a0eSLen Brown #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE	8
856b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_POWERSAVE		15
857b72e7464SBorislav Petkov 
858b72e7464SBorislav Petkov #define MSR_IA32_PACKAGE_THERM_STATUS		0x000001b1
859b72e7464SBorislav Petkov 
860b72e7464SBorislav Petkov #define PACKAGE_THERM_STATUS_PROCHOT		(1 << 0)
861b72e7464SBorislav Petkov #define PACKAGE_THERM_STATUS_POWER_LIMIT	(1 << 10)
8627b8f40b3SRicardo Neri #define PACKAGE_THERM_STATUS_HFI_UPDATED	(1 << 26)
863b72e7464SBorislav Petkov 
864b72e7464SBorislav Petkov #define MSR_IA32_PACKAGE_THERM_INTERRUPT	0x000001b2
865b72e7464SBorislav Petkov 
866b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_HIGH_ENABLE		(1 << 0)
867b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_LOW_ENABLE		(1 << 1)
868b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_PLN_ENABLE		(1 << 24)
8697b8f40b3SRicardo Neri #define PACKAGE_THERM_INT_HFI_ENABLE		(1 << 25)
870b72e7464SBorislav Petkov 
871b72e7464SBorislav Petkov /* Thermal Thresholds Support */
872b72e7464SBorislav Petkov #define THERM_INT_THRESHOLD0_ENABLE    (1 << 15)
873b72e7464SBorislav Petkov #define THERM_SHIFT_THRESHOLD0        8
874b72e7464SBorislav Petkov #define THERM_MASK_THRESHOLD0          (0x7f << THERM_SHIFT_THRESHOLD0)
875b72e7464SBorislav Petkov #define THERM_INT_THRESHOLD1_ENABLE    (1 << 23)
876b72e7464SBorislav Petkov #define THERM_SHIFT_THRESHOLD1        16
877b72e7464SBorislav Petkov #define THERM_MASK_THRESHOLD1          (0x7f << THERM_SHIFT_THRESHOLD1)
878b72e7464SBorislav Petkov #define THERM_STATUS_THRESHOLD0        (1 << 6)
879b72e7464SBorislav Petkov #define THERM_LOG_THRESHOLD0           (1 << 7)
880b72e7464SBorislav Petkov #define THERM_STATUS_THRESHOLD1        (1 << 8)
881b72e7464SBorislav Petkov #define THERM_LOG_THRESHOLD1           (1 << 9)
882b72e7464SBorislav Petkov 
883b72e7464SBorislav Petkov /* MISC_ENABLE bits: architectural */
884b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT		0
885b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FAST_STRING		(1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
886b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TCC_BIT			1
887b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TCC			(1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
888b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_EMON_BIT			7
889b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_EMON			(1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
890b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT		11
891b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
892b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT		12
893b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
894b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT	16
895b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP		(1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
896b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_MWAIT_BIT			18
897b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_MWAIT			(1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
898b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT		22
899b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID		(1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
900b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT		23
901b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
902b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT		34
903b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XD_DISABLE			(1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
904b72e7464SBorislav Petkov 
905b72e7464SBorislav Petkov /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
906b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT		2
907b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_X87_COMPAT			(1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
908b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM1_BIT			3
909b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM1			(1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
910b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT	4
911b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
912b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT	6
913b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
914b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT		8
915b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
916b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT	9
917b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
918b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_BIT			10
919b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR			(1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
920b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT		10
921b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX		(1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
922b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM2_BIT			13
923b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM2			(1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
924b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT	19
925b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
926b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT		20
927b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
928b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT		24
929b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT		(1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
930b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT	37
931b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
932b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT		38
933b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
934b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT	39
935b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
936b72e7464SBorislav Petkov 
937ab6d9468SKyle Huey /* MISC_FEATURES_ENABLES non-architectural features */
938ab6d9468SKyle Huey #define MSR_MISC_FEATURES_ENABLES	0x00000140
939ae47eda9SGrzegorz Andrejczuk 
940e9ea1e7fSKyle Huey #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT	0
941e9ea1e7fSKyle Huey #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT		BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
942ab6d9468SKyle Huey #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT	1
943ae47eda9SGrzegorz Andrejczuk 
944b72e7464SBorislav Petkov #define MSR_IA32_TSC_DEADLINE		0x000006E0
945b72e7464SBorislav Petkov 
94652f64909SPeter Zijlstra (Intel) 
94752f64909SPeter Zijlstra (Intel) #define MSR_TSX_FORCE_ABORT		0x0000010F
94852f64909SPeter Zijlstra (Intel) 
94952f64909SPeter Zijlstra (Intel) #define MSR_TFA_RTM_FORCE_ABORT_BIT	0
95052f64909SPeter Zijlstra (Intel) #define MSR_TFA_RTM_FORCE_ABORT		BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
9511348924bSPawan Gupta #define MSR_TFA_TSX_CPUID_CLEAR_BIT	1
9521348924bSPawan Gupta #define MSR_TFA_TSX_CPUID_CLEAR		BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT)
9531348924bSPawan Gupta #define MSR_TFA_SDV_ENABLE_RTM_BIT	2
9541348924bSPawan Gupta #define MSR_TFA_SDV_ENABLE_RTM		BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT)
95552f64909SPeter Zijlstra (Intel) 
956b72e7464SBorislav Petkov /* P4/Xeon+ specific */
957b72e7464SBorislav Petkov #define MSR_IA32_MCG_EAX		0x00000180
958b72e7464SBorislav Petkov #define MSR_IA32_MCG_EBX		0x00000181
959b72e7464SBorislav Petkov #define MSR_IA32_MCG_ECX		0x00000182
960b72e7464SBorislav Petkov #define MSR_IA32_MCG_EDX		0x00000183
961b72e7464SBorislav Petkov #define MSR_IA32_MCG_ESI		0x00000184
962b72e7464SBorislav Petkov #define MSR_IA32_MCG_EDI		0x00000185
963b72e7464SBorislav Petkov #define MSR_IA32_MCG_EBP		0x00000186
964b72e7464SBorislav Petkov #define MSR_IA32_MCG_ESP		0x00000187
965b72e7464SBorislav Petkov #define MSR_IA32_MCG_EFLAGS		0x00000188
966b72e7464SBorislav Petkov #define MSR_IA32_MCG_EIP		0x00000189
967b72e7464SBorislav Petkov #define MSR_IA32_MCG_RESERVED		0x0000018a
968b72e7464SBorislav Petkov 
969b72e7464SBorislav Petkov /* Pentium IV performance counter MSRs */
970b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR0		0x00000300
971b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR1		0x00000301
972b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR2		0x00000302
973b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR3		0x00000303
974b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR0		0x00000304
975b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR1		0x00000305
976b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR2		0x00000306
977b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR3		0x00000307
978b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR0		0x00000308
979b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR1		0x00000309
980b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR2		0x0000030a
981b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR3		0x0000030b
982b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR0		0x0000030c
983b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR1		0x0000030d
984b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR2		0x0000030e
985b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR3		0x0000030f
986b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR4		0x00000310
987b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR5		0x00000311
988b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR0		0x00000360
989b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR1		0x00000361
990b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR2		0x00000362
991b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR3		0x00000363
992b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR0			0x00000364
993b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR1			0x00000365
994b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR2			0x00000366
995b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR3			0x00000367
996b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR0		0x00000368
997b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR1		0x00000369
998b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR2		0x0000036a
999b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR3		0x0000036b
1000b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR0			0x0000036c
1001b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR1			0x0000036d
1002b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR2			0x0000036e
1003b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR3			0x0000036f
1004b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR4			0x00000370
1005b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR5			0x00000371
1006b72e7464SBorislav Petkov #define MSR_P4_ALF_ESCR0		0x000003ca
1007b72e7464SBorislav Petkov #define MSR_P4_ALF_ESCR1		0x000003cb
1008b72e7464SBorislav Petkov #define MSR_P4_BPU_ESCR0		0x000003b2
1009b72e7464SBorislav Petkov #define MSR_P4_BPU_ESCR1		0x000003b3
1010b72e7464SBorislav Petkov #define MSR_P4_BSU_ESCR0		0x000003a0
1011b72e7464SBorislav Petkov #define MSR_P4_BSU_ESCR1		0x000003a1
1012b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR0		0x000003b8
1013b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR1		0x000003b9
1014b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR2		0x000003cc
1015b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR3		0x000003cd
1016b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR4		0x000003e0
1017b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR5		0x000003e1
1018b72e7464SBorislav Petkov #define MSR_P4_DAC_ESCR0		0x000003a8
1019b72e7464SBorislav Petkov #define MSR_P4_DAC_ESCR1		0x000003a9
1020b72e7464SBorislav Petkov #define MSR_P4_FIRM_ESCR0		0x000003a4
1021b72e7464SBorislav Petkov #define MSR_P4_FIRM_ESCR1		0x000003a5
1022b72e7464SBorislav Petkov #define MSR_P4_FLAME_ESCR0		0x000003a6
1023b72e7464SBorislav Petkov #define MSR_P4_FLAME_ESCR1		0x000003a7
1024b72e7464SBorislav Petkov #define MSR_P4_FSB_ESCR0		0x000003a2
1025b72e7464SBorislav Petkov #define MSR_P4_FSB_ESCR1		0x000003a3
1026b72e7464SBorislav Petkov #define MSR_P4_IQ_ESCR0			0x000003ba
1027b72e7464SBorislav Petkov #define MSR_P4_IQ_ESCR1			0x000003bb
1028b72e7464SBorislav Petkov #define MSR_P4_IS_ESCR0			0x000003b4
1029b72e7464SBorislav Petkov #define MSR_P4_IS_ESCR1			0x000003b5
1030b72e7464SBorislav Petkov #define MSR_P4_ITLB_ESCR0		0x000003b6
1031b72e7464SBorislav Petkov #define MSR_P4_ITLB_ESCR1		0x000003b7
1032b72e7464SBorislav Petkov #define MSR_P4_IX_ESCR0			0x000003c8
1033b72e7464SBorislav Petkov #define MSR_P4_IX_ESCR1			0x000003c9
1034b72e7464SBorislav Petkov #define MSR_P4_MOB_ESCR0		0x000003aa
1035b72e7464SBorislav Petkov #define MSR_P4_MOB_ESCR1		0x000003ab
1036b72e7464SBorislav Petkov #define MSR_P4_MS_ESCR0			0x000003c0
1037b72e7464SBorislav Petkov #define MSR_P4_MS_ESCR1			0x000003c1
1038b72e7464SBorislav Petkov #define MSR_P4_PMH_ESCR0		0x000003ac
1039b72e7464SBorislav Petkov #define MSR_P4_PMH_ESCR1		0x000003ad
1040b72e7464SBorislav Petkov #define MSR_P4_RAT_ESCR0		0x000003bc
1041b72e7464SBorislav Petkov #define MSR_P4_RAT_ESCR1		0x000003bd
1042b72e7464SBorislav Petkov #define MSR_P4_SAAT_ESCR0		0x000003ae
1043b72e7464SBorislav Petkov #define MSR_P4_SAAT_ESCR1		0x000003af
1044b72e7464SBorislav Petkov #define MSR_P4_SSU_ESCR0		0x000003be
1045b72e7464SBorislav Petkov #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */
1046b72e7464SBorislav Petkov 
1047b72e7464SBorislav Petkov #define MSR_P4_TBPU_ESCR0		0x000003c2
1048b72e7464SBorislav Petkov #define MSR_P4_TBPU_ESCR1		0x000003c3
1049b72e7464SBorislav Petkov #define MSR_P4_TC_ESCR0			0x000003c4
1050b72e7464SBorislav Petkov #define MSR_P4_TC_ESCR1			0x000003c5
1051b72e7464SBorislav Petkov #define MSR_P4_U2L_ESCR0		0x000003b0
1052b72e7464SBorislav Petkov #define MSR_P4_U2L_ESCR1		0x000003b1
1053b72e7464SBorislav Petkov 
1054b72e7464SBorislav Petkov #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2
1055b72e7464SBorislav Petkov 
1056b72e7464SBorislav Petkov /* Intel Core-based CPU performance counters */
1057b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR0	0x00000309
1058b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a
1059b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b
10607b2c05a1SKan Liang #define MSR_CORE_PERF_FIXED_CTR3	0x0000030c
1061b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d
1062b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e
1063b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f
1064b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390
1065b72e7464SBorislav Petkov 
106659a854e2SKan Liang #define MSR_PERF_METRICS		0x00000329
106759a854e2SKan Liang 
10688479e04eSLuwei Kang /* PERF_GLOBAL_OVF_CTL bits */
10698479e04eSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT	55
10708479e04eSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI		(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
1071c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT		62
1072c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF			(1ULL <<  MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
1073c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT		63
1074c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD			(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
10758479e04eSLuwei Kang 
1076b72e7464SBorislav Petkov /* Geode defined MSRs */
1077b72e7464SBorislav Petkov #define MSR_GEODE_BUSCONT_CONF0		0x00001900
1078b72e7464SBorislav Petkov 
1079b72e7464SBorislav Petkov /* Intel VT MSRs */
1080b72e7464SBorislav Petkov #define MSR_IA32_VMX_BASIC              0x00000480
1081b72e7464SBorislav Petkov #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
1082b72e7464SBorislav Petkov #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
1083b72e7464SBorislav Petkov #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
1084b72e7464SBorislav Petkov #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
1085b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC               0x00000485
1086b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
1087b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
1088b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
1089b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
1090b72e7464SBorislav Petkov #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
1091b72e7464SBorislav Petkov #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
1092b72e7464SBorislav Petkov #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
1093b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
1094b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
1095b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
1096b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
1097b72e7464SBorislav Petkov #define MSR_IA32_VMX_VMFUNC             0x00000491
1098465932dbSRobert Hoo #define MSR_IA32_VMX_PROCBASED_CTLS3	0x00000492
1099b72e7464SBorislav Petkov 
1100b72e7464SBorislav Petkov /* VMX_BASIC bits and bitmasks */
1101b72e7464SBorislav Petkov #define VMX_BASIC_VMCS_SIZE_SHIFT	32
1102b72e7464SBorislav Petkov #define VMX_BASIC_TRUE_CTLS		(1ULL << 55)
1103b72e7464SBorislav Petkov #define VMX_BASIC_64		0x0001000000000000LLU
1104b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_SHIFT	50
1105b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_MASK	0x003c000000000000LLU
1106b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_WB	6LLU
1107b72e7464SBorislav Petkov #define VMX_BASIC_INOUT		0x0040000000000000LLU
1108b72e7464SBorislav Petkov 
110997fa21f6SBorislav Petkov /* Resctrl MSRs: */
111097fa21f6SBorislav Petkov /* - Intel: */
111197fa21f6SBorislav Petkov #define MSR_IA32_L3_QOS_CFG		0xc81
111297fa21f6SBorislav Petkov #define MSR_IA32_L2_QOS_CFG		0xc82
111397fa21f6SBorislav Petkov #define MSR_IA32_QM_EVTSEL		0xc8d
111497fa21f6SBorislav Petkov #define MSR_IA32_QM_CTR			0xc8e
111597fa21f6SBorislav Petkov #define MSR_IA32_PQR_ASSOC		0xc8f
111697fa21f6SBorislav Petkov #define MSR_IA32_L3_CBM_BASE		0xc90
111797fa21f6SBorislav Petkov #define MSR_IA32_L2_CBM_BASE		0xd10
111897fa21f6SBorislav Petkov #define MSR_IA32_MBA_THRTL_BASE		0xd50
111997fa21f6SBorislav Petkov 
112097fa21f6SBorislav Petkov /* - AMD: */
112197fa21f6SBorislav Petkov #define MSR_IA32_MBA_BW_BASE		0xc0000200
11225b6fac3fSBabu Moger #define MSR_IA32_SMBA_BW_BASE		0xc0000280
1123dc2a3e85SBabu Moger #define MSR_IA32_EVT_CFG_BASE		0xc0000400
112497fa21f6SBorislav Petkov 
1125b72e7464SBorislav Petkov /* MSR_IA32_VMX_MISC bits */
1126f99e3dafSChao Peng #define MSR_IA32_VMX_MISC_INTEL_PT                 (1ULL << 14)
1127b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
1128b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE   0x1F
1129b72e7464SBorislav Petkov /* AMD-V MSRs */
1130b72e7464SBorislav Petkov 
1131b72e7464SBorislav Petkov #define MSR_VM_CR                       0xc0010114
1132b72e7464SBorislav Petkov #define MSR_VM_IGNNE                    0xc0010115
1133b72e7464SBorislav Petkov #define MSR_VM_HSAVE_PA                 0xc0010117
1134b72e7464SBorislav Petkov 
11357b8f40b3SRicardo Neri /* Hardware Feedback Interface */
11367b8f40b3SRicardo Neri #define MSR_IA32_HW_FEEDBACK_PTR        0x17d0
11377b8f40b3SRicardo Neri #define MSR_IA32_HW_FEEDBACK_CONFIG     0x17d1
11387b8f40b3SRicardo Neri 
1139b8d1d163SDaniel Sneddon /* x2APIC locked status */
1140b8d1d163SDaniel Sneddon #define MSR_IA32_XAPIC_DISABLE_STATUS	0xBD
1141b8d1d163SDaniel Sneddon #define LEGACY_XAPIC_DISABLED		BIT(0) /*
1142b8d1d163SDaniel Sneddon 						* x2APIC mode is locked and
1143b8d1d163SDaniel Sneddon 						* disabling x2APIC will cause
1144b8d1d163SDaniel Sneddon 						* a #GP
1145b8d1d163SDaniel Sneddon 						*/
1146b8d1d163SDaniel Sneddon 
1147b72e7464SBorislav Petkov #endif /* _ASM_X86_MSR_INDEX_H */
1148