xref: /openbmc/linux/arch/x86/include/asm/msr-index.h (revision 4af184ee)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2b72e7464SBorislav Petkov #ifndef _ASM_X86_MSR_INDEX_H
3b72e7464SBorislav Petkov #define _ASM_X86_MSR_INDEX_H
4b72e7464SBorislav Petkov 
5d8eabc37SThomas Gleixner #include <linux/bits.h>
6d8eabc37SThomas Gleixner 
7053080a9SBorislav Petkov /*
8053080a9SBorislav Petkov  * CPU model specific register (MSR) numbers.
9053080a9SBorislav Petkov  *
10053080a9SBorislav Petkov  * Do not add new entries to this file unless the definitions are shared
11053080a9SBorislav Petkov  * between multiple compilation units.
12053080a9SBorislav Petkov  */
13b72e7464SBorislav Petkov 
14b72e7464SBorislav Petkov /* x86-64 specific MSRs */
15b72e7464SBorislav Petkov #define MSR_EFER		0xc0000080 /* extended feature register */
16b72e7464SBorislav Petkov #define MSR_STAR		0xc0000081 /* legacy mode SYSCALL target */
17b72e7464SBorislav Petkov #define MSR_LSTAR		0xc0000082 /* long mode SYSCALL target */
18b72e7464SBorislav Petkov #define MSR_CSTAR		0xc0000083 /* compat mode SYSCALL target */
19b72e7464SBorislav Petkov #define MSR_SYSCALL_MASK	0xc0000084 /* EFLAGS mask for syscall */
20b72e7464SBorislav Petkov #define MSR_FS_BASE		0xc0000100 /* 64bit FS base */
21b72e7464SBorislav Petkov #define MSR_GS_BASE		0xc0000101 /* 64bit GS base */
22b72e7464SBorislav Petkov #define MSR_KERNEL_GS_BASE	0xc0000102 /* SwapGS GS shadow */
23b72e7464SBorislav Petkov #define MSR_TSC_AUX		0xc0000103 /* Auxiliary TSC */
24b72e7464SBorislav Petkov 
25b72e7464SBorislav Petkov /* EFER bits: */
26b72e7464SBorislav Petkov #define _EFER_SCE		0  /* SYSCALL/SYSRET */
27b72e7464SBorislav Petkov #define _EFER_LME		8  /* Long mode enable */
28b72e7464SBorislav Petkov #define _EFER_LMA		10 /* Long mode active (read-only) */
29b72e7464SBorislav Petkov #define _EFER_NX		11 /* No execute enable */
30b72e7464SBorislav Petkov #define _EFER_SVME		12 /* Enable virtualization */
31b72e7464SBorislav Petkov #define _EFER_LMSLE		13 /* Long Mode Segment Limit Enable */
32b72e7464SBorislav Petkov #define _EFER_FFXSR		14 /* Enable Fast FXSAVE/FXRSTOR */
33b72e7464SBorislav Petkov 
34b72e7464SBorislav Petkov #define EFER_SCE		(1<<_EFER_SCE)
35b72e7464SBorislav Petkov #define EFER_LME		(1<<_EFER_LME)
36b72e7464SBorislav Petkov #define EFER_LMA		(1<<_EFER_LMA)
37b72e7464SBorislav Petkov #define EFER_NX			(1<<_EFER_NX)
38b72e7464SBorislav Petkov #define EFER_SVME		(1<<_EFER_SVME)
39b72e7464SBorislav Petkov #define EFER_LMSLE		(1<<_EFER_LMSLE)
40b72e7464SBorislav Petkov #define EFER_FFXSR		(1<<_EFER_FFXSR)
41b72e7464SBorislav Petkov 
42b72e7464SBorislav Petkov /* Intel MSRs. Some also available on other CPUs */
433f5a7896STony Luck 
446650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL				0x00000033
456650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT	29
466650cdd9SPeter Zijlstra (Intel) #define MSR_TEST_CTRL_SPLIT_LOCK_DETECT		BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT)
476650cdd9SPeter Zijlstra (Intel) 
481e340c60SDavid Woodhouse #define MSR_IA32_SPEC_CTRL		0x00000048 /* Speculation Control */
49d8eabc37SThomas Gleixner #define SPEC_CTRL_IBRS			BIT(0)	   /* Indirect Branch Restricted Speculation */
505bfbe3adSTim Chen #define SPEC_CTRL_STIBP_SHIFT		1	   /* Single Thread Indirect Branch Predictor (STIBP) bit */
51d8eabc37SThomas Gleixner #define SPEC_CTRL_STIBP			BIT(SPEC_CTRL_STIBP_SHIFT)	/* STIBP mask */
529f65fb29SKonrad Rzeszutek Wilk #define SPEC_CTRL_SSBD_SHIFT		2	   /* Speculative Store Bypass Disable bit */
53d8eabc37SThomas Gleixner #define SPEC_CTRL_SSBD			BIT(SPEC_CTRL_SSBD_SHIFT)	/* Speculative Store Bypass Disable */
544ad3278dSPawan Gupta #define SPEC_CTRL_RRSBA_DIS_S_SHIFT	6	   /* Disable RRSBA behavior */
554ad3278dSPawan Gupta #define SPEC_CTRL_RRSBA_DIS_S		BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT)
561e340c60SDavid Woodhouse 
571e340c60SDavid Woodhouse #define MSR_IA32_PRED_CMD		0x00000049 /* Prediction Command */
58d8eabc37SThomas Gleixner #define PRED_CMD_IBPB			BIT(0)	   /* Indirect Branch Prediction Barrier */
591e340c60SDavid Woodhouse 
603f5a7896STony Luck #define MSR_PPIN_CTL			0x0000004e
613f5a7896STony Luck #define MSR_PPIN			0x0000004f
623f5a7896STony Luck 
63b72e7464SBorislav Petkov #define MSR_IA32_PERFCTR0		0x000000c1
64b72e7464SBorislav Petkov #define MSR_IA32_PERFCTR1		0x000000c2
65b72e7464SBorislav Petkov #define MSR_FSB_FREQ			0x000000cd
665369a21eSLen Brown #define MSR_PLATFORM_INFO		0x000000ce
6790218ac7SKyle Huey #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT	31
6890218ac7SKyle Huey #define MSR_PLATFORM_INFO_CPUID_FAULT		BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
69b72e7464SBorislav Petkov 
70bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL			0xe1
71bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE	BIT(0)
72bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_RESERVED	BIT(1)
73bd688c69SFenghua Yu /*
74bd688c69SFenghua Yu  * The time field is bit[31:2], but representing a 32bit value with
75bd688c69SFenghua Yu  * bit[1:0] zero.
76bd688c69SFenghua Yu  */
77bd688c69SFenghua Yu #define MSR_IA32_UMWAIT_CONTROL_TIME_MASK	(~0x03U)
78bd688c69SFenghua Yu 
796650cdd9SPeter Zijlstra (Intel) /* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */
806650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS			  0x000000cf
81db1af129STony Luck #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT	  2
82db1af129STony Luck #define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS	  BIT(MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT)
836650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT  5
846650cdd9SPeter Zijlstra (Intel) #define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT	  BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT)
856650cdd9SPeter Zijlstra (Intel) 
8640496c8eSLen Brown #define MSR_PKG_CST_CONFIG_CONTROL	0x000000e2
87b72e7464SBorislav Petkov #define NHM_C3_AUTO_DEMOTE		(1UL << 25)
88b72e7464SBorislav Petkov #define NHM_C1_AUTO_DEMOTE		(1UL << 26)
89b72e7464SBorislav Petkov #define ATM_LNC_C6_AUTO_DEMOTE		(1UL << 25)
90a00072a2SMatt Turner #define SNB_C3_AUTO_UNDEMOTE		(1UL << 27)
91a00072a2SMatt Turner #define SNB_C1_AUTO_UNDEMOTE		(1UL << 28)
92b72e7464SBorislav Petkov 
93b72e7464SBorislav Petkov #define MSR_MTRRcap			0x000000fe
941e340c60SDavid Woodhouse 
951e340c60SDavid Woodhouse #define MSR_IA32_ARCH_CAPABILITIES	0x0000010a
96d8eabc37SThomas Gleixner #define ARCH_CAP_RDCL_NO		BIT(0)	/* Not susceptible to Meltdown */
97d8eabc37SThomas Gleixner #define ARCH_CAP_IBRS_ALL		BIT(1)	/* Enhanced IBRS support */
986ad0ad2bSPeter Zijlstra #define ARCH_CAP_RSBA			BIT(2)	/* RET may use alternative branch predictors */
99d8eabc37SThomas Gleixner #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH	BIT(3)	/* Skip L1D flush on vmentry */
100d8eabc37SThomas Gleixner #define ARCH_CAP_SSB_NO			BIT(4)	/*
10177243971SKonrad Rzeszutek Wilk 						 * Not susceptible to Speculative Store Bypass
1029f65fb29SKonrad Rzeszutek Wilk 						 * attack, so no Speculative Store Bypass
1039f65fb29SKonrad Rzeszutek Wilk 						 * control required.
10477243971SKonrad Rzeszutek Wilk 						 */
105ed5194c2SAndi Kleen #define ARCH_CAP_MDS_NO			BIT(5)   /*
106ed5194c2SAndi Kleen 						  * Not susceptible to
107ed5194c2SAndi Kleen 						  * Microarchitectural Data
108ed5194c2SAndi Kleen 						  * Sampling (MDS) vulnerabilities.
109ed5194c2SAndi Kleen 						  */
110db4d30fbSVineela Tummalapalli #define ARCH_CAP_PSCHANGE_MC_NO		BIT(6)	 /*
111db4d30fbSVineela Tummalapalli 						  * The processor is not susceptible to a
112db4d30fbSVineela Tummalapalli 						  * machine check error due to modifying the
113db4d30fbSVineela Tummalapalli 						  * code page size along with either the
114db4d30fbSVineela Tummalapalli 						  * physical address or cache type
115db4d30fbSVineela Tummalapalli 						  * without TLB invalidation.
116db4d30fbSVineela Tummalapalli 						  */
117c2955f27SPawan Gupta #define ARCH_CAP_TSX_CTRL_MSR		BIT(7)	/* MSR for TSX control is available. */
1181b42f017SPawan Gupta #define ARCH_CAP_TAA_NO			BIT(8)	/*
1191b42f017SPawan Gupta 						 * Not susceptible to
1201b42f017SPawan Gupta 						 * TSX Async Abort (TAA) vulnerabilities.
1211b42f017SPawan Gupta 						 */
12251802186SPawan Gupta #define ARCH_CAP_SBDR_SSDP_NO		BIT(13)	/*
12351802186SPawan Gupta 						 * Not susceptible to SBDR and SSDP
12451802186SPawan Gupta 						 * variants of Processor MMIO stale data
12551802186SPawan Gupta 						 * vulnerabilities.
12651802186SPawan Gupta 						 */
12751802186SPawan Gupta #define ARCH_CAP_FBSDP_NO		BIT(14)	/*
12851802186SPawan Gupta 						 * Not susceptible to FBSDP variant of
12951802186SPawan Gupta 						 * Processor MMIO stale data
13051802186SPawan Gupta 						 * vulnerabilities.
13151802186SPawan Gupta 						 */
13251802186SPawan Gupta #define ARCH_CAP_PSDP_NO		BIT(15)	/*
13351802186SPawan Gupta 						 * Not susceptible to PSDP variant of
13451802186SPawan Gupta 						 * Processor MMIO stale data
13551802186SPawan Gupta 						 * vulnerabilities.
13651802186SPawan Gupta 						 */
13751802186SPawan Gupta #define ARCH_CAP_FB_CLEAR		BIT(17)	/*
13851802186SPawan Gupta 						 * VERW clears CPU fill buffer
13951802186SPawan Gupta 						 * even on MDS_NO CPUs.
14051802186SPawan Gupta 						 */
141027bbb88SPawan Gupta #define ARCH_CAP_FB_CLEAR_CTRL		BIT(18)	/*
142027bbb88SPawan Gupta 						 * MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS]
143027bbb88SPawan Gupta 						 * bit available to control VERW
144027bbb88SPawan Gupta 						 * behavior.
145027bbb88SPawan Gupta 						 */
1464ad3278dSPawan Gupta #define ARCH_CAP_RRSBA			BIT(19)	/*
1474ad3278dSPawan Gupta 						 * Indicates RET may use predictors
1484ad3278dSPawan Gupta 						 * other than the RSB. With eIBRS
1494ad3278dSPawan Gupta 						 * enabled predictions in kernel mode
1504ad3278dSPawan Gupta 						 * are restricted to targets in
1514ad3278dSPawan Gupta 						 * kernel.
1524ad3278dSPawan Gupta 						 */
1531e340c60SDavid Woodhouse 
1543fa045beSPaolo Bonzini #define MSR_IA32_FLUSH_CMD		0x0000010b
155d8eabc37SThomas Gleixner #define L1D_FLUSH			BIT(0)	/*
1563fa045beSPaolo Bonzini 						 * Writeback and invalidate the
1573fa045beSPaolo Bonzini 						 * L1 data cache.
1583fa045beSPaolo Bonzini 						 */
1593fa045beSPaolo Bonzini 
160b72e7464SBorislav Petkov #define MSR_IA32_BBL_CR_CTL		0x00000119
161b72e7464SBorislav Petkov #define MSR_IA32_BBL_CR_CTL3		0x0000011e
162b72e7464SBorislav Petkov 
163c2955f27SPawan Gupta #define MSR_IA32_TSX_CTRL		0x00000122
164c2955f27SPawan Gupta #define TSX_CTRL_RTM_DISABLE		BIT(0)	/* Disable RTM feature */
165c2955f27SPawan Gupta #define TSX_CTRL_CPUID_CLEAR		BIT(1)	/* Disable TSX enumeration */
166c2955f27SPawan Gupta 
1677e5b3c26SMark Gross #define MSR_IA32_MCU_OPT_CTRL		0x00000123
168400331f8SPawan Gupta #define RNGDS_MITG_DIS			BIT(0)	/* SRBDS support */
169400331f8SPawan Gupta #define RTM_ALLOW			BIT(1)	/* TSX development mode */
170027bbb88SPawan Gupta #define FB_CLEAR_DIS			BIT(3)	/* CPU Fill buffer clear disable */
1717e5b3c26SMark Gross 
172b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_CS		0x00000174
173b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_ESP		0x00000175
174b72e7464SBorislav Petkov #define MSR_IA32_SYSENTER_EIP		0x00000176
175b72e7464SBorislav Petkov 
176b72e7464SBorislav Petkov #define MSR_IA32_MCG_CAP		0x00000179
177b72e7464SBorislav Petkov #define MSR_IA32_MCG_STATUS		0x0000017a
178b72e7464SBorislav Petkov #define MSR_IA32_MCG_CTL		0x0000017b
17968299a42STony Luck #define MSR_ERROR_CONTROL		0x0000017f
180b72e7464SBorislav Petkov #define MSR_IA32_MCG_EXT_CTL		0x000004d0
181b72e7464SBorislav Petkov 
182b72e7464SBorislav Petkov #define MSR_OFFCORE_RSP_0		0x000001a6
183b72e7464SBorislav Petkov #define MSR_OFFCORE_RSP_1		0x000001a7
184b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT		0x000001ad
185b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT1		0x000001ae
186b72e7464SBorislav Petkov #define MSR_TURBO_RATIO_LIMIT2		0x000001af
187b72e7464SBorislav Petkov 
188b72e7464SBorislav Petkov #define MSR_LBR_SELECT			0x000001c8
189b72e7464SBorislav Petkov #define MSR_LBR_TOS			0x000001c9
190ed7bde7aSSrinivas Pandruvada 
191ed7bde7aSSrinivas Pandruvada #define MSR_IA32_POWER_CTL		0x000001fc
192ed7bde7aSSrinivas Pandruvada #define MSR_IA32_POWER_CTL_BIT_EE	19
193ed7bde7aSSrinivas Pandruvada 
194db1af129STony Luck /* Abbreviated from Intel SDM name IA32_INTEGRITY_CAPABILITIES */
195db1af129STony Luck #define MSR_INTEGRITY_CAPS			0x000002d9
196db1af129STony Luck #define MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT	4
197db1af129STony Luck #define MSR_INTEGRITY_CAPS_PERIODIC_BIST	BIT(MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT)
198db1af129STony Luck 
199b72e7464SBorislav Petkov #define MSR_LBR_NHM_FROM		0x00000680
200b72e7464SBorislav Petkov #define MSR_LBR_NHM_TO			0x000006c0
201b72e7464SBorislav Petkov #define MSR_LBR_CORE_FROM		0x00000040
202b72e7464SBorislav Petkov #define MSR_LBR_CORE_TO			0x00000060
203b72e7464SBorislav Petkov 
204b83ff1c8SAndi Kleen #define MSR_LBR_INFO_0			0x00000dc0 /* ... 0xddf for _31 */
205b83ff1c8SAndi Kleen #define LBR_INFO_MISPRED		BIT_ULL(63)
206b83ff1c8SAndi Kleen #define LBR_INFO_IN_TX			BIT_ULL(62)
207b83ff1c8SAndi Kleen #define LBR_INFO_ABORT			BIT_ULL(61)
208d6a162a4SKan Liang #define LBR_INFO_CYC_CNT_VALID		BIT_ULL(60)
209b83ff1c8SAndi Kleen #define LBR_INFO_CYCLES			0xffff
210d6a162a4SKan Liang #define LBR_INFO_BR_TYPE_OFFSET		56
211d6a162a4SKan Liang #define LBR_INFO_BR_TYPE		(0xfull << LBR_INFO_BR_TYPE_OFFSET)
212d6a162a4SKan Liang 
213d6a162a4SKan Liang #define MSR_ARCH_LBR_CTL		0x000014ce
214d6a162a4SKan Liang #define ARCH_LBR_CTL_LBREN		BIT(0)
215d6a162a4SKan Liang #define ARCH_LBR_CTL_CPL_OFFSET		1
216d6a162a4SKan Liang #define ARCH_LBR_CTL_CPL		(0x3ull << ARCH_LBR_CTL_CPL_OFFSET)
217d6a162a4SKan Liang #define ARCH_LBR_CTL_STACK_OFFSET	3
218d6a162a4SKan Liang #define ARCH_LBR_CTL_STACK		(0x1ull << ARCH_LBR_CTL_STACK_OFFSET)
219d6a162a4SKan Liang #define ARCH_LBR_CTL_FILTER_OFFSET	16
220d6a162a4SKan Liang #define ARCH_LBR_CTL_FILTER		(0x7full << ARCH_LBR_CTL_FILTER_OFFSET)
221d6a162a4SKan Liang #define MSR_ARCH_LBR_DEPTH		0x000014cf
222d6a162a4SKan Liang #define MSR_ARCH_LBR_FROM_0		0x00001500
223d6a162a4SKan Liang #define MSR_ARCH_LBR_TO_0		0x00001600
224d6a162a4SKan Liang #define MSR_ARCH_LBR_INFO_0		0x00001200
225b83ff1c8SAndi Kleen 
226b72e7464SBorislav Petkov #define MSR_IA32_PEBS_ENABLE		0x000003f1
227c22497f5SKan Liang #define MSR_PEBS_DATA_CFG		0x000003f2
228b72e7464SBorislav Petkov #define MSR_IA32_DS_AREA		0x00000600
229b72e7464SBorislav Petkov #define MSR_IA32_PERF_CAPABILITIES	0x00000345
230d0946a88SKan Liang #define PERF_CAP_METRICS_IDX		15
231d0946a88SKan Liang #define PERF_CAP_PT_IDX			16
232d0946a88SKan Liang 
233b72e7464SBorislav Petkov #define MSR_PEBS_LD_LAT_THRESHOLD	0x000003f6
234b72e7464SBorislav Petkov 
235b72e7464SBorislav Petkov #define MSR_IA32_RTIT_CTL		0x00000570
236887eda13SChao Peng #define RTIT_CTL_TRACEEN		BIT(0)
237887eda13SChao Peng #define RTIT_CTL_CYCLEACC		BIT(1)
238887eda13SChao Peng #define RTIT_CTL_OS			BIT(2)
239887eda13SChao Peng #define RTIT_CTL_USR			BIT(3)
240887eda13SChao Peng #define RTIT_CTL_PWR_EVT_EN		BIT(4)
241887eda13SChao Peng #define RTIT_CTL_FUP_ON_PTW		BIT(5)
24269843a91SLuwei Kang #define RTIT_CTL_FABRIC_EN		BIT(6)
243887eda13SChao Peng #define RTIT_CTL_CR3EN			BIT(7)
244887eda13SChao Peng #define RTIT_CTL_TOPA			BIT(8)
245887eda13SChao Peng #define RTIT_CTL_MTC_EN			BIT(9)
246887eda13SChao Peng #define RTIT_CTL_TSC_EN			BIT(10)
247887eda13SChao Peng #define RTIT_CTL_DISRETC		BIT(11)
248887eda13SChao Peng #define RTIT_CTL_PTW_EN			BIT(12)
249887eda13SChao Peng #define RTIT_CTL_BRANCH_EN		BIT(13)
25028c24dedSAlexander Shishkin #define RTIT_CTL_EVENT_EN		BIT(31)
251161a9a33SAlexander Shishkin #define RTIT_CTL_NOTNT			BIT_ULL(55)
252887eda13SChao Peng #define RTIT_CTL_MTC_RANGE_OFFSET	14
253887eda13SChao Peng #define RTIT_CTL_MTC_RANGE		(0x0full << RTIT_CTL_MTC_RANGE_OFFSET)
254887eda13SChao Peng #define RTIT_CTL_CYC_THRESH_OFFSET	19
255887eda13SChao Peng #define RTIT_CTL_CYC_THRESH		(0x0full << RTIT_CTL_CYC_THRESH_OFFSET)
256887eda13SChao Peng #define RTIT_CTL_PSB_FREQ_OFFSET	24
257887eda13SChao Peng #define RTIT_CTL_PSB_FREQ		(0x0full << RTIT_CTL_PSB_FREQ_OFFSET)
258887eda13SChao Peng #define RTIT_CTL_ADDR0_OFFSET		32
259887eda13SChao Peng #define RTIT_CTL_ADDR0			(0x0full << RTIT_CTL_ADDR0_OFFSET)
260887eda13SChao Peng #define RTIT_CTL_ADDR1_OFFSET		36
261887eda13SChao Peng #define RTIT_CTL_ADDR1			(0x0full << RTIT_CTL_ADDR1_OFFSET)
262887eda13SChao Peng #define RTIT_CTL_ADDR2_OFFSET		40
263887eda13SChao Peng #define RTIT_CTL_ADDR2			(0x0full << RTIT_CTL_ADDR2_OFFSET)
264887eda13SChao Peng #define RTIT_CTL_ADDR3_OFFSET		44
265887eda13SChao Peng #define RTIT_CTL_ADDR3			(0x0full << RTIT_CTL_ADDR3_OFFSET)
266b72e7464SBorislav Petkov #define MSR_IA32_RTIT_STATUS		0x00000571
267887eda13SChao Peng #define RTIT_STATUS_FILTEREN		BIT(0)
268887eda13SChao Peng #define RTIT_STATUS_CONTEXTEN		BIT(1)
269887eda13SChao Peng #define RTIT_STATUS_TRIGGEREN		BIT(2)
270887eda13SChao Peng #define RTIT_STATUS_BUFFOVF		BIT(3)
271887eda13SChao Peng #define RTIT_STATUS_ERROR		BIT(4)
272887eda13SChao Peng #define RTIT_STATUS_STOPPED		BIT(5)
27369843a91SLuwei Kang #define RTIT_STATUS_BYTECNT_OFFSET	32
27469843a91SLuwei Kang #define RTIT_STATUS_BYTECNT		(0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)
275f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR0_A		0x00000580
276f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR0_B		0x00000581
277f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR1_A		0x00000582
278f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR1_B		0x00000583
279f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR2_A		0x00000584
280f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR2_B		0x00000585
281f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR3_A		0x00000586
282f127fa09SAlexander Shishkin #define MSR_IA32_RTIT_ADDR3_B		0x00000587
283b72e7464SBorislav Petkov #define MSR_IA32_RTIT_CR3_MATCH		0x00000572
284b72e7464SBorislav Petkov #define MSR_IA32_RTIT_OUTPUT_BASE	0x00000560
285b72e7464SBorislav Petkov #define MSR_IA32_RTIT_OUTPUT_MASK	0x00000561
286b72e7464SBorislav Petkov 
287b72e7464SBorislav Petkov #define MSR_MTRRfix64K_00000		0x00000250
288b72e7464SBorislav Petkov #define MSR_MTRRfix16K_80000		0x00000258
289b72e7464SBorislav Petkov #define MSR_MTRRfix16K_A0000		0x00000259
290b72e7464SBorislav Petkov #define MSR_MTRRfix4K_C0000		0x00000268
291b72e7464SBorislav Petkov #define MSR_MTRRfix4K_C8000		0x00000269
292b72e7464SBorislav Petkov #define MSR_MTRRfix4K_D0000		0x0000026a
293b72e7464SBorislav Petkov #define MSR_MTRRfix4K_D8000		0x0000026b
294b72e7464SBorislav Petkov #define MSR_MTRRfix4K_E0000		0x0000026c
295b72e7464SBorislav Petkov #define MSR_MTRRfix4K_E8000		0x0000026d
296b72e7464SBorislav Petkov #define MSR_MTRRfix4K_F0000		0x0000026e
297b72e7464SBorislav Petkov #define MSR_MTRRfix4K_F8000		0x0000026f
298b72e7464SBorislav Petkov #define MSR_MTRRdefType			0x000002ff
299b72e7464SBorislav Petkov 
300b72e7464SBorislav Petkov #define MSR_IA32_CR_PAT			0x00000277
301b72e7464SBorislav Petkov 
302b72e7464SBorislav Petkov #define MSR_IA32_DEBUGCTLMSR		0x000001d9
303b72e7464SBorislav Petkov #define MSR_IA32_LASTBRANCHFROMIP	0x000001db
304b72e7464SBorislav Petkov #define MSR_IA32_LASTBRANCHTOIP		0x000001dc
305b72e7464SBorislav Petkov #define MSR_IA32_LASTINTFROMIP		0x000001dd
306b72e7464SBorislav Petkov #define MSR_IA32_LASTINTTOIP		0x000001de
307b72e7464SBorislav Petkov 
308f0f2f9feSFenghua Yu #define MSR_IA32_PASID			0x00000d93
309f0f2f9feSFenghua Yu #define MSR_IA32_PASID_VALID		BIT_ULL(31)
310f0f2f9feSFenghua Yu 
311b72e7464SBorislav Petkov /* DEBUGCTLMSR bits (others vary by model): */
312b72e7464SBorislav Petkov #define DEBUGCTLMSR_LBR			(1UL <<  0) /* last branch recording */
313b9894a2fSKyle Huey #define DEBUGCTLMSR_BTF_SHIFT		1
314b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTF			(1UL <<  1) /* single-step on branches */
315ebb1064eSFenghua Yu #define DEBUGCTLMSR_BUS_LOCK_DETECT	(1UL <<  2)
316b72e7464SBorislav Petkov #define DEBUGCTLMSR_TR			(1UL <<  6)
317b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS			(1UL <<  7)
318b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTINT		(1UL <<  8)
319b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS_OFF_OS		(1UL <<  9)
320b72e7464SBorislav Petkov #define DEBUGCTLMSR_BTS_OFF_USR		(1UL << 10)
321b72e7464SBorislav Petkov #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI	(1UL << 11)
322af3bdb99SAndi Kleen #define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI	(1UL << 12)
3236089327fSKan Liang #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT	14
3246089327fSKan Liang #define DEBUGCTLMSR_FREEZE_IN_SMM	(1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
325b72e7464SBorislav Petkov 
326d0dc8494SAndi Kleen #define MSR_PEBS_FRONTEND		0x000003f7
327d0dc8494SAndi Kleen 
328b72e7464SBorislav Petkov #define MSR_IA32_MC0_CTL		0x00000400
329b72e7464SBorislav Petkov #define MSR_IA32_MC0_STATUS		0x00000401
330b72e7464SBorislav Petkov #define MSR_IA32_MC0_ADDR		0x00000402
331b72e7464SBorislav Petkov #define MSR_IA32_MC0_MISC		0x00000403
332b72e7464SBorislav Petkov 
333b72e7464SBorislav Petkov /* C-state Residency Counters */
334b72e7464SBorislav Petkov #define MSR_PKG_C3_RESIDENCY		0x000003f8
335b72e7464SBorislav Petkov #define MSR_PKG_C6_RESIDENCY		0x000003f9
3360539ba11SLen Brown #define MSR_ATOM_PKG_C6_RESIDENCY	0x000003fa
337b72e7464SBorislav Petkov #define MSR_PKG_C7_RESIDENCY		0x000003fa
338b72e7464SBorislav Petkov #define MSR_CORE_C3_RESIDENCY		0x000003fc
339b72e7464SBorislav Petkov #define MSR_CORE_C6_RESIDENCY		0x000003fd
340b72e7464SBorislav Petkov #define MSR_CORE_C7_RESIDENCY		0x000003fe
341b72e7464SBorislav Petkov #define MSR_KNL_CORE_C6_RESIDENCY	0x000003ff
342b72e7464SBorislav Petkov #define MSR_PKG_C2_RESIDENCY		0x0000060d
343b72e7464SBorislav Petkov #define MSR_PKG_C8_RESIDENCY		0x00000630
344b72e7464SBorislav Petkov #define MSR_PKG_C9_RESIDENCY		0x00000631
345b72e7464SBorislav Petkov #define MSR_PKG_C10_RESIDENCY		0x00000632
346b72e7464SBorislav Petkov 
3475a63426eSLen Brown /* Interrupt Response Limit */
3485a63426eSLen Brown #define MSR_PKGC3_IRTL			0x0000060a
3495a63426eSLen Brown #define MSR_PKGC6_IRTL			0x0000060b
3505a63426eSLen Brown #define MSR_PKGC7_IRTL			0x0000060c
3515a63426eSLen Brown #define MSR_PKGC8_IRTL			0x00000633
3525a63426eSLen Brown #define MSR_PKGC9_IRTL			0x00000634
3535a63426eSLen Brown #define MSR_PKGC10_IRTL			0x00000635
3545a63426eSLen Brown 
355b72e7464SBorislav Petkov /* Run Time Average Power Limiting (RAPL) Interface */
356b72e7464SBorislav Petkov 
357f52ba931SSumeet Pawnikar #define MSR_VR_CURRENT_CONFIG	0x00000601
358b72e7464SBorislav Petkov #define MSR_RAPL_POWER_UNIT		0x00000606
359b72e7464SBorislav Petkov 
360b72e7464SBorislav Petkov #define MSR_PKG_POWER_LIMIT		0x00000610
361b72e7464SBorislav Petkov #define MSR_PKG_ENERGY_STATUS		0x00000611
362b72e7464SBorislav Petkov #define MSR_PKG_PERF_STATUS		0x00000613
363b72e7464SBorislav Petkov #define MSR_PKG_POWER_INFO		0x00000614
364b72e7464SBorislav Petkov 
365b72e7464SBorislav Petkov #define MSR_DRAM_POWER_LIMIT		0x00000618
366b72e7464SBorislav Petkov #define MSR_DRAM_ENERGY_STATUS		0x00000619
367b72e7464SBorislav Petkov #define MSR_DRAM_PERF_STATUS		0x0000061b
368b72e7464SBorislav Petkov #define MSR_DRAM_POWER_INFO		0x0000061c
369b72e7464SBorislav Petkov 
370b72e7464SBorislav Petkov #define MSR_PP0_POWER_LIMIT		0x00000638
371b72e7464SBorislav Petkov #define MSR_PP0_ENERGY_STATUS		0x00000639
372b72e7464SBorislav Petkov #define MSR_PP0_POLICY			0x0000063a
373b72e7464SBorislav Petkov #define MSR_PP0_PERF_STATUS		0x0000063b
374b72e7464SBorislav Petkov 
375b72e7464SBorislav Petkov #define MSR_PP1_POWER_LIMIT		0x00000640
376b72e7464SBorislav Petkov #define MSR_PP1_ENERGY_STATUS		0x00000641
377b72e7464SBorislav Petkov #define MSR_PP1_POLICY			0x00000642
378b72e7464SBorislav Petkov 
3795cde2653SStephane Eranian #define MSR_AMD_RAPL_POWER_UNIT		0xc0010299
38043756a29SVictor Ding #define MSR_AMD_CORE_ENERGY_STATUS		0xc001029a
381298ed2b3SVictor Ding #define MSR_AMD_PKG_ENERGY_STATUS	0xc001029b
3825cde2653SStephane Eranian 
3834a6772f5SVladimir Zapolskiy /* Config TDP MSRs */
38482bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_NOMINAL		0x00000648
38582bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_LEVEL_1		0x00000649
38682bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_LEVEL_2		0x0000064A
38782bb70c5SRafael J. Wysocki #define MSR_CONFIG_TDP_CONTROL		0x0000064B
38882bb70c5SRafael J. Wysocki #define MSR_TURBO_ACTIVATION_RATIO	0x0000064C
38982bb70c5SRafael J. Wysocki 
390dcee75b3SSrinivas Pandruvada #define MSR_PLATFORM_ENERGY_STATUS	0x0000064D
391*4af184eeSLen Brown #define MSR_SECONDARY_TURBO_RATIO_LIMIT	0x00000650
392dcee75b3SSrinivas Pandruvada 
393b72e7464SBorislav Petkov #define MSR_PKG_WEIGHTED_CORE_C0_RES	0x00000658
394b72e7464SBorislav Petkov #define MSR_PKG_ANY_CORE_C0_RES		0x00000659
395b72e7464SBorislav Petkov #define MSR_PKG_ANY_GFXE_C0_RES		0x0000065A
396b72e7464SBorislav Petkov #define MSR_PKG_BOTH_CORE_GFXE_C0_RES	0x0000065B
397b72e7464SBorislav Petkov 
398b72e7464SBorislav Petkov #define MSR_CORE_C1_RES			0x00000660
3990539ba11SLen Brown #define MSR_MODULE_C6_RES_MS		0x00000664
400b72e7464SBorislav Petkov 
401b72e7464SBorislav Petkov #define MSR_CC6_DEMOTION_POLICY_CONFIG	0x00000668
402b72e7464SBorislav Petkov #define MSR_MC6_DEMOTION_POLICY_CONFIG	0x00000669
403b72e7464SBorislav Petkov 
4048a34fd02SLen Brown #define MSR_ATOM_CORE_RATIOS		0x0000066a
4058a34fd02SLen Brown #define MSR_ATOM_CORE_VIDS		0x0000066b
4068a34fd02SLen Brown #define MSR_ATOM_CORE_TURBO_RATIOS	0x0000066c
4078a34fd02SLen Brown #define MSR_ATOM_CORE_TURBO_VIDS	0x0000066d
4088a34fd02SLen Brown 
409b72e7464SBorislav Petkov #define MSR_CORE_PERF_LIMIT_REASONS	0x00000690
410b72e7464SBorislav Petkov #define MSR_GFX_PERF_LIMIT_REASONS	0x000006B0
411b72e7464SBorislav Petkov #define MSR_RING_PERF_LIMIT_REASONS	0x000006B1
412b72e7464SBorislav Petkov 
413991625f3SPeter Zijlstra /* Control-flow Enforcement Technology MSRs */
414991625f3SPeter Zijlstra #define MSR_IA32_U_CET			0x000006a0 /* user mode cet */
415991625f3SPeter Zijlstra #define MSR_IA32_S_CET			0x000006a2 /* kernel mode cet */
416991625f3SPeter Zijlstra #define CET_SHSTK_EN			BIT_ULL(0)
417991625f3SPeter Zijlstra #define CET_WRSS_EN			BIT_ULL(1)
418991625f3SPeter Zijlstra #define CET_ENDBR_EN			BIT_ULL(2)
419991625f3SPeter Zijlstra #define CET_LEG_IW_EN			BIT_ULL(3)
420991625f3SPeter Zijlstra #define CET_NO_TRACK_EN			BIT_ULL(4)
421991625f3SPeter Zijlstra #define CET_SUPPRESS_DISABLE		BIT_ULL(5)
422991625f3SPeter Zijlstra #define CET_RESERVED			(BIT_ULL(6) | BIT_ULL(7) | BIT_ULL(8) | BIT_ULL(9))
423991625f3SPeter Zijlstra #define CET_SUPPRESS			BIT_ULL(10)
424991625f3SPeter Zijlstra #define CET_WAIT_ENDBR			BIT_ULL(11)
425991625f3SPeter Zijlstra 
426991625f3SPeter Zijlstra #define MSR_IA32_PL0_SSP		0x000006a4 /* ring-0 shadow stack pointer */
427991625f3SPeter Zijlstra #define MSR_IA32_PL1_SSP		0x000006a5 /* ring-1 shadow stack pointer */
428991625f3SPeter Zijlstra #define MSR_IA32_PL2_SSP		0x000006a6 /* ring-2 shadow stack pointer */
429991625f3SPeter Zijlstra #define MSR_IA32_PL3_SSP		0x000006a7 /* ring-3 shadow stack pointer */
430991625f3SPeter Zijlstra #define MSR_IA32_INT_SSP_TAB		0x000006a8 /* exception shadow stack table */
431991625f3SPeter Zijlstra 
432b72e7464SBorislav Petkov /* Hardware P state interface */
433b72e7464SBorislav Petkov #define MSR_PPERF			0x0000064e
434b72e7464SBorislav Petkov #define MSR_PERF_LIMIT_REASONS		0x0000064f
435b72e7464SBorislav Petkov #define MSR_PM_ENABLE			0x00000770
436b72e7464SBorislav Petkov #define MSR_HWP_CAPABILITIES		0x00000771
437b72e7464SBorislav Petkov #define MSR_HWP_REQUEST_PKG		0x00000772
438b72e7464SBorislav Petkov #define MSR_HWP_INTERRUPT		0x00000773
439b72e7464SBorislav Petkov #define MSR_HWP_REQUEST 		0x00000774
440b72e7464SBorislav Petkov #define MSR_HWP_STATUS			0x00000777
441b72e7464SBorislav Petkov 
442b72e7464SBorislav Petkov /* CPUID.6.EAX */
443b72e7464SBorislav Petkov #define HWP_BASE_BIT			(1<<7)
444b72e7464SBorislav Petkov #define HWP_NOTIFICATIONS_BIT		(1<<8)
445b72e7464SBorislav Petkov #define HWP_ACTIVITY_WINDOW_BIT		(1<<9)
446b72e7464SBorislav Petkov #define HWP_ENERGY_PERF_PREFERENCE_BIT	(1<<10)
447b72e7464SBorislav Petkov #define HWP_PACKAGE_LEVEL_REQUEST_BIT	(1<<11)
448b72e7464SBorislav Petkov 
449b72e7464SBorislav Petkov /* IA32_HWP_CAPABILITIES */
450670e27d8SLen Brown #define HWP_HIGHEST_PERF(x)		(((x) >> 0) & 0xff)
451670e27d8SLen Brown #define HWP_GUARANTEED_PERF(x)		(((x) >> 8) & 0xff)
452670e27d8SLen Brown #define HWP_MOSTEFFICIENT_PERF(x)	(((x) >> 16) & 0xff)
453670e27d8SLen Brown #define HWP_LOWEST_PERF(x)		(((x) >> 24) & 0xff)
454b72e7464SBorislav Petkov 
455b72e7464SBorislav Petkov /* IA32_HWP_REQUEST */
456b72e7464SBorislav Petkov #define HWP_MIN_PERF(x) 		(x & 0xff)
457b72e7464SBorislav Petkov #define HWP_MAX_PERF(x) 		((x & 0xff) << 8)
458b72e7464SBorislav Petkov #define HWP_DESIRED_PERF(x)		((x & 0xff) << 16)
4592fc49cb0SLen Brown #define HWP_ENERGY_PERF_PREFERENCE(x)	(((unsigned long long) x & 0xff) << 24)
4608d84e906SLen Brown #define HWP_EPP_PERFORMANCE		0x00
4618d84e906SLen Brown #define HWP_EPP_BALANCE_PERFORMANCE	0x80
4628d84e906SLen Brown #define HWP_EPP_BALANCE_POWERSAVE	0xC0
4638d84e906SLen Brown #define HWP_EPP_POWERSAVE		0xFF
4642fc49cb0SLen Brown #define HWP_ACTIVITY_WINDOW(x)		((unsigned long long)(x & 0xff3) << 32)
4652fc49cb0SLen Brown #define HWP_PACKAGE_CONTROL(x)		((unsigned long long)(x & 0x1) << 42)
466b72e7464SBorislav Petkov 
467b72e7464SBorislav Petkov /* IA32_HWP_STATUS */
468b72e7464SBorislav Petkov #define HWP_GUARANTEED_CHANGE(x)	(x & 0x1)
469b72e7464SBorislav Petkov #define HWP_EXCURSION_TO_MINIMUM(x)	(x & 0x4)
470b72e7464SBorislav Petkov 
471b72e7464SBorislav Petkov /* IA32_HWP_INTERRUPT */
472b72e7464SBorislav Petkov #define HWP_CHANGE_TO_GUARANTEED_INT(x)	(x & 0x1)
473b72e7464SBorislav Petkov #define HWP_EXCURSION_TO_MINIMUM_INT(x)	(x & 0x2)
474b72e7464SBorislav Petkov 
475b72e7464SBorislav Petkov #define MSR_AMD64_MC0_MASK		0xc0010044
476b72e7464SBorislav Petkov 
477b72e7464SBorislav Petkov #define MSR_IA32_MCx_CTL(x)		(MSR_IA32_MC0_CTL + 4*(x))
478b72e7464SBorislav Petkov #define MSR_IA32_MCx_STATUS(x)		(MSR_IA32_MC0_STATUS + 4*(x))
479b72e7464SBorislav Petkov #define MSR_IA32_MCx_ADDR(x)		(MSR_IA32_MC0_ADDR + 4*(x))
480b72e7464SBorislav Petkov #define MSR_IA32_MCx_MISC(x)		(MSR_IA32_MC0_MISC + 4*(x))
481b72e7464SBorislav Petkov 
482b72e7464SBorislav Petkov #define MSR_AMD64_MCx_MASK(x)		(MSR_AMD64_MC0_MASK + (x))
483b72e7464SBorislav Petkov 
484b72e7464SBorislav Petkov /* These are consecutive and not in the normal 4er MCE bank block */
485b72e7464SBorislav Petkov #define MSR_IA32_MC0_CTL2		0x00000280
486b72e7464SBorislav Petkov #define MSR_IA32_MCx_CTL2(x)		(MSR_IA32_MC0_CTL2 + (x))
487b72e7464SBorislav Petkov 
488b72e7464SBorislav Petkov #define MSR_P6_PERFCTR0			0x000000c1
489b72e7464SBorislav Petkov #define MSR_P6_PERFCTR1			0x000000c2
490b72e7464SBorislav Petkov #define MSR_P6_EVNTSEL0			0x00000186
491b72e7464SBorislav Petkov #define MSR_P6_EVNTSEL1			0x00000187
492b72e7464SBorislav Petkov 
493b72e7464SBorislav Petkov #define MSR_KNC_PERFCTR0               0x00000020
494b72e7464SBorislav Petkov #define MSR_KNC_PERFCTR1               0x00000021
495b72e7464SBorislav Petkov #define MSR_KNC_EVNTSEL0               0x00000028
496b72e7464SBorislav Petkov #define MSR_KNC_EVNTSEL1               0x00000029
497b72e7464SBorislav Petkov 
498b72e7464SBorislav Petkov /* Alternative perfctr range with full access. */
499b72e7464SBorislav Petkov #define MSR_IA32_PMC0			0x000004c1
500b72e7464SBorislav Petkov 
50142880f72SAlexander Shishkin /* Auto-reload via MSR instead of DS area */
50242880f72SAlexander Shishkin #define MSR_RELOAD_PMC0			0x000014c1
50342880f72SAlexander Shishkin #define MSR_RELOAD_FIXED_CTR0		0x00001309
50442880f72SAlexander Shishkin 
505342061c5SBorislav Petkov /*
506342061c5SBorislav Petkov  * AMD64 MSRs. Not complete. See the architecture manual for a more
507342061c5SBorislav Petkov  * complete list.
508342061c5SBorislav Petkov  */
509b72e7464SBorislav Petkov #define MSR_AMD64_PATCH_LEVEL		0x0000008b
510b72e7464SBorislav Petkov #define MSR_AMD64_TSC_RATIO		0xc0000104
511b72e7464SBorislav Petkov #define MSR_AMD64_NB_CFG		0xc001001f
512b72e7464SBorislav Petkov #define MSR_AMD64_PATCH_LOADER		0xc0010020
513342061c5SBorislav Petkov #define MSR_AMD_PERF_CTL		0xc0010062
514342061c5SBorislav Petkov #define MSR_AMD_PERF_STATUS		0xc0010063
515342061c5SBorislav Petkov #define MSR_AMD_PSTATE_DEF_BASE		0xc0010064
516b72e7464SBorislav Petkov #define MSR_AMD64_OSVW_ID_LENGTH	0xc0010140
517b72e7464SBorislav Petkov #define MSR_AMD64_OSVW_STATUS		0xc0010141
5184e3f77d8SJan Beulich #define MSR_AMD_PPIN_CTL		0xc00102f0
5194e3f77d8SJan Beulich #define MSR_AMD_PPIN			0xc00102f1
5201068ed45SBorislav Petkov #define MSR_AMD64_CPUID_FN_1		0xc0011004
521b72e7464SBorislav Petkov #define MSR_AMD64_LS_CFG		0xc0011020
522b72e7464SBorislav Petkov #define MSR_AMD64_DC_CFG		0xc0011022
523b72e7464SBorislav Petkov #define MSR_AMD64_BU_CFG2		0xc001102a
524b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHCTL		0xc0011030
525b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHLINAD		0xc0011031
526b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCHPHYSAD	0xc0011032
527b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCH_REG_COUNT	3
528b72e7464SBorislav Petkov #define MSR_AMD64_IBSFETCH_REG_MASK	((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
529b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPCTL		0xc0011033
530b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPRIP		0xc0011034
531b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA		0xc0011035
532b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA2		0xc0011036
533b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA3		0xc0011037
534b72e7464SBorislav Petkov #define MSR_AMD64_IBSDCLINAD		0xc0011038
535b72e7464SBorislav Petkov #define MSR_AMD64_IBSDCPHYSAD		0xc0011039
536b72e7464SBorislav Petkov #define MSR_AMD64_IBSOP_REG_COUNT	7
537b72e7464SBorislav Petkov #define MSR_AMD64_IBSOP_REG_MASK	((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
538b72e7464SBorislav Petkov #define MSR_AMD64_IBSCTL		0xc001103a
539b72e7464SBorislav Petkov #define MSR_AMD64_IBSBRTARGET		0xc001103b
54036e1be8aSKim Phillips #define MSR_AMD64_ICIBSEXTDCTL		0xc001103c
541b72e7464SBorislav Petkov #define MSR_AMD64_IBSOPDATA4		0xc001103d
542b72e7464SBorislav Petkov #define MSR_AMD64_IBS_REG_COUNT_MAX	8 /* includes MSR_AMD64_IBSBRTARGET */
54339150352SMaxim Levitsky #define MSR_AMD64_SVM_AVIC_DOORBELL	0xc001011b
54469372cf0STom Lendacky #define MSR_AMD64_VM_PAGE_FLUSH		0xc001011e
54529dcc60fSJoerg Roedel #define MSR_AMD64_SEV_ES_GHCB		0xc0010130
5461958b5fcSTom Lendacky #define MSR_AMD64_SEV			0xc0010131
5471958b5fcSTom Lendacky #define MSR_AMD64_SEV_ENABLED_BIT	0
548b57de6cdSJoerg Roedel #define MSR_AMD64_SEV_ES_ENABLED_BIT	1
549f742b90eSBrijesh Singh #define MSR_AMD64_SEV_SNP_ENABLED_BIT	2
5501958b5fcSTom Lendacky #define MSR_AMD64_SEV_ENABLED		BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
551b57de6cdSJoerg Roedel #define MSR_AMD64_SEV_ES_ENABLED	BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT)
552f742b90eSBrijesh Singh #define MSR_AMD64_SEV_SNP_ENABLED	BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT)
553b72e7464SBorislav Petkov 
55411fb0683STom Lendacky #define MSR_AMD64_VIRT_SPEC_CTRL	0xc001011f
55511fb0683STom Lendacky 
55689aa94b4SHuang Rui /* AMD Collaborative Processor Performance Control MSRs */
55789aa94b4SHuang Rui #define MSR_AMD_CPPC_CAP1		0xc00102b0
55889aa94b4SHuang Rui #define MSR_AMD_CPPC_ENABLE		0xc00102b1
55989aa94b4SHuang Rui #define MSR_AMD_CPPC_CAP2		0xc00102b2
56089aa94b4SHuang Rui #define MSR_AMD_CPPC_REQ		0xc00102b3
56189aa94b4SHuang Rui #define MSR_AMD_CPPC_STATUS		0xc00102b4
56289aa94b4SHuang Rui 
56389aa94b4SHuang Rui #define AMD_CPPC_LOWEST_PERF(x)		(((x) >> 0) & 0xff)
56489aa94b4SHuang Rui #define AMD_CPPC_LOWNONLIN_PERF(x)	(((x) >> 8) & 0xff)
56589aa94b4SHuang Rui #define AMD_CPPC_NOMINAL_PERF(x)	(((x) >> 16) & 0xff)
56689aa94b4SHuang Rui #define AMD_CPPC_HIGHEST_PERF(x)	(((x) >> 24) & 0xff)
56789aa94b4SHuang Rui 
56889aa94b4SHuang Rui #define AMD_CPPC_MAX_PERF(x)		(((x) & 0xff) << 0)
56989aa94b4SHuang Rui #define AMD_CPPC_MIN_PERF(x)		(((x) & 0xff) << 8)
57089aa94b4SHuang Rui #define AMD_CPPC_DES_PERF(x)		(((x) & 0xff) << 16)
57189aa94b4SHuang Rui #define AMD_CPPC_ENERGY_PERF_PREF(x)	(((x) & 0xff) << 24)
57289aa94b4SHuang Rui 
573089be16dSSandipan Das /* AMD Performance Counter Global Status and Control MSRs */
574089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS	0xc0000300
575089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_CTL		0xc0000301
576089be16dSSandipan Das #define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR	0xc0000302
577089be16dSSandipan Das 
578aaf24884SHuang Rui /* Fam 17h MSRs */
579aaf24884SHuang Rui #define MSR_F17H_IRPERF			0xc00000e9
580aaf24884SHuang Rui 
581d7caac99SPeter Zijlstra #define MSR_ZEN2_SPECTRAL_CHICKEN	0xc00110e3
582d7caac99SPeter Zijlstra #define MSR_ZEN2_SPECTRAL_CHICKEN_BIT	BIT_ULL(1)
583d7caac99SPeter Zijlstra 
584b72e7464SBorislav Petkov /* Fam 16h MSRs */
585b72e7464SBorislav Petkov #define MSR_F16H_L2I_PERF_CTL		0xc0010230
586b72e7464SBorislav Petkov #define MSR_F16H_L2I_PERF_CTR		0xc0010231
587b72e7464SBorislav Petkov #define MSR_F16H_DR1_ADDR_MASK		0xc0011019
588b72e7464SBorislav Petkov #define MSR_F16H_DR2_ADDR_MASK		0xc001101a
589b72e7464SBorislav Petkov #define MSR_F16H_DR3_ADDR_MASK		0xc001101b
590b72e7464SBorislav Petkov #define MSR_F16H_DR0_ADDR_MASK		0xc0011027
591b72e7464SBorislav Petkov 
592b72e7464SBorislav Petkov /* Fam 15h MSRs */
59399e40204SBorislav Petkov #define MSR_F15H_CU_PWR_ACCUMULATOR     0xc001007a
59499e40204SBorislav Petkov #define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b
595b72e7464SBorislav Petkov #define MSR_F15H_PERF_CTL		0xc0010200
596e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL0		MSR_F15H_PERF_CTL
597e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL1		(MSR_F15H_PERF_CTL + 2)
598e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL2		(MSR_F15H_PERF_CTL + 4)
599e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL3		(MSR_F15H_PERF_CTL + 6)
600e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL4		(MSR_F15H_PERF_CTL + 8)
601e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTL5		(MSR_F15H_PERF_CTL + 10)
602e84b7119SJanakarajan Natarajan 
603b72e7464SBorislav Petkov #define MSR_F15H_PERF_CTR		0xc0010201
604e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR0		MSR_F15H_PERF_CTR
605e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR1		(MSR_F15H_PERF_CTR + 2)
606e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR2		(MSR_F15H_PERF_CTR + 4)
607e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR3		(MSR_F15H_PERF_CTR + 6)
608e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR4		(MSR_F15H_PERF_CTR + 8)
609e84b7119SJanakarajan Natarajan #define MSR_F15H_PERF_CTR5		(MSR_F15H_PERF_CTR + 10)
610e84b7119SJanakarajan Natarajan 
611b72e7464SBorislav Petkov #define MSR_F15H_NB_PERF_CTL		0xc0010240
612b72e7464SBorislav Petkov #define MSR_F15H_NB_PERF_CTR		0xc0010241
6138a224261SHuang Rui #define MSR_F15H_PTSC			0xc0010280
614ae8b7875SBorislav Petkov #define MSR_F15H_IC_CFG			0xc0011021
6150e1b869fSEduardo Habkost #define MSR_F15H_EX_CFG			0xc001102c
616b72e7464SBorislav Petkov 
617b72e7464SBorislav Petkov /* Fam 10h MSRs */
618b72e7464SBorislav Petkov #define MSR_FAM10H_MMIO_CONF_BASE	0xc0010058
619b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_ENABLE		(1<<0)
620b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BUSRANGE_MASK	0xf
621b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
622b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BASE_MASK	0xfffffffULL
623b72e7464SBorislav Petkov #define FAM10H_MMIO_CONF_BASE_SHIFT	20
624b72e7464SBorislav Petkov #define MSR_FAM10H_NODE_ID		0xc001100c
625e4d0e84eSTom Lendacky #define MSR_F10H_DECFG			0xc0011029
626e4d0e84eSTom Lendacky #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT	1
6279c6a73c7STom Lendacky #define MSR_F10H_DECFG_LFENCE_SERIALIZE		BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
628b72e7464SBorislav Petkov 
629b72e7464SBorislav Petkov /* K8 MSRs */
630b72e7464SBorislav Petkov #define MSR_K8_TOP_MEM1			0xc001001a
631b72e7464SBorislav Petkov #define MSR_K8_TOP_MEM2			0xc001001d
632059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG		0xc0010010
633059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT	23
634059e5c32SBrijesh Singh #define MSR_AMD64_SYSCFG_MEM_ENCRYPT	BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT)
635b72e7464SBorislav Petkov #define MSR_K8_INT_PENDING_MSG		0xc0010055
636b72e7464SBorislav Petkov /* C1E active bits in int pending message */
637b72e7464SBorislav Petkov #define K8_INTP_C1E_ACTIVE_MASK		0x18000000
638b72e7464SBorislav Petkov #define MSR_K8_TSEG_ADDR		0xc0010112
6393afb1121SPaolo Bonzini #define MSR_K8_TSEG_MASK		0xc0010113
640b72e7464SBorislav Petkov #define K8_MTRRFIXRANGE_DRAM_ENABLE	0x00040000 /* MtrrFixDramEn bit    */
641b72e7464SBorislav Petkov #define K8_MTRRFIXRANGE_DRAM_MODIFY	0x00080000 /* MtrrFixDramModEn bit */
642b72e7464SBorislav Petkov #define K8_MTRR_RDMEM_WRMEM_MASK	0x18181818 /* Mask: RdMem|WrMem    */
643b72e7464SBorislav Petkov 
644b72e7464SBorislav Petkov /* K7 MSRs */
645b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL0			0xc0010000
646b72e7464SBorislav Petkov #define MSR_K7_PERFCTR0			0xc0010004
647b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL1			0xc0010001
648b72e7464SBorislav Petkov #define MSR_K7_PERFCTR1			0xc0010005
649b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL2			0xc0010002
650b72e7464SBorislav Petkov #define MSR_K7_PERFCTR2			0xc0010006
651b72e7464SBorislav Petkov #define MSR_K7_EVNTSEL3			0xc0010003
652b72e7464SBorislav Petkov #define MSR_K7_PERFCTR3			0xc0010007
653b72e7464SBorislav Petkov #define MSR_K7_CLK_CTL			0xc001001b
654b72e7464SBorislav Petkov #define MSR_K7_HWCR			0xc0010015
65518c71ce9STom Lendacky #define MSR_K7_HWCR_SMMLOCK_BIT		0
65618c71ce9STom Lendacky #define MSR_K7_HWCR_SMMLOCK		BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)
65721b5ee59SKim Phillips #define MSR_K7_HWCR_IRPERF_EN_BIT	30
65821b5ee59SKim Phillips #define MSR_K7_HWCR_IRPERF_EN		BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)
659b72e7464SBorislav Petkov #define MSR_K7_FID_VID_CTL		0xc0010041
660b72e7464SBorislav Petkov #define MSR_K7_FID_VID_STATUS		0xc0010042
661b72e7464SBorislav Petkov 
662b72e7464SBorislav Petkov /* K6 MSRs */
663b72e7464SBorislav Petkov #define MSR_K6_WHCR			0xc0000082
664b72e7464SBorislav Petkov #define MSR_K6_UWCCR			0xc0000085
665b72e7464SBorislav Petkov #define MSR_K6_EPMR			0xc0000086
666b72e7464SBorislav Petkov #define MSR_K6_PSOR			0xc0000087
667b72e7464SBorislav Petkov #define MSR_K6_PFIR			0xc0000088
668b72e7464SBorislav Petkov 
669b72e7464SBorislav Petkov /* Centaur-Hauls/IDT defined MSRs. */
670b72e7464SBorislav Petkov #define MSR_IDT_FCR1			0x00000107
671b72e7464SBorislav Petkov #define MSR_IDT_FCR2			0x00000108
672b72e7464SBorislav Petkov #define MSR_IDT_FCR3			0x00000109
673b72e7464SBorislav Petkov #define MSR_IDT_FCR4			0x0000010a
674b72e7464SBorislav Petkov 
675b72e7464SBorislav Petkov #define MSR_IDT_MCR0			0x00000110
676b72e7464SBorislav Petkov #define MSR_IDT_MCR1			0x00000111
677b72e7464SBorislav Petkov #define MSR_IDT_MCR2			0x00000112
678b72e7464SBorislav Petkov #define MSR_IDT_MCR3			0x00000113
679b72e7464SBorislav Petkov #define MSR_IDT_MCR4			0x00000114
680b72e7464SBorislav Petkov #define MSR_IDT_MCR5			0x00000115
681b72e7464SBorislav Petkov #define MSR_IDT_MCR6			0x00000116
682b72e7464SBorislav Petkov #define MSR_IDT_MCR7			0x00000117
683b72e7464SBorislav Petkov #define MSR_IDT_MCR_CTRL		0x00000120
684b72e7464SBorislav Petkov 
685b72e7464SBorislav Petkov /* VIA Cyrix defined MSRs*/
686b72e7464SBorislav Petkov #define MSR_VIA_FCR			0x00001107
687b72e7464SBorislav Petkov #define MSR_VIA_LONGHAUL		0x0000110a
688b72e7464SBorislav Petkov #define MSR_VIA_RNG			0x0000110b
689b72e7464SBorislav Petkov #define MSR_VIA_BCR2			0x00001147
690b72e7464SBorislav Petkov 
691b72e7464SBorislav Petkov /* Transmeta defined MSRs */
692b72e7464SBorislav Petkov #define MSR_TMTA_LONGRUN_CTRL		0x80868010
693b72e7464SBorislav Petkov #define MSR_TMTA_LONGRUN_FLAGS		0x80868011
694b72e7464SBorislav Petkov #define MSR_TMTA_LRTI_READOUT		0x80868018
695b72e7464SBorislav Petkov #define MSR_TMTA_LRTI_VOLT_MHZ		0x8086801a
696b72e7464SBorislav Petkov 
697b72e7464SBorislav Petkov /* Intel defined MSRs. */
698b72e7464SBorislav Petkov #define MSR_IA32_P5_MC_ADDR		0x00000000
699b72e7464SBorislav Petkov #define MSR_IA32_P5_MC_TYPE		0x00000001
700b72e7464SBorislav Petkov #define MSR_IA32_TSC			0x00000010
701b72e7464SBorislav Petkov #define MSR_IA32_PLATFORM_ID		0x00000017
702b72e7464SBorislav Petkov #define MSR_IA32_EBL_CR_POWERON		0x0000002a
703b72e7464SBorislav Petkov #define MSR_EBC_FREQUENCY_ID		0x0000002c
704b72e7464SBorislav Petkov #define MSR_SMI_COUNT			0x00000034
70532ad73dbSSean Christopherson 
70632ad73dbSSean Christopherson /* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */
70732ad73dbSSean Christopherson #define MSR_IA32_FEAT_CTL		0x0000003a
70832ad73dbSSean Christopherson #define FEAT_CTL_LOCKED				BIT(0)
70932ad73dbSSean Christopherson #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX		BIT(1)
71032ad73dbSSean Christopherson #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX	BIT(2)
711d205e0f1SSean Christopherson #define FEAT_CTL_SGX_LC_ENABLED			BIT(17)
712e7b6385bSSean Christopherson #define FEAT_CTL_SGX_ENABLED			BIT(18)
71332ad73dbSSean Christopherson #define FEAT_CTL_LMCE_ENABLED			BIT(20)
71432ad73dbSSean Christopherson 
715b72e7464SBorislav Petkov #define MSR_IA32_TSC_ADJUST             0x0000003b
716b72e7464SBorislav Petkov #define MSR_IA32_BNDCFGS		0x00000d90
717b72e7464SBorislav Petkov 
7184531662dSJim Mattson #define MSR_IA32_BNDCFGS_RSVD		0x00000ffc
7194531662dSJim Mattson 
720dae1bd58SChang S. Bae #define MSR_IA32_XFD			0x000001c4
721dae1bd58SChang S. Bae #define MSR_IA32_XFD_ERR		0x000001c5
722b72e7464SBorislav Petkov #define MSR_IA32_XSS			0x00000da0
723b72e7464SBorislav Petkov 
724b72e7464SBorislav Petkov #define MSR_IA32_APICBASE		0x0000001b
725b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_BSP		(1<<8)
726b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_ENABLE	(1<<11)
727b72e7464SBorislav Petkov #define MSR_IA32_APICBASE_BASE		(0xfffff<<12)
728b72e7464SBorislav Petkov 
729b72e7464SBorislav Petkov #define MSR_IA32_UCODE_WRITE		0x00000079
730b72e7464SBorislav Petkov #define MSR_IA32_UCODE_REV		0x0000008b
731b72e7464SBorislav Petkov 
732d205e0f1SSean Christopherson /* Intel SGX Launch Enclave Public Key Hash MSRs */
733d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH0	0x0000008C
734d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH1	0x0000008D
735d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH2	0x0000008E
736d205e0f1SSean Christopherson #define MSR_IA32_SGXLEPUBKEYHASH3	0x0000008F
737d205e0f1SSean Christopherson 
738b72e7464SBorislav Petkov #define MSR_IA32_SMM_MONITOR_CTL	0x0000009b
739b72e7464SBorislav Petkov #define MSR_IA32_SMBASE			0x0000009e
740b72e7464SBorislav Petkov 
741b72e7464SBorislav Petkov #define MSR_IA32_PERF_STATUS		0x00000198
742b72e7464SBorislav Petkov #define MSR_IA32_PERF_CTL		0x00000199
743b72e7464SBorislav Petkov #define INTEL_PERF_CTL_MASK		0xffff
744b72e7464SBorislav Petkov 
745ada54345SStephane Eranian /* AMD Branch Sampling configuration */
746ada54345SStephane Eranian #define MSR_AMD_DBG_EXTN_CFG		0xc000010f
747ada54345SStephane Eranian #define MSR_AMD_SAMP_BR_FROM		0xc0010300
748ada54345SStephane Eranian 
749b72e7464SBorislav Petkov #define MSR_IA32_MPERF			0x000000e7
750b72e7464SBorislav Petkov #define MSR_IA32_APERF			0x000000e8
751b72e7464SBorislav Petkov 
752b72e7464SBorislav Petkov #define MSR_IA32_THERM_CONTROL		0x0000019a
753b72e7464SBorislav Petkov #define MSR_IA32_THERM_INTERRUPT	0x0000019b
754b72e7464SBorislav Petkov 
755b72e7464SBorislav Petkov #define THERM_INT_HIGH_ENABLE		(1 << 0)
756b72e7464SBorislav Petkov #define THERM_INT_LOW_ENABLE		(1 << 1)
757b72e7464SBorislav Petkov #define THERM_INT_PLN_ENABLE		(1 << 24)
758b72e7464SBorislav Petkov 
759b72e7464SBorislav Petkov #define MSR_IA32_THERM_STATUS		0x0000019c
760b72e7464SBorislav Petkov 
761b72e7464SBorislav Petkov #define THERM_STATUS_PROCHOT		(1 << 0)
762b72e7464SBorislav Petkov #define THERM_STATUS_POWER_LIMIT	(1 << 10)
763b72e7464SBorislav Petkov 
764b72e7464SBorislav Petkov #define MSR_THERM2_CTL			0x0000019d
765b72e7464SBorislav Petkov 
766b72e7464SBorislav Petkov #define MSR_THERM2_CTL_TM_SELECT	(1ULL << 16)
767b72e7464SBorislav Petkov 
768b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE		0x000001a0
769b72e7464SBorislav Petkov 
770b72e7464SBorislav Petkov #define MSR_IA32_TEMPERATURE_TARGET	0x000001a2
771b72e7464SBorislav Petkov 
77298af7459SLen Brown #define MSR_MISC_FEATURE_CONTROL	0x000001a4
773b72e7464SBorislav Petkov #define MSR_MISC_PWR_MGMT		0x000001aa
774b72e7464SBorislav Petkov 
775b72e7464SBorislav Petkov #define MSR_IA32_ENERGY_PERF_BIAS	0x000001b0
776b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_PERFORMANCE		0
777d0117a0eSLen Brown #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE	4
778b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_NORMAL			6
779d0117a0eSLen Brown #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE	8
780b72e7464SBorislav Petkov #define ENERGY_PERF_BIAS_POWERSAVE		15
781b72e7464SBorislav Petkov 
782b72e7464SBorislav Petkov #define MSR_IA32_PACKAGE_THERM_STATUS		0x000001b1
783b72e7464SBorislav Petkov 
784b72e7464SBorislav Petkov #define PACKAGE_THERM_STATUS_PROCHOT		(1 << 0)
785b72e7464SBorislav Petkov #define PACKAGE_THERM_STATUS_POWER_LIMIT	(1 << 10)
7867b8f40b3SRicardo Neri #define PACKAGE_THERM_STATUS_HFI_UPDATED	(1 << 26)
787b72e7464SBorislav Petkov 
788b72e7464SBorislav Petkov #define MSR_IA32_PACKAGE_THERM_INTERRUPT	0x000001b2
789b72e7464SBorislav Petkov 
790b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_HIGH_ENABLE		(1 << 0)
791b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_LOW_ENABLE		(1 << 1)
792b72e7464SBorislav Petkov #define PACKAGE_THERM_INT_PLN_ENABLE		(1 << 24)
7937b8f40b3SRicardo Neri #define PACKAGE_THERM_INT_HFI_ENABLE		(1 << 25)
794b72e7464SBorislav Petkov 
795b72e7464SBorislav Petkov /* Thermal Thresholds Support */
796b72e7464SBorislav Petkov #define THERM_INT_THRESHOLD0_ENABLE    (1 << 15)
797b72e7464SBorislav Petkov #define THERM_SHIFT_THRESHOLD0        8
798b72e7464SBorislav Petkov #define THERM_MASK_THRESHOLD0          (0x7f << THERM_SHIFT_THRESHOLD0)
799b72e7464SBorislav Petkov #define THERM_INT_THRESHOLD1_ENABLE    (1 << 23)
800b72e7464SBorislav Petkov #define THERM_SHIFT_THRESHOLD1        16
801b72e7464SBorislav Petkov #define THERM_MASK_THRESHOLD1          (0x7f << THERM_SHIFT_THRESHOLD1)
802b72e7464SBorislav Petkov #define THERM_STATUS_THRESHOLD0        (1 << 6)
803b72e7464SBorislav Petkov #define THERM_LOG_THRESHOLD0           (1 << 7)
804b72e7464SBorislav Petkov #define THERM_STATUS_THRESHOLD1        (1 << 8)
805b72e7464SBorislav Petkov #define THERM_LOG_THRESHOLD1           (1 << 9)
806b72e7464SBorislav Petkov 
807b72e7464SBorislav Petkov /* MISC_ENABLE bits: architectural */
808b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT		0
809b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FAST_STRING		(1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
810b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TCC_BIT			1
811b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TCC			(1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
812b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_EMON_BIT			7
813b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_EMON			(1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
814b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT		11
815b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
816b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT		12
817b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL		(1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
818b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT	16
819b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP		(1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
820b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_MWAIT_BIT			18
821b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_MWAIT			(1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
822b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT		22
823b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID		(1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
824b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT		23
825b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
826b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT		34
827b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_XD_DISABLE			(1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
828b72e7464SBorislav Petkov 
829b72e7464SBorislav Petkov /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
830b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT		2
831b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_X87_COMPAT			(1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
832b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM1_BIT			3
833b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM1			(1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
834b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT	4
835b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
836b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT	6
837b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
838b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT		8
839b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
840b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT	9
841b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
842b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_BIT			10
843b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR			(1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
844b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT		10
845b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX		(1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
846b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM2_BIT			13
847b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TM2			(1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
848b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT	19
849b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
850b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT		20
851b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK		(1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
852b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT		24
853b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT		(1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
854b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT	37
855b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
856b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT		38
857b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
858b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT	39
859b72e7464SBorislav Petkov #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE		(1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
860b72e7464SBorislav Petkov 
861ab6d9468SKyle Huey /* MISC_FEATURES_ENABLES non-architectural features */
862ab6d9468SKyle Huey #define MSR_MISC_FEATURES_ENABLES	0x00000140
863ae47eda9SGrzegorz Andrejczuk 
864e9ea1e7fSKyle Huey #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT	0
865e9ea1e7fSKyle Huey #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT		BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
866ab6d9468SKyle Huey #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT	1
867ae47eda9SGrzegorz Andrejczuk 
868b72e7464SBorislav Petkov #define MSR_IA32_TSC_DEADLINE		0x000006E0
869b72e7464SBorislav Petkov 
87052f64909SPeter Zijlstra (Intel) 
87152f64909SPeter Zijlstra (Intel) #define MSR_TSX_FORCE_ABORT		0x0000010F
87252f64909SPeter Zijlstra (Intel) 
87352f64909SPeter Zijlstra (Intel) #define MSR_TFA_RTM_FORCE_ABORT_BIT	0
87452f64909SPeter Zijlstra (Intel) #define MSR_TFA_RTM_FORCE_ABORT		BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
8751348924bSPawan Gupta #define MSR_TFA_TSX_CPUID_CLEAR_BIT	1
8761348924bSPawan Gupta #define MSR_TFA_TSX_CPUID_CLEAR		BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT)
8771348924bSPawan Gupta #define MSR_TFA_SDV_ENABLE_RTM_BIT	2
8781348924bSPawan Gupta #define MSR_TFA_SDV_ENABLE_RTM		BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT)
87952f64909SPeter Zijlstra (Intel) 
880b72e7464SBorislav Petkov /* P4/Xeon+ specific */
881b72e7464SBorislav Petkov #define MSR_IA32_MCG_EAX		0x00000180
882b72e7464SBorislav Petkov #define MSR_IA32_MCG_EBX		0x00000181
883b72e7464SBorislav Petkov #define MSR_IA32_MCG_ECX		0x00000182
884b72e7464SBorislav Petkov #define MSR_IA32_MCG_EDX		0x00000183
885b72e7464SBorislav Petkov #define MSR_IA32_MCG_ESI		0x00000184
886b72e7464SBorislav Petkov #define MSR_IA32_MCG_EDI		0x00000185
887b72e7464SBorislav Petkov #define MSR_IA32_MCG_EBP		0x00000186
888b72e7464SBorislav Petkov #define MSR_IA32_MCG_ESP		0x00000187
889b72e7464SBorislav Petkov #define MSR_IA32_MCG_EFLAGS		0x00000188
890b72e7464SBorislav Petkov #define MSR_IA32_MCG_EIP		0x00000189
891b72e7464SBorislav Petkov #define MSR_IA32_MCG_RESERVED		0x0000018a
892b72e7464SBorislav Petkov 
893b72e7464SBorislav Petkov /* Pentium IV performance counter MSRs */
894b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR0		0x00000300
895b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR1		0x00000301
896b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR2		0x00000302
897b72e7464SBorislav Petkov #define MSR_P4_BPU_PERFCTR3		0x00000303
898b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR0		0x00000304
899b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR1		0x00000305
900b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR2		0x00000306
901b72e7464SBorislav Petkov #define MSR_P4_MS_PERFCTR3		0x00000307
902b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR0		0x00000308
903b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR1		0x00000309
904b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR2		0x0000030a
905b72e7464SBorislav Petkov #define MSR_P4_FLAME_PERFCTR3		0x0000030b
906b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR0		0x0000030c
907b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR1		0x0000030d
908b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR2		0x0000030e
909b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR3		0x0000030f
910b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR4		0x00000310
911b72e7464SBorislav Petkov #define MSR_P4_IQ_PERFCTR5		0x00000311
912b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR0		0x00000360
913b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR1		0x00000361
914b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR2		0x00000362
915b72e7464SBorislav Petkov #define MSR_P4_BPU_CCCR3		0x00000363
916b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR0			0x00000364
917b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR1			0x00000365
918b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR2			0x00000366
919b72e7464SBorislav Petkov #define MSR_P4_MS_CCCR3			0x00000367
920b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR0		0x00000368
921b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR1		0x00000369
922b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR2		0x0000036a
923b72e7464SBorislav Petkov #define MSR_P4_FLAME_CCCR3		0x0000036b
924b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR0			0x0000036c
925b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR1			0x0000036d
926b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR2			0x0000036e
927b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR3			0x0000036f
928b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR4			0x00000370
929b72e7464SBorislav Petkov #define MSR_P4_IQ_CCCR5			0x00000371
930b72e7464SBorislav Petkov #define MSR_P4_ALF_ESCR0		0x000003ca
931b72e7464SBorislav Petkov #define MSR_P4_ALF_ESCR1		0x000003cb
932b72e7464SBorislav Petkov #define MSR_P4_BPU_ESCR0		0x000003b2
933b72e7464SBorislav Petkov #define MSR_P4_BPU_ESCR1		0x000003b3
934b72e7464SBorislav Petkov #define MSR_P4_BSU_ESCR0		0x000003a0
935b72e7464SBorislav Petkov #define MSR_P4_BSU_ESCR1		0x000003a1
936b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR0		0x000003b8
937b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR1		0x000003b9
938b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR2		0x000003cc
939b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR3		0x000003cd
940b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR4		0x000003e0
941b72e7464SBorislav Petkov #define MSR_P4_CRU_ESCR5		0x000003e1
942b72e7464SBorislav Petkov #define MSR_P4_DAC_ESCR0		0x000003a8
943b72e7464SBorislav Petkov #define MSR_P4_DAC_ESCR1		0x000003a9
944b72e7464SBorislav Petkov #define MSR_P4_FIRM_ESCR0		0x000003a4
945b72e7464SBorislav Petkov #define MSR_P4_FIRM_ESCR1		0x000003a5
946b72e7464SBorislav Petkov #define MSR_P4_FLAME_ESCR0		0x000003a6
947b72e7464SBorislav Petkov #define MSR_P4_FLAME_ESCR1		0x000003a7
948b72e7464SBorislav Petkov #define MSR_P4_FSB_ESCR0		0x000003a2
949b72e7464SBorislav Petkov #define MSR_P4_FSB_ESCR1		0x000003a3
950b72e7464SBorislav Petkov #define MSR_P4_IQ_ESCR0			0x000003ba
951b72e7464SBorislav Petkov #define MSR_P4_IQ_ESCR1			0x000003bb
952b72e7464SBorislav Petkov #define MSR_P4_IS_ESCR0			0x000003b4
953b72e7464SBorislav Petkov #define MSR_P4_IS_ESCR1			0x000003b5
954b72e7464SBorislav Petkov #define MSR_P4_ITLB_ESCR0		0x000003b6
955b72e7464SBorislav Petkov #define MSR_P4_ITLB_ESCR1		0x000003b7
956b72e7464SBorislav Petkov #define MSR_P4_IX_ESCR0			0x000003c8
957b72e7464SBorislav Petkov #define MSR_P4_IX_ESCR1			0x000003c9
958b72e7464SBorislav Petkov #define MSR_P4_MOB_ESCR0		0x000003aa
959b72e7464SBorislav Petkov #define MSR_P4_MOB_ESCR1		0x000003ab
960b72e7464SBorislav Petkov #define MSR_P4_MS_ESCR0			0x000003c0
961b72e7464SBorislav Petkov #define MSR_P4_MS_ESCR1			0x000003c1
962b72e7464SBorislav Petkov #define MSR_P4_PMH_ESCR0		0x000003ac
963b72e7464SBorislav Petkov #define MSR_P4_PMH_ESCR1		0x000003ad
964b72e7464SBorislav Petkov #define MSR_P4_RAT_ESCR0		0x000003bc
965b72e7464SBorislav Petkov #define MSR_P4_RAT_ESCR1		0x000003bd
966b72e7464SBorislav Petkov #define MSR_P4_SAAT_ESCR0		0x000003ae
967b72e7464SBorislav Petkov #define MSR_P4_SAAT_ESCR1		0x000003af
968b72e7464SBorislav Petkov #define MSR_P4_SSU_ESCR0		0x000003be
969b72e7464SBorislav Petkov #define MSR_P4_SSU_ESCR1		0x000003bf /* guess: not in manual */
970b72e7464SBorislav Petkov 
971b72e7464SBorislav Petkov #define MSR_P4_TBPU_ESCR0		0x000003c2
972b72e7464SBorislav Petkov #define MSR_P4_TBPU_ESCR1		0x000003c3
973b72e7464SBorislav Petkov #define MSR_P4_TC_ESCR0			0x000003c4
974b72e7464SBorislav Petkov #define MSR_P4_TC_ESCR1			0x000003c5
975b72e7464SBorislav Petkov #define MSR_P4_U2L_ESCR0		0x000003b0
976b72e7464SBorislav Petkov #define MSR_P4_U2L_ESCR1		0x000003b1
977b72e7464SBorislav Petkov 
978b72e7464SBorislav Petkov #define MSR_P4_PEBS_MATRIX_VERT		0x000003f2
979b72e7464SBorislav Petkov 
980b72e7464SBorislav Petkov /* Intel Core-based CPU performance counters */
981b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR0	0x00000309
982b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR1	0x0000030a
983b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR2	0x0000030b
9847b2c05a1SKan Liang #define MSR_CORE_PERF_FIXED_CTR3	0x0000030c
985b72e7464SBorislav Petkov #define MSR_CORE_PERF_FIXED_CTR_CTRL	0x0000038d
986b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_STATUS	0x0000038e
987b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_CTRL	0x0000038f
988b72e7464SBorislav Petkov #define MSR_CORE_PERF_GLOBAL_OVF_CTRL	0x00000390
989b72e7464SBorislav Petkov 
99059a854e2SKan Liang #define MSR_PERF_METRICS		0x00000329
99159a854e2SKan Liang 
9928479e04eSLuwei Kang /* PERF_GLOBAL_OVF_CTL bits */
9938479e04eSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT	55
9948479e04eSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI		(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)
995c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT		62
996c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF			(1ULL <<  MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)
997c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT		63
998c715eb9fSLuwei Kang #define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD			(1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)
9998479e04eSLuwei Kang 
1000b72e7464SBorislav Petkov /* Geode defined MSRs */
1001b72e7464SBorislav Petkov #define MSR_GEODE_BUSCONT_CONF0		0x00001900
1002b72e7464SBorislav Petkov 
1003b72e7464SBorislav Petkov /* Intel VT MSRs */
1004b72e7464SBorislav Petkov #define MSR_IA32_VMX_BASIC              0x00000480
1005b72e7464SBorislav Petkov #define MSR_IA32_VMX_PINBASED_CTLS      0x00000481
1006b72e7464SBorislav Petkov #define MSR_IA32_VMX_PROCBASED_CTLS     0x00000482
1007b72e7464SBorislav Petkov #define MSR_IA32_VMX_EXIT_CTLS          0x00000483
1008b72e7464SBorislav Petkov #define MSR_IA32_VMX_ENTRY_CTLS         0x00000484
1009b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC               0x00000485
1010b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR0_FIXED0         0x00000486
1011b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR0_FIXED1         0x00000487
1012b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR4_FIXED0         0x00000488
1013b72e7464SBorislav Petkov #define MSR_IA32_VMX_CR4_FIXED1         0x00000489
1014b72e7464SBorislav Petkov #define MSR_IA32_VMX_VMCS_ENUM          0x0000048a
1015b72e7464SBorislav Petkov #define MSR_IA32_VMX_PROCBASED_CTLS2    0x0000048b
1016b72e7464SBorislav Petkov #define MSR_IA32_VMX_EPT_VPID_CAP       0x0000048c
1017b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_PINBASED_CTLS  0x0000048d
1018b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
1019b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_EXIT_CTLS      0x0000048f
1020b72e7464SBorislav Petkov #define MSR_IA32_VMX_TRUE_ENTRY_CTLS     0x00000490
1021b72e7464SBorislav Petkov #define MSR_IA32_VMX_VMFUNC             0x00000491
1022b72e7464SBorislav Petkov 
1023b72e7464SBorislav Petkov /* VMX_BASIC bits and bitmasks */
1024b72e7464SBorislav Petkov #define VMX_BASIC_VMCS_SIZE_SHIFT	32
1025b72e7464SBorislav Petkov #define VMX_BASIC_TRUE_CTLS		(1ULL << 55)
1026b72e7464SBorislav Petkov #define VMX_BASIC_64		0x0001000000000000LLU
1027b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_SHIFT	50
1028b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_MASK	0x003c000000000000LLU
1029b72e7464SBorislav Petkov #define VMX_BASIC_MEM_TYPE_WB	6LLU
1030b72e7464SBorislav Petkov #define VMX_BASIC_INOUT		0x0040000000000000LLU
1031b72e7464SBorislav Petkov 
1032b72e7464SBorislav Petkov /* MSR_IA32_VMX_MISC bits */
1033f99e3dafSChao Peng #define MSR_IA32_VMX_MISC_INTEL_PT                 (1ULL << 14)
1034b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
1035b72e7464SBorislav Petkov #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE   0x1F
1036b72e7464SBorislav Petkov /* AMD-V MSRs */
1037b72e7464SBorislav Petkov 
1038b72e7464SBorislav Petkov #define MSR_VM_CR                       0xc0010114
1039b72e7464SBorislav Petkov #define MSR_VM_IGNNE                    0xc0010115
1040b72e7464SBorislav Petkov #define MSR_VM_HSAVE_PA                 0xc0010117
1041b72e7464SBorislav Petkov 
10427b8f40b3SRicardo Neri /* Hardware Feedback Interface */
10437b8f40b3SRicardo Neri #define MSR_IA32_HW_FEEDBACK_PTR        0x17d0
10447b8f40b3SRicardo Neri #define MSR_IA32_HW_FEEDBACK_CONFIG     0x17d1
10457b8f40b3SRicardo Neri 
1046b72e7464SBorislav Petkov #endif /* _ASM_X86_MSR_INDEX_H */
1047