1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Kernel-based Virtual Machine driver for Linux 4 * 5 * This header defines architecture specific interfaces, x86 version 6 */ 7 8 #ifndef _ASM_X86_KVM_HOST_H 9 #define _ASM_X86_KVM_HOST_H 10 11 #include <linux/types.h> 12 #include <linux/mm.h> 13 #include <linux/mmu_notifier.h> 14 #include <linux/tracepoint.h> 15 #include <linux/cpumask.h> 16 #include <linux/irq_work.h> 17 #include <linux/irq.h> 18 19 #include <linux/kvm.h> 20 #include <linux/kvm_para.h> 21 #include <linux/kvm_types.h> 22 #include <linux/perf_event.h> 23 #include <linux/pvclock_gtod.h> 24 #include <linux/clocksource.h> 25 #include <linux/irqbypass.h> 26 #include <linux/hyperv.h> 27 28 #include <asm/apic.h> 29 #include <asm/pvclock-abi.h> 30 #include <asm/desc.h> 31 #include <asm/mtrr.h> 32 #include <asm/msr-index.h> 33 #include <asm/asm.h> 34 #include <asm/kvm_page_track.h> 35 #include <asm/kvm_vcpu_regs.h> 36 #include <asm/hyperv-tlfs.h> 37 38 #define __KVM_HAVE_ARCH_VCPU_DEBUGFS 39 40 #define KVM_MAX_VCPUS 1024 41 #define KVM_SOFT_MAX_VCPUS 710 42 43 /* 44 * In x86, the VCPU ID corresponds to the APIC ID, and APIC IDs 45 * might be larger than the actual number of VCPUs because the 46 * APIC ID encodes CPU topology information. 47 * 48 * In the worst case, we'll need less than one extra bit for the 49 * Core ID, and less than one extra bit for the Package (Die) ID, 50 * so ratio of 4 should be enough. 51 */ 52 #define KVM_VCPU_ID_RATIO 4 53 #define KVM_MAX_VCPU_IDS (KVM_MAX_VCPUS * KVM_VCPU_ID_RATIO) 54 55 /* memory slots that are not exposed to userspace */ 56 #define KVM_PRIVATE_MEM_SLOTS 3 57 58 #define KVM_HALT_POLL_NS_DEFAULT 200000 59 60 #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS 61 62 #define KVM_DIRTY_LOG_MANUAL_CAPS (KVM_DIRTY_LOG_MANUAL_PROTECT_ENABLE | \ 63 KVM_DIRTY_LOG_INITIALLY_SET) 64 65 #define KVM_BUS_LOCK_DETECTION_VALID_MODE (KVM_BUS_LOCK_DETECTION_OFF | \ 66 KVM_BUS_LOCK_DETECTION_EXIT) 67 68 /* x86-specific vcpu->requests bit members */ 69 #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0) 70 #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1) 71 #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2) 72 #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3) 73 #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4) 74 #define KVM_REQ_LOAD_MMU_PGD KVM_ARCH_REQ(5) 75 #define KVM_REQ_EVENT KVM_ARCH_REQ(6) 76 #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7) 77 #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8) 78 #define KVM_REQ_NMI KVM_ARCH_REQ(9) 79 #define KVM_REQ_PMU KVM_ARCH_REQ(10) 80 #define KVM_REQ_PMI KVM_ARCH_REQ(11) 81 #define KVM_REQ_SMI KVM_ARCH_REQ(12) 82 #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13) 83 #define KVM_REQ_MCLOCK_INPROGRESS \ 84 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) 85 #define KVM_REQ_SCAN_IOAPIC \ 86 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) 87 #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16) 88 #define KVM_REQ_APIC_PAGE_RELOAD \ 89 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) 90 #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18) 91 #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19) 92 #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20) 93 #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21) 94 #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22) 95 #define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23) 96 #define KVM_REQ_GET_NESTED_STATE_PAGES KVM_ARCH_REQ(24) 97 #define KVM_REQ_APICV_UPDATE \ 98 KVM_ARCH_REQ_FLAGS(25, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) 99 #define KVM_REQ_TLB_FLUSH_CURRENT KVM_ARCH_REQ(26) 100 #define KVM_REQ_TLB_FLUSH_GUEST \ 101 KVM_ARCH_REQ_FLAGS(27, KVM_REQUEST_NO_WAKEUP) 102 #define KVM_REQ_APF_READY KVM_ARCH_REQ(28) 103 #define KVM_REQ_MSR_FILTER_CHANGED KVM_ARCH_REQ(29) 104 #define KVM_REQ_UPDATE_CPU_DIRTY_LOGGING \ 105 KVM_ARCH_REQ_FLAGS(30, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP) 106 107 #define CR0_RESERVED_BITS \ 108 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \ 109 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \ 110 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG)) 111 112 #define CR4_RESERVED_BITS \ 113 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\ 114 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \ 115 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \ 116 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \ 117 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \ 118 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP)) 119 120 #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR) 121 122 123 124 #define INVALID_PAGE (~(hpa_t)0) 125 #define VALID_PAGE(x) ((x) != INVALID_PAGE) 126 127 #define UNMAPPED_GVA (~(gpa_t)0) 128 #define INVALID_GPA (~(gpa_t)0) 129 130 /* KVM Hugepage definitions for x86 */ 131 #define KVM_MAX_HUGEPAGE_LEVEL PG_LEVEL_1G 132 #define KVM_NR_PAGE_SIZES (KVM_MAX_HUGEPAGE_LEVEL - PG_LEVEL_4K + 1) 133 #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9) 134 #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x)) 135 #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x)) 136 #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1)) 137 #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE) 138 139 #define KVM_PERMILLE_MMU_PAGES 20 140 #define KVM_MIN_ALLOC_MMU_PAGES 64UL 141 #define KVM_MMU_HASH_SHIFT 12 142 #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT) 143 #define KVM_MIN_FREE_MMU_PAGES 5 144 #define KVM_REFILL_PAGES 25 145 #define KVM_MAX_CPUID_ENTRIES 256 146 #define KVM_NR_FIXED_MTRR_REGION 88 147 #define KVM_NR_VAR_MTRR 8 148 149 #define ASYNC_PF_PER_VCPU 64 150 151 enum kvm_reg { 152 VCPU_REGS_RAX = __VCPU_REGS_RAX, 153 VCPU_REGS_RCX = __VCPU_REGS_RCX, 154 VCPU_REGS_RDX = __VCPU_REGS_RDX, 155 VCPU_REGS_RBX = __VCPU_REGS_RBX, 156 VCPU_REGS_RSP = __VCPU_REGS_RSP, 157 VCPU_REGS_RBP = __VCPU_REGS_RBP, 158 VCPU_REGS_RSI = __VCPU_REGS_RSI, 159 VCPU_REGS_RDI = __VCPU_REGS_RDI, 160 #ifdef CONFIG_X86_64 161 VCPU_REGS_R8 = __VCPU_REGS_R8, 162 VCPU_REGS_R9 = __VCPU_REGS_R9, 163 VCPU_REGS_R10 = __VCPU_REGS_R10, 164 VCPU_REGS_R11 = __VCPU_REGS_R11, 165 VCPU_REGS_R12 = __VCPU_REGS_R12, 166 VCPU_REGS_R13 = __VCPU_REGS_R13, 167 VCPU_REGS_R14 = __VCPU_REGS_R14, 168 VCPU_REGS_R15 = __VCPU_REGS_R15, 169 #endif 170 VCPU_REGS_RIP, 171 NR_VCPU_REGS, 172 173 VCPU_EXREG_PDPTR = NR_VCPU_REGS, 174 VCPU_EXREG_CR0, 175 VCPU_EXREG_CR3, 176 VCPU_EXREG_CR4, 177 VCPU_EXREG_RFLAGS, 178 VCPU_EXREG_SEGMENTS, 179 VCPU_EXREG_EXIT_INFO_1, 180 VCPU_EXREG_EXIT_INFO_2, 181 }; 182 183 enum { 184 VCPU_SREG_ES, 185 VCPU_SREG_CS, 186 VCPU_SREG_SS, 187 VCPU_SREG_DS, 188 VCPU_SREG_FS, 189 VCPU_SREG_GS, 190 VCPU_SREG_TR, 191 VCPU_SREG_LDTR, 192 }; 193 194 enum exit_fastpath_completion { 195 EXIT_FASTPATH_NONE, 196 EXIT_FASTPATH_REENTER_GUEST, 197 EXIT_FASTPATH_EXIT_HANDLED, 198 }; 199 typedef enum exit_fastpath_completion fastpath_t; 200 201 struct x86_emulate_ctxt; 202 struct x86_exception; 203 enum x86_intercept; 204 enum x86_intercept_stage; 205 206 #define KVM_NR_DB_REGS 4 207 208 #define DR6_BUS_LOCK (1 << 11) 209 #define DR6_BD (1 << 13) 210 #define DR6_BS (1 << 14) 211 #define DR6_BT (1 << 15) 212 #define DR6_RTM (1 << 16) 213 /* 214 * DR6_ACTIVE_LOW combines fixed-1 and active-low bits. 215 * We can regard all the bits in DR6_FIXED_1 as active_low bits; 216 * they will never be 0 for now, but when they are defined 217 * in the future it will require no code change. 218 * 219 * DR6_ACTIVE_LOW is also used as the init/reset value for DR6. 220 */ 221 #define DR6_ACTIVE_LOW 0xffff0ff0 222 #define DR6_VOLATILE 0x0001e80f 223 #define DR6_FIXED_1 (DR6_ACTIVE_LOW & ~DR6_VOLATILE) 224 225 #define DR7_BP_EN_MASK 0x000000ff 226 #define DR7_GE (1 << 9) 227 #define DR7_GD (1 << 13) 228 #define DR7_FIXED_1 0x00000400 229 #define DR7_VOLATILE 0xffff2bff 230 231 #define KVM_GUESTDBG_VALID_MASK \ 232 (KVM_GUESTDBG_ENABLE | \ 233 KVM_GUESTDBG_SINGLESTEP | \ 234 KVM_GUESTDBG_USE_HW_BP | \ 235 KVM_GUESTDBG_USE_SW_BP | \ 236 KVM_GUESTDBG_INJECT_BP | \ 237 KVM_GUESTDBG_INJECT_DB | \ 238 KVM_GUESTDBG_BLOCKIRQ) 239 240 241 #define PFERR_PRESENT_BIT 0 242 #define PFERR_WRITE_BIT 1 243 #define PFERR_USER_BIT 2 244 #define PFERR_RSVD_BIT 3 245 #define PFERR_FETCH_BIT 4 246 #define PFERR_PK_BIT 5 247 #define PFERR_SGX_BIT 15 248 #define PFERR_GUEST_FINAL_BIT 32 249 #define PFERR_GUEST_PAGE_BIT 33 250 251 #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT) 252 #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT) 253 #define PFERR_USER_MASK (1U << PFERR_USER_BIT) 254 #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT) 255 #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT) 256 #define PFERR_PK_MASK (1U << PFERR_PK_BIT) 257 #define PFERR_SGX_MASK (1U << PFERR_SGX_BIT) 258 #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT) 259 #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT) 260 261 #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \ 262 PFERR_WRITE_MASK | \ 263 PFERR_PRESENT_MASK) 264 265 /* apic attention bits */ 266 #define KVM_APIC_CHECK_VAPIC 0 267 /* 268 * The following bit is set with PV-EOI, unset on EOI. 269 * We detect PV-EOI changes by guest by comparing 270 * this bit with PV-EOI in guest memory. 271 * See the implementation in apic_update_pv_eoi. 272 */ 273 #define KVM_APIC_PV_EOI_PENDING 1 274 275 struct kvm_kernel_irq_routing_entry; 276 277 /* 278 * kvm_mmu_page_role tracks the properties of a shadow page (where shadow page 279 * also includes TDP pages) to determine whether or not a page can be used in 280 * the given MMU context. This is a subset of the overall kvm_mmu_role to 281 * minimize the size of kvm_memory_slot.arch.gfn_track, i.e. allows allocating 282 * 2 bytes per gfn instead of 4 bytes per gfn. 283 * 284 * Indirect upper-level shadow pages are tracked for write-protection via 285 * gfn_track. As above, gfn_track is a 16 bit counter, so KVM must not create 286 * more than 2^16-1 upper-level shadow pages at a single gfn, otherwise 287 * gfn_track will overflow and explosions will ensure. 288 * 289 * A unique shadow page (SP) for a gfn is created if and only if an existing SP 290 * cannot be reused. The ability to reuse a SP is tracked by its role, which 291 * incorporates various mode bits and properties of the SP. Roughly speaking, 292 * the number of unique SPs that can theoretically be created is 2^n, where n 293 * is the number of bits that are used to compute the role. 294 * 295 * But, even though there are 18 bits in the mask below, not all combinations 296 * of modes and flags are possible. The maximum number of possible upper-level 297 * shadow pages for a single gfn is in the neighborhood of 2^13. 298 * 299 * - invalid shadow pages are not accounted. 300 * - level is effectively limited to four combinations, not 16 as the number 301 * bits would imply, as 4k SPs are not tracked (allowed to go unsync). 302 * - level is effectively unused for non-PAE paging because there is exactly 303 * one upper level (see 4k SP exception above). 304 * - quadrant is used only for non-PAE paging and is exclusive with 305 * gpte_is_8_bytes. 306 * - execonly and ad_disabled are used only for nested EPT, which makes it 307 * exclusive with quadrant. 308 */ 309 union kvm_mmu_page_role { 310 u32 word; 311 struct { 312 unsigned level:4; 313 unsigned gpte_is_8_bytes:1; 314 unsigned quadrant:2; 315 unsigned direct:1; 316 unsigned access:3; 317 unsigned invalid:1; 318 unsigned efer_nx:1; 319 unsigned cr0_wp:1; 320 unsigned smep_andnot_wp:1; 321 unsigned smap_andnot_wp:1; 322 unsigned ad_disabled:1; 323 unsigned guest_mode:1; 324 unsigned :6; 325 326 /* 327 * This is left at the top of the word so that 328 * kvm_memslots_for_spte_role can extract it with a 329 * simple shift. While there is room, give it a whole 330 * byte so it is also faster to load it from memory. 331 */ 332 unsigned smm:8; 333 }; 334 }; 335 336 /* 337 * kvm_mmu_extended_role complements kvm_mmu_page_role, tracking properties 338 * relevant to the current MMU configuration. When loading CR0, CR4, or EFER, 339 * including on nested transitions, if nothing in the full role changes then 340 * MMU re-configuration can be skipped. @valid bit is set on first usage so we 341 * don't treat all-zero structure as valid data. 342 * 343 * The properties that are tracked in the extended role but not the page role 344 * are for things that either (a) do not affect the validity of the shadow page 345 * or (b) are indirectly reflected in the shadow page's role. For example, 346 * CR4.PKE only affects permission checks for software walks of the guest page 347 * tables (because KVM doesn't support Protection Keys with shadow paging), and 348 * CR0.PG, CR4.PAE, and CR4.PSE are indirectly reflected in role.level. 349 * 350 * Note, SMEP and SMAP are not redundant with sm*p_andnot_wp in the page role. 351 * If CR0.WP=1, KVM can reuse shadow pages for the guest regardless of SMEP and 352 * SMAP, but the MMU's permission checks for software walks need to be SMEP and 353 * SMAP aware regardless of CR0.WP. 354 */ 355 union kvm_mmu_extended_role { 356 u32 word; 357 struct { 358 unsigned int valid:1; 359 unsigned int execonly:1; 360 unsigned int cr0_pg:1; 361 unsigned int cr4_pae:1; 362 unsigned int cr4_pse:1; 363 unsigned int cr4_pke:1; 364 unsigned int cr4_smap:1; 365 unsigned int cr4_smep:1; 366 unsigned int cr4_la57:1; 367 }; 368 }; 369 370 union kvm_mmu_role { 371 u64 as_u64; 372 struct { 373 union kvm_mmu_page_role base; 374 union kvm_mmu_extended_role ext; 375 }; 376 }; 377 378 struct kvm_rmap_head { 379 unsigned long val; 380 }; 381 382 struct kvm_pio_request { 383 unsigned long linear_rip; 384 unsigned long count; 385 int in; 386 int port; 387 int size; 388 }; 389 390 #define PT64_ROOT_MAX_LEVEL 5 391 392 struct rsvd_bits_validate { 393 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL]; 394 u64 bad_mt_xwr; 395 }; 396 397 struct kvm_mmu_root_info { 398 gpa_t pgd; 399 hpa_t hpa; 400 }; 401 402 #define KVM_MMU_ROOT_INFO_INVALID \ 403 ((struct kvm_mmu_root_info) { .pgd = INVALID_PAGE, .hpa = INVALID_PAGE }) 404 405 #define KVM_MMU_NUM_PREV_ROOTS 3 406 407 #define KVM_HAVE_MMU_RWLOCK 408 409 struct kvm_mmu_page; 410 struct kvm_page_fault; 411 412 /* 413 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit, 414 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the 415 * current mmu mode. 416 */ 417 struct kvm_mmu { 418 unsigned long (*get_guest_pgd)(struct kvm_vcpu *vcpu); 419 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index); 420 int (*page_fault)(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault); 421 void (*inject_page_fault)(struct kvm_vcpu *vcpu, 422 struct x86_exception *fault); 423 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gpa_t gva_or_gpa, 424 u32 access, struct x86_exception *exception); 425 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access, 426 struct x86_exception *exception); 427 int (*sync_page)(struct kvm_vcpu *vcpu, 428 struct kvm_mmu_page *sp); 429 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa); 430 hpa_t root_hpa; 431 gpa_t root_pgd; 432 union kvm_mmu_role mmu_role; 433 u8 root_level; 434 u8 shadow_root_level; 435 u8 ept_ad; 436 bool direct_map; 437 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS]; 438 439 /* 440 * Bitmap; bit set = permission fault 441 * Byte index: page fault error code [4:1] 442 * Bit index: pte permissions in ACC_* format 443 */ 444 u8 permissions[16]; 445 446 /* 447 * The pkru_mask indicates if protection key checks are needed. It 448 * consists of 16 domains indexed by page fault error code bits [4:1], 449 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables. 450 * Each domain has 2 bits which are ANDed with AD and WD from PKRU. 451 */ 452 u32 pkru_mask; 453 454 u64 *pae_root; 455 u64 *pml4_root; 456 u64 *pml5_root; 457 458 /* 459 * check zero bits on shadow page table entries, these 460 * bits include not only hardware reserved bits but also 461 * the bits spte never used. 462 */ 463 struct rsvd_bits_validate shadow_zero_check; 464 465 struct rsvd_bits_validate guest_rsvd_check; 466 467 u64 pdptrs[4]; /* pae */ 468 }; 469 470 struct kvm_tlb_range { 471 u64 start_gfn; 472 u64 pages; 473 }; 474 475 enum pmc_type { 476 KVM_PMC_GP = 0, 477 KVM_PMC_FIXED, 478 }; 479 480 struct kvm_pmc { 481 enum pmc_type type; 482 u8 idx; 483 u64 counter; 484 u64 eventsel; 485 struct perf_event *perf_event; 486 struct kvm_vcpu *vcpu; 487 /* 488 * eventsel value for general purpose counters, 489 * ctrl value for fixed counters. 490 */ 491 u64 current_config; 492 bool is_paused; 493 }; 494 495 struct kvm_pmu { 496 unsigned nr_arch_gp_counters; 497 unsigned nr_arch_fixed_counters; 498 unsigned available_event_types; 499 u64 fixed_ctr_ctrl; 500 u64 global_ctrl; 501 u64 global_status; 502 u64 counter_bitmask[2]; 503 u64 global_ctrl_mask; 504 u64 global_ovf_ctrl_mask; 505 u64 reserved_bits; 506 u8 version; 507 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC]; 508 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED]; 509 struct irq_work irq_work; 510 DECLARE_BITMAP(reprogram_pmi, X86_PMC_IDX_MAX); 511 DECLARE_BITMAP(all_valid_pmc_idx, X86_PMC_IDX_MAX); 512 DECLARE_BITMAP(pmc_in_use, X86_PMC_IDX_MAX); 513 514 /* 515 * The gate to release perf_events not marked in 516 * pmc_in_use only once in a vcpu time slice. 517 */ 518 bool need_cleanup; 519 520 /* 521 * The total number of programmed perf_events and it helps to avoid 522 * redundant check before cleanup if guest don't use vPMU at all. 523 */ 524 u8 event_count; 525 }; 526 527 struct kvm_pmu_ops; 528 529 enum { 530 KVM_DEBUGREG_BP_ENABLED = 1, 531 KVM_DEBUGREG_WONT_EXIT = 2, 532 }; 533 534 struct kvm_mtrr_range { 535 u64 base; 536 u64 mask; 537 struct list_head node; 538 }; 539 540 struct kvm_mtrr { 541 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR]; 542 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION]; 543 u64 deftype; 544 545 struct list_head head; 546 }; 547 548 /* Hyper-V SynIC timer */ 549 struct kvm_vcpu_hv_stimer { 550 struct hrtimer timer; 551 int index; 552 union hv_stimer_config config; 553 u64 count; 554 u64 exp_time; 555 struct hv_message msg; 556 bool msg_pending; 557 }; 558 559 /* Hyper-V synthetic interrupt controller (SynIC)*/ 560 struct kvm_vcpu_hv_synic { 561 u64 version; 562 u64 control; 563 u64 msg_page; 564 u64 evt_page; 565 atomic64_t sint[HV_SYNIC_SINT_COUNT]; 566 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT]; 567 DECLARE_BITMAP(auto_eoi_bitmap, 256); 568 DECLARE_BITMAP(vec_bitmap, 256); 569 bool active; 570 bool dont_zero_synic_pages; 571 }; 572 573 /* Hyper-V per vcpu emulation context */ 574 struct kvm_vcpu_hv { 575 struct kvm_vcpu *vcpu; 576 u32 vp_index; 577 u64 hv_vapic; 578 s64 runtime_offset; 579 struct kvm_vcpu_hv_synic synic; 580 struct kvm_hyperv_exit exit; 581 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT]; 582 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT); 583 bool enforce_cpuid; 584 struct { 585 u32 features_eax; /* HYPERV_CPUID_FEATURES.EAX */ 586 u32 features_ebx; /* HYPERV_CPUID_FEATURES.EBX */ 587 u32 features_edx; /* HYPERV_CPUID_FEATURES.EDX */ 588 u32 enlightenments_eax; /* HYPERV_CPUID_ENLIGHTMENT_INFO.EAX */ 589 u32 enlightenments_ebx; /* HYPERV_CPUID_ENLIGHTMENT_INFO.EBX */ 590 u32 syndbg_cap_eax; /* HYPERV_CPUID_SYNDBG_PLATFORM_CAPABILITIES.EAX */ 591 } cpuid_cache; 592 }; 593 594 /* Xen HVM per vcpu emulation context */ 595 struct kvm_vcpu_xen { 596 u64 hypercall_rip; 597 u32 current_runstate; 598 bool vcpu_info_set; 599 bool vcpu_time_info_set; 600 bool runstate_set; 601 struct gfn_to_hva_cache vcpu_info_cache; 602 struct gfn_to_hva_cache vcpu_time_info_cache; 603 struct gfn_to_hva_cache runstate_cache; 604 u64 last_steal; 605 u64 runstate_entry_time; 606 u64 runstate_times[4]; 607 }; 608 609 struct kvm_vcpu_arch { 610 /* 611 * rip and regs accesses must go through 612 * kvm_{register,rip}_{read,write} functions. 613 */ 614 unsigned long regs[NR_VCPU_REGS]; 615 u32 regs_avail; 616 u32 regs_dirty; 617 618 unsigned long cr0; 619 unsigned long cr0_guest_owned_bits; 620 unsigned long cr2; 621 unsigned long cr3; 622 unsigned long cr4; 623 unsigned long cr4_guest_owned_bits; 624 unsigned long cr4_guest_rsvd_bits; 625 unsigned long cr8; 626 u32 host_pkru; 627 u32 pkru; 628 u32 hflags; 629 u64 efer; 630 u64 apic_base; 631 struct kvm_lapic *apic; /* kernel irqchip context */ 632 bool apicv_active; 633 bool load_eoi_exitmap_pending; 634 DECLARE_BITMAP(ioapic_handled_vectors, 256); 635 unsigned long apic_attention; 636 int32_t apic_arb_prio; 637 int mp_state; 638 u64 ia32_misc_enable_msr; 639 u64 smbase; 640 u64 smi_count; 641 bool tpr_access_reporting; 642 bool xsaves_enabled; 643 u64 ia32_xss; 644 u64 microcode_version; 645 u64 arch_capabilities; 646 u64 perf_capabilities; 647 648 /* 649 * Paging state of the vcpu 650 * 651 * If the vcpu runs in guest mode with two level paging this still saves 652 * the paging mode of the l1 guest. This context is always used to 653 * handle faults. 654 */ 655 struct kvm_mmu *mmu; 656 657 /* Non-nested MMU for L1 */ 658 struct kvm_mmu root_mmu; 659 660 /* L1 MMU when running nested */ 661 struct kvm_mmu guest_mmu; 662 663 /* 664 * Paging state of an L2 guest (used for nested npt) 665 * 666 * This context will save all necessary information to walk page tables 667 * of an L2 guest. This context is only initialized for page table 668 * walking and not for faulting since we never handle l2 page faults on 669 * the host. 670 */ 671 struct kvm_mmu nested_mmu; 672 673 /* 674 * Pointer to the mmu context currently used for 675 * gva_to_gpa translations. 676 */ 677 struct kvm_mmu *walk_mmu; 678 679 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache; 680 struct kvm_mmu_memory_cache mmu_shadow_page_cache; 681 struct kvm_mmu_memory_cache mmu_gfn_array_cache; 682 struct kvm_mmu_memory_cache mmu_page_header_cache; 683 684 /* 685 * QEMU userspace and the guest each have their own FPU state. 686 * In vcpu_run, we switch between the user and guest FPU contexts. 687 * While running a VCPU, the VCPU thread will have the guest FPU 688 * context. 689 * 690 * Note that while the PKRU state lives inside the fpu registers, 691 * it is switched out separately at VMENTER and VMEXIT time. The 692 * "guest_fpstate" state here contains the guest FPU context, with the 693 * host PRKU bits. 694 */ 695 struct fpu_guest guest_fpu; 696 697 u64 xcr0; 698 u64 guest_supported_xcr0; 699 700 struct kvm_pio_request pio; 701 void *pio_data; 702 void *sev_pio_data; 703 unsigned sev_pio_count; 704 705 u8 event_exit_inst_len; 706 707 struct kvm_queued_exception { 708 bool pending; 709 bool injected; 710 bool has_error_code; 711 u8 nr; 712 u32 error_code; 713 unsigned long payload; 714 bool has_payload; 715 u8 nested_apf; 716 } exception; 717 718 struct kvm_queued_interrupt { 719 bool injected; 720 bool soft; 721 u8 nr; 722 } interrupt; 723 724 int halt_request; /* real mode on Intel only */ 725 726 int cpuid_nent; 727 struct kvm_cpuid_entry2 *cpuid_entries; 728 729 u64 reserved_gpa_bits; 730 int maxphyaddr; 731 732 /* emulate context */ 733 734 struct x86_emulate_ctxt *emulate_ctxt; 735 bool emulate_regs_need_sync_to_vcpu; 736 bool emulate_regs_need_sync_from_vcpu; 737 int (*complete_userspace_io)(struct kvm_vcpu *vcpu); 738 739 gpa_t time; 740 struct pvclock_vcpu_time_info hv_clock; 741 unsigned int hw_tsc_khz; 742 struct gfn_to_hva_cache pv_time; 743 bool pv_time_enabled; 744 /* set guest stopped flag in pvclock flags field */ 745 bool pvclock_set_guest_stopped_request; 746 747 struct { 748 u8 preempted; 749 u64 msr_val; 750 u64 last_steal; 751 struct gfn_to_pfn_cache cache; 752 } st; 753 754 u64 l1_tsc_offset; 755 u64 tsc_offset; /* current tsc offset */ 756 u64 last_guest_tsc; 757 u64 last_host_tsc; 758 u64 tsc_offset_adjustment; 759 u64 this_tsc_nsec; 760 u64 this_tsc_write; 761 u64 this_tsc_generation; 762 bool tsc_catchup; 763 bool tsc_always_catchup; 764 s8 virtual_tsc_shift; 765 u32 virtual_tsc_mult; 766 u32 virtual_tsc_khz; 767 s64 ia32_tsc_adjust_msr; 768 u64 msr_ia32_power_ctl; 769 u64 l1_tsc_scaling_ratio; 770 u64 tsc_scaling_ratio; /* current scaling ratio */ 771 772 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */ 773 unsigned nmi_pending; /* NMI queued after currently running handler */ 774 bool nmi_injected; /* Trying to inject an NMI this entry */ 775 bool smi_pending; /* SMI queued after currently running handler */ 776 777 struct kvm_mtrr mtrr_state; 778 u64 pat; 779 780 unsigned switch_db_regs; 781 unsigned long db[KVM_NR_DB_REGS]; 782 unsigned long dr6; 783 unsigned long dr7; 784 unsigned long eff_db[KVM_NR_DB_REGS]; 785 unsigned long guest_debug_dr7; 786 u64 msr_platform_info; 787 u64 msr_misc_features_enables; 788 789 u64 mcg_cap; 790 u64 mcg_status; 791 u64 mcg_ctl; 792 u64 mcg_ext_ctl; 793 u64 *mce_banks; 794 795 /* Cache MMIO info */ 796 u64 mmio_gva; 797 unsigned mmio_access; 798 gfn_t mmio_gfn; 799 u64 mmio_gen; 800 801 struct kvm_pmu pmu; 802 803 /* used for guest single stepping over the given code position */ 804 unsigned long singlestep_rip; 805 806 bool hyperv_enabled; 807 struct kvm_vcpu_hv *hyperv; 808 struct kvm_vcpu_xen xen; 809 810 cpumask_var_t wbinvd_dirty_mask; 811 812 unsigned long last_retry_eip; 813 unsigned long last_retry_addr; 814 815 struct { 816 bool halted; 817 gfn_t gfns[ASYNC_PF_PER_VCPU]; 818 struct gfn_to_hva_cache data; 819 u64 msr_en_val; /* MSR_KVM_ASYNC_PF_EN */ 820 u64 msr_int_val; /* MSR_KVM_ASYNC_PF_INT */ 821 u16 vec; 822 u32 id; 823 bool send_user_only; 824 u32 host_apf_flags; 825 unsigned long nested_apf_token; 826 bool delivery_as_pf_vmexit; 827 bool pageready_pending; 828 } apf; 829 830 /* OSVW MSRs (AMD only) */ 831 struct { 832 u64 length; 833 u64 status; 834 } osvw; 835 836 struct { 837 u64 msr_val; 838 struct gfn_to_hva_cache data; 839 } pv_eoi; 840 841 u64 msr_kvm_poll_control; 842 843 /* 844 * Indicates the guest is trying to write a gfn that contains one or 845 * more of the PTEs used to translate the write itself, i.e. the access 846 * is changing its own translation in the guest page tables. KVM exits 847 * to userspace if emulation of the faulting instruction fails and this 848 * flag is set, as KVM cannot make forward progress. 849 * 850 * If emulation fails for a write to guest page tables, KVM unprotects 851 * (zaps) the shadow page for the target gfn and resumes the guest to 852 * retry the non-emulatable instruction (on hardware). Unprotecting the 853 * gfn doesn't allow forward progress for a self-changing access because 854 * doing so also zaps the translation for the gfn, i.e. retrying the 855 * instruction will hit a !PRESENT fault, which results in a new shadow 856 * page and sends KVM back to square one. 857 */ 858 bool write_fault_to_shadow_pgtable; 859 860 /* set at EPT violation at this point */ 861 unsigned long exit_qualification; 862 863 /* pv related host specific info */ 864 struct { 865 bool pv_unhalted; 866 } pv; 867 868 int pending_ioapic_eoi; 869 int pending_external_vector; 870 871 /* be preempted when it's in kernel-mode(cpl=0) */ 872 bool preempted_in_kernel; 873 874 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */ 875 bool l1tf_flush_l1d; 876 877 /* Host CPU on which VM-entry was most recently attempted */ 878 int last_vmentry_cpu; 879 880 /* AMD MSRC001_0015 Hardware Configuration */ 881 u64 msr_hwcr; 882 883 /* pv related cpuid info */ 884 struct { 885 /* 886 * value of the eax register in the KVM_CPUID_FEATURES CPUID 887 * leaf. 888 */ 889 u32 features; 890 891 /* 892 * indicates whether pv emulation should be disabled if features 893 * are not present in the guest's cpuid 894 */ 895 bool enforce; 896 } pv_cpuid; 897 898 /* Protected Guests */ 899 bool guest_state_protected; 900 901 /* 902 * Set when PDPTS were loaded directly by the userspace without 903 * reading the guest memory 904 */ 905 bool pdptrs_from_userspace; 906 907 #if IS_ENABLED(CONFIG_HYPERV) 908 hpa_t hv_root_tdp; 909 #endif 910 }; 911 912 struct kvm_lpage_info { 913 int disallow_lpage; 914 }; 915 916 struct kvm_arch_memory_slot { 917 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES]; 918 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1]; 919 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX]; 920 }; 921 922 /* 923 * We use as the mode the number of bits allocated in the LDR for the 924 * logical processor ID. It happens that these are all powers of two. 925 * This makes it is very easy to detect cases where the APICs are 926 * configured for multiple modes; in that case, we cannot use the map and 927 * hence cannot use kvm_irq_delivery_to_apic_fast either. 928 */ 929 #define KVM_APIC_MODE_XAPIC_CLUSTER 4 930 #define KVM_APIC_MODE_XAPIC_FLAT 8 931 #define KVM_APIC_MODE_X2APIC 16 932 933 struct kvm_apic_map { 934 struct rcu_head rcu; 935 u8 mode; 936 u32 max_apic_id; 937 union { 938 struct kvm_lapic *xapic_flat_map[8]; 939 struct kvm_lapic *xapic_cluster_map[16][4]; 940 }; 941 struct kvm_lapic *phys_map[]; 942 }; 943 944 /* Hyper-V synthetic debugger (SynDbg)*/ 945 struct kvm_hv_syndbg { 946 struct { 947 u64 control; 948 u64 status; 949 u64 send_page; 950 u64 recv_page; 951 u64 pending_page; 952 } control; 953 u64 options; 954 }; 955 956 /* Current state of Hyper-V TSC page clocksource */ 957 enum hv_tsc_page_status { 958 /* TSC page was not set up or disabled */ 959 HV_TSC_PAGE_UNSET = 0, 960 /* TSC page MSR was written by the guest, update pending */ 961 HV_TSC_PAGE_GUEST_CHANGED, 962 /* TSC page MSR was written by KVM userspace, update pending */ 963 HV_TSC_PAGE_HOST_CHANGED, 964 /* TSC page was properly set up and is currently active */ 965 HV_TSC_PAGE_SET, 966 /* TSC page is currently being updated and therefore is inactive */ 967 HV_TSC_PAGE_UPDATING, 968 /* TSC page was set up with an inaccessible GPA */ 969 HV_TSC_PAGE_BROKEN, 970 }; 971 972 /* Hyper-V emulation context */ 973 struct kvm_hv { 974 struct mutex hv_lock; 975 u64 hv_guest_os_id; 976 u64 hv_hypercall; 977 u64 hv_tsc_page; 978 enum hv_tsc_page_status hv_tsc_page_status; 979 980 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */ 981 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS]; 982 u64 hv_crash_ctl; 983 984 struct ms_hyperv_tsc_page tsc_ref; 985 986 struct idr conn_to_evt; 987 988 u64 hv_reenlightenment_control; 989 u64 hv_tsc_emulation_control; 990 u64 hv_tsc_emulation_status; 991 992 /* How many vCPUs have VP index != vCPU index */ 993 atomic_t num_mismatched_vp_indexes; 994 995 /* 996 * How many SynICs use 'AutoEOI' feature 997 * (protected by arch.apicv_update_lock) 998 */ 999 unsigned int synic_auto_eoi_used; 1000 1001 struct hv_partition_assist_pg *hv_pa_pg; 1002 struct kvm_hv_syndbg hv_syndbg; 1003 }; 1004 1005 struct msr_bitmap_range { 1006 u32 flags; 1007 u32 nmsrs; 1008 u32 base; 1009 unsigned long *bitmap; 1010 }; 1011 1012 /* Xen emulation context */ 1013 struct kvm_xen { 1014 bool long_mode; 1015 u8 upcall_vector; 1016 gfn_t shinfo_gfn; 1017 }; 1018 1019 enum kvm_irqchip_mode { 1020 KVM_IRQCHIP_NONE, 1021 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */ 1022 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */ 1023 }; 1024 1025 struct kvm_x86_msr_filter { 1026 u8 count; 1027 bool default_allow:1; 1028 struct msr_bitmap_range ranges[16]; 1029 }; 1030 1031 #define APICV_INHIBIT_REASON_DISABLE 0 1032 #define APICV_INHIBIT_REASON_HYPERV 1 1033 #define APICV_INHIBIT_REASON_NESTED 2 1034 #define APICV_INHIBIT_REASON_IRQWIN 3 1035 #define APICV_INHIBIT_REASON_PIT_REINJ 4 1036 #define APICV_INHIBIT_REASON_X2APIC 5 1037 1038 struct kvm_arch { 1039 unsigned long n_used_mmu_pages; 1040 unsigned long n_requested_mmu_pages; 1041 unsigned long n_max_mmu_pages; 1042 unsigned int indirect_shadow_pages; 1043 u8 mmu_valid_gen; 1044 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES]; 1045 struct list_head active_mmu_pages; 1046 struct list_head zapped_obsolete_pages; 1047 struct list_head lpage_disallowed_mmu_pages; 1048 struct kvm_page_track_notifier_node mmu_sp_tracker; 1049 struct kvm_page_track_notifier_head track_notifier_head; 1050 /* 1051 * Protects marking pages unsync during page faults, as TDP MMU page 1052 * faults only take mmu_lock for read. For simplicity, the unsync 1053 * pages lock is always taken when marking pages unsync regardless of 1054 * whether mmu_lock is held for read or write. 1055 */ 1056 spinlock_t mmu_unsync_pages_lock; 1057 1058 struct list_head assigned_dev_head; 1059 struct iommu_domain *iommu_domain; 1060 bool iommu_noncoherent; 1061 #define __KVM_HAVE_ARCH_NONCOHERENT_DMA 1062 atomic_t noncoherent_dma_count; 1063 #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE 1064 atomic_t assigned_device_count; 1065 struct kvm_pic *vpic; 1066 struct kvm_ioapic *vioapic; 1067 struct kvm_pit *vpit; 1068 atomic_t vapics_in_nmi_mode; 1069 struct mutex apic_map_lock; 1070 struct kvm_apic_map __rcu *apic_map; 1071 atomic_t apic_map_dirty; 1072 1073 /* Protects apic_access_memslot_enabled and apicv_inhibit_reasons */ 1074 struct rw_semaphore apicv_update_lock; 1075 1076 bool apic_access_memslot_enabled; 1077 unsigned long apicv_inhibit_reasons; 1078 1079 gpa_t wall_clock; 1080 1081 bool mwait_in_guest; 1082 bool hlt_in_guest; 1083 bool pause_in_guest; 1084 bool cstate_in_guest; 1085 1086 unsigned long irq_sources_bitmap; 1087 s64 kvmclock_offset; 1088 1089 /* 1090 * This also protects nr_vcpus_matched_tsc which is read from a 1091 * preemption-disabled region, so it must be a raw spinlock. 1092 */ 1093 raw_spinlock_t tsc_write_lock; 1094 u64 last_tsc_nsec; 1095 u64 last_tsc_write; 1096 u32 last_tsc_khz; 1097 u64 last_tsc_offset; 1098 u64 cur_tsc_nsec; 1099 u64 cur_tsc_write; 1100 u64 cur_tsc_offset; 1101 u64 cur_tsc_generation; 1102 int nr_vcpus_matched_tsc; 1103 1104 seqcount_raw_spinlock_t pvclock_sc; 1105 bool use_master_clock; 1106 u64 master_kernel_ns; 1107 u64 master_cycle_now; 1108 struct delayed_work kvmclock_update_work; 1109 struct delayed_work kvmclock_sync_work; 1110 1111 struct kvm_xen_hvm_config xen_hvm_config; 1112 1113 /* reads protected by irq_srcu, writes by irq_lock */ 1114 struct hlist_head mask_notifier_list; 1115 1116 struct kvm_hv hyperv; 1117 struct kvm_xen xen; 1118 1119 #ifdef CONFIG_KVM_MMU_AUDIT 1120 int audit_point; 1121 #endif 1122 1123 bool backwards_tsc_observed; 1124 bool boot_vcpu_runs_old_kvmclock; 1125 u32 bsp_vcpu_id; 1126 1127 u64 disabled_quirks; 1128 int cpu_dirty_logging_count; 1129 1130 enum kvm_irqchip_mode irqchip_mode; 1131 u8 nr_reserved_ioapic_pins; 1132 1133 bool disabled_lapic_found; 1134 1135 bool x2apic_format; 1136 bool x2apic_broadcast_quirk_disabled; 1137 1138 bool guest_can_read_msr_platform_info; 1139 bool exception_payload_enabled; 1140 1141 bool bus_lock_detection_enabled; 1142 /* 1143 * If exit_on_emulation_error is set, and the in-kernel instruction 1144 * emulator fails to emulate an instruction, allow userspace 1145 * the opportunity to look at it. 1146 */ 1147 bool exit_on_emulation_error; 1148 1149 /* Deflect RDMSR and WRMSR to user space when they trigger a #GP */ 1150 u32 user_space_msr_mask; 1151 struct kvm_x86_msr_filter __rcu *msr_filter; 1152 1153 u32 hypercall_exit_enabled; 1154 1155 /* Guest can access the SGX PROVISIONKEY. */ 1156 bool sgx_provisioning_allowed; 1157 1158 struct kvm_pmu_event_filter __rcu *pmu_event_filter; 1159 struct task_struct *nx_lpage_recovery_thread; 1160 1161 #ifdef CONFIG_X86_64 1162 /* 1163 * Whether the TDP MMU is enabled for this VM. This contains a 1164 * snapshot of the TDP MMU module parameter from when the VM was 1165 * created and remains unchanged for the life of the VM. If this is 1166 * true, TDP MMU handler functions will run for various MMU 1167 * operations. 1168 */ 1169 bool tdp_mmu_enabled; 1170 1171 /* 1172 * List of struct kvm_mmu_pages being used as roots. 1173 * All struct kvm_mmu_pages in the list should have 1174 * tdp_mmu_page set. 1175 * 1176 * For reads, this list is protected by: 1177 * the MMU lock in read mode + RCU or 1178 * the MMU lock in write mode 1179 * 1180 * For writes, this list is protected by: 1181 * the MMU lock in read mode + the tdp_mmu_pages_lock or 1182 * the MMU lock in write mode 1183 * 1184 * Roots will remain in the list until their tdp_mmu_root_count 1185 * drops to zero, at which point the thread that decremented the 1186 * count to zero should removed the root from the list and clean 1187 * it up, freeing the root after an RCU grace period. 1188 */ 1189 struct list_head tdp_mmu_roots; 1190 1191 /* 1192 * List of struct kvmp_mmu_pages not being used as roots. 1193 * All struct kvm_mmu_pages in the list should have 1194 * tdp_mmu_page set and a tdp_mmu_root_count of 0. 1195 */ 1196 struct list_head tdp_mmu_pages; 1197 1198 /* 1199 * Protects accesses to the following fields when the MMU lock 1200 * is held in read mode: 1201 * - tdp_mmu_roots (above) 1202 * - tdp_mmu_pages (above) 1203 * - the link field of struct kvm_mmu_pages used by the TDP MMU 1204 * - lpage_disallowed_mmu_pages 1205 * - the lpage_disallowed_link field of struct kvm_mmu_pages used 1206 * by the TDP MMU 1207 * It is acceptable, but not necessary, to acquire this lock when 1208 * the thread holds the MMU lock in write mode. 1209 */ 1210 spinlock_t tdp_mmu_pages_lock; 1211 #endif /* CONFIG_X86_64 */ 1212 1213 /* 1214 * If set, at least one shadow root has been allocated. This flag 1215 * is used as one input when determining whether certain memslot 1216 * related allocations are necessary. 1217 */ 1218 bool shadow_root_allocated; 1219 1220 #if IS_ENABLED(CONFIG_HYPERV) 1221 hpa_t hv_root_tdp; 1222 spinlock_t hv_root_tdp_lock; 1223 #endif 1224 }; 1225 1226 struct kvm_vm_stat { 1227 struct kvm_vm_stat_generic generic; 1228 u64 mmu_shadow_zapped; 1229 u64 mmu_pte_write; 1230 u64 mmu_pde_zapped; 1231 u64 mmu_flooded; 1232 u64 mmu_recycled; 1233 u64 mmu_cache_miss; 1234 u64 mmu_unsync; 1235 union { 1236 struct { 1237 atomic64_t pages_4k; 1238 atomic64_t pages_2m; 1239 atomic64_t pages_1g; 1240 }; 1241 atomic64_t pages[KVM_NR_PAGE_SIZES]; 1242 }; 1243 u64 nx_lpage_splits; 1244 u64 max_mmu_page_hash_collisions; 1245 u64 max_mmu_rmap_size; 1246 }; 1247 1248 struct kvm_vcpu_stat { 1249 struct kvm_vcpu_stat_generic generic; 1250 u64 pf_fixed; 1251 u64 pf_guest; 1252 u64 tlb_flush; 1253 u64 invlpg; 1254 1255 u64 exits; 1256 u64 io_exits; 1257 u64 mmio_exits; 1258 u64 signal_exits; 1259 u64 irq_window_exits; 1260 u64 nmi_window_exits; 1261 u64 l1d_flush; 1262 u64 halt_exits; 1263 u64 request_irq_exits; 1264 u64 irq_exits; 1265 u64 host_state_reload; 1266 u64 fpu_reload; 1267 u64 insn_emulation; 1268 u64 insn_emulation_fail; 1269 u64 hypercalls; 1270 u64 irq_injections; 1271 u64 nmi_injections; 1272 u64 req_event; 1273 u64 nested_run; 1274 u64 directed_yield_attempted; 1275 u64 directed_yield_successful; 1276 u64 guest_mode; 1277 }; 1278 1279 struct x86_instruction_info; 1280 1281 struct msr_data { 1282 bool host_initiated; 1283 u32 index; 1284 u64 data; 1285 }; 1286 1287 struct kvm_lapic_irq { 1288 u32 vector; 1289 u16 delivery_mode; 1290 u16 dest_mode; 1291 bool level; 1292 u16 trig_mode; 1293 u32 shorthand; 1294 u32 dest_id; 1295 bool msi_redir_hint; 1296 }; 1297 1298 static inline u16 kvm_lapic_irq_dest_mode(bool dest_mode_logical) 1299 { 1300 return dest_mode_logical ? APIC_DEST_LOGICAL : APIC_DEST_PHYSICAL; 1301 } 1302 1303 struct kvm_x86_ops { 1304 const char *name; 1305 1306 int (*hardware_enable)(void); 1307 void (*hardware_disable)(void); 1308 void (*hardware_unsetup)(void); 1309 bool (*cpu_has_accelerated_tpr)(void); 1310 bool (*has_emulated_msr)(struct kvm *kvm, u32 index); 1311 void (*vcpu_after_set_cpuid)(struct kvm_vcpu *vcpu); 1312 1313 unsigned int vm_size; 1314 int (*vm_init)(struct kvm *kvm); 1315 void (*vm_destroy)(struct kvm *kvm); 1316 1317 /* Create, but do not attach this VCPU */ 1318 int (*vcpu_create)(struct kvm_vcpu *vcpu); 1319 void (*vcpu_free)(struct kvm_vcpu *vcpu); 1320 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event); 1321 1322 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu); 1323 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu); 1324 void (*vcpu_put)(struct kvm_vcpu *vcpu); 1325 1326 void (*update_exception_bitmap)(struct kvm_vcpu *vcpu); 1327 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr); 1328 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr); 1329 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg); 1330 void (*get_segment)(struct kvm_vcpu *vcpu, 1331 struct kvm_segment *var, int seg); 1332 int (*get_cpl)(struct kvm_vcpu *vcpu); 1333 void (*set_segment)(struct kvm_vcpu *vcpu, 1334 struct kvm_segment *var, int seg); 1335 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l); 1336 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0); 1337 bool (*is_valid_cr4)(struct kvm_vcpu *vcpu, unsigned long cr0); 1338 void (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4); 1339 int (*set_efer)(struct kvm_vcpu *vcpu, u64 efer); 1340 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt); 1341 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt); 1342 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt); 1343 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt); 1344 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu); 1345 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value); 1346 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg); 1347 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu); 1348 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags); 1349 1350 void (*tlb_flush_all)(struct kvm_vcpu *vcpu); 1351 void (*tlb_flush_current)(struct kvm_vcpu *vcpu); 1352 int (*tlb_remote_flush)(struct kvm *kvm); 1353 int (*tlb_remote_flush_with_range)(struct kvm *kvm, 1354 struct kvm_tlb_range *range); 1355 1356 /* 1357 * Flush any TLB entries associated with the given GVA. 1358 * Does not need to flush GPA->HPA mappings. 1359 * Can potentially get non-canonical addresses through INVLPGs, which 1360 * the implementation may choose to ignore if appropriate. 1361 */ 1362 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr); 1363 1364 /* 1365 * Flush any TLB entries created by the guest. Like tlb_flush_gva(), 1366 * does not need to flush GPA->HPA mappings. 1367 */ 1368 void (*tlb_flush_guest)(struct kvm_vcpu *vcpu); 1369 1370 enum exit_fastpath_completion (*run)(struct kvm_vcpu *vcpu); 1371 int (*handle_exit)(struct kvm_vcpu *vcpu, 1372 enum exit_fastpath_completion exit_fastpath); 1373 int (*skip_emulated_instruction)(struct kvm_vcpu *vcpu); 1374 void (*update_emulated_instruction)(struct kvm_vcpu *vcpu); 1375 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask); 1376 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu); 1377 void (*patch_hypercall)(struct kvm_vcpu *vcpu, 1378 unsigned char *hypercall_addr); 1379 void (*set_irq)(struct kvm_vcpu *vcpu); 1380 void (*set_nmi)(struct kvm_vcpu *vcpu); 1381 void (*queue_exception)(struct kvm_vcpu *vcpu); 1382 void (*cancel_injection)(struct kvm_vcpu *vcpu); 1383 int (*interrupt_allowed)(struct kvm_vcpu *vcpu, bool for_injection); 1384 int (*nmi_allowed)(struct kvm_vcpu *vcpu, bool for_injection); 1385 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu); 1386 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked); 1387 void (*enable_nmi_window)(struct kvm_vcpu *vcpu); 1388 void (*enable_irq_window)(struct kvm_vcpu *vcpu); 1389 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr); 1390 bool (*check_apicv_inhibit_reasons)(ulong bit); 1391 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu); 1392 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr); 1393 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr); 1394 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu); 1395 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap); 1396 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu); 1397 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu); 1398 int (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector); 1399 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu); 1400 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr); 1401 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr); 1402 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio); 1403 1404 void (*load_mmu_pgd)(struct kvm_vcpu *vcpu, hpa_t root_hpa, 1405 int root_level); 1406 1407 bool (*has_wbinvd_exit)(void); 1408 1409 u64 (*get_l2_tsc_offset)(struct kvm_vcpu *vcpu); 1410 u64 (*get_l2_tsc_multiplier)(struct kvm_vcpu *vcpu); 1411 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset); 1412 void (*write_tsc_multiplier)(struct kvm_vcpu *vcpu, u64 multiplier); 1413 1414 /* 1415 * Retrieve somewhat arbitrary exit information. Intended to 1416 * be used only from within tracepoints or error paths. 1417 */ 1418 void (*get_exit_info)(struct kvm_vcpu *vcpu, u32 *reason, 1419 u64 *info1, u64 *info2, 1420 u32 *exit_int_info, u32 *exit_int_info_err_code); 1421 1422 int (*check_intercept)(struct kvm_vcpu *vcpu, 1423 struct x86_instruction_info *info, 1424 enum x86_intercept_stage stage, 1425 struct x86_exception *exception); 1426 void (*handle_exit_irqoff)(struct kvm_vcpu *vcpu); 1427 1428 void (*request_immediate_exit)(struct kvm_vcpu *vcpu); 1429 1430 void (*sched_in)(struct kvm_vcpu *kvm, int cpu); 1431 1432 /* 1433 * Size of the CPU's dirty log buffer, i.e. VMX's PML buffer. A zero 1434 * value indicates CPU dirty logging is unsupported or disabled. 1435 */ 1436 int cpu_dirty_log_size; 1437 void (*update_cpu_dirty_logging)(struct kvm_vcpu *vcpu); 1438 1439 /* pmu operations of sub-arch */ 1440 const struct kvm_pmu_ops *pmu_ops; 1441 const struct kvm_x86_nested_ops *nested_ops; 1442 1443 /* 1444 * Architecture specific hooks for vCPU blocking due to 1445 * HLT instruction. 1446 * Returns for .pre_block(): 1447 * - 0 means continue to block the vCPU. 1448 * - 1 means we cannot block the vCPU since some event 1449 * happens during this period, such as, 'ON' bit in 1450 * posted-interrupts descriptor is set. 1451 */ 1452 int (*pre_block)(struct kvm_vcpu *vcpu); 1453 void (*post_block)(struct kvm_vcpu *vcpu); 1454 1455 void (*vcpu_blocking)(struct kvm_vcpu *vcpu); 1456 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu); 1457 1458 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq, 1459 uint32_t guest_irq, bool set); 1460 void (*start_assignment)(struct kvm *kvm); 1461 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu); 1462 bool (*dy_apicv_has_pending_interrupt)(struct kvm_vcpu *vcpu); 1463 1464 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc, 1465 bool *expired); 1466 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu); 1467 1468 void (*setup_mce)(struct kvm_vcpu *vcpu); 1469 1470 int (*smi_allowed)(struct kvm_vcpu *vcpu, bool for_injection); 1471 int (*enter_smm)(struct kvm_vcpu *vcpu, char *smstate); 1472 int (*leave_smm)(struct kvm_vcpu *vcpu, const char *smstate); 1473 void (*enable_smi_window)(struct kvm_vcpu *vcpu); 1474 1475 int (*mem_enc_op)(struct kvm *kvm, void __user *argp); 1476 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp); 1477 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp); 1478 int (*vm_copy_enc_context_from)(struct kvm *kvm, unsigned int source_fd); 1479 1480 int (*get_msr_feature)(struct kvm_msr_entry *entry); 1481 1482 bool (*can_emulate_instruction)(struct kvm_vcpu *vcpu, void *insn, int insn_len); 1483 1484 bool (*apic_init_signal_blocked)(struct kvm_vcpu *vcpu); 1485 int (*enable_direct_tlbflush)(struct kvm_vcpu *vcpu); 1486 1487 void (*migrate_timers)(struct kvm_vcpu *vcpu); 1488 void (*msr_filter_changed)(struct kvm_vcpu *vcpu); 1489 int (*complete_emulated_msr)(struct kvm_vcpu *vcpu, int err); 1490 1491 void (*vcpu_deliver_sipi_vector)(struct kvm_vcpu *vcpu, u8 vector); 1492 }; 1493 1494 struct kvm_x86_nested_ops { 1495 int (*check_events)(struct kvm_vcpu *vcpu); 1496 bool (*hv_timer_pending)(struct kvm_vcpu *vcpu); 1497 void (*triple_fault)(struct kvm_vcpu *vcpu); 1498 int (*get_state)(struct kvm_vcpu *vcpu, 1499 struct kvm_nested_state __user *user_kvm_nested_state, 1500 unsigned user_data_size); 1501 int (*set_state)(struct kvm_vcpu *vcpu, 1502 struct kvm_nested_state __user *user_kvm_nested_state, 1503 struct kvm_nested_state *kvm_state); 1504 bool (*get_nested_state_pages)(struct kvm_vcpu *vcpu); 1505 int (*write_log_dirty)(struct kvm_vcpu *vcpu, gpa_t l2_gpa); 1506 1507 int (*enable_evmcs)(struct kvm_vcpu *vcpu, 1508 uint16_t *vmcs_version); 1509 uint16_t (*get_evmcs_version)(struct kvm_vcpu *vcpu); 1510 }; 1511 1512 struct kvm_x86_init_ops { 1513 int (*cpu_has_kvm_support)(void); 1514 int (*disabled_by_bios)(void); 1515 int (*check_processor_compatibility)(void); 1516 int (*hardware_setup)(void); 1517 1518 struct kvm_x86_ops *runtime_ops; 1519 }; 1520 1521 struct kvm_arch_async_pf { 1522 u32 token; 1523 gfn_t gfn; 1524 unsigned long cr3; 1525 bool direct_map; 1526 }; 1527 1528 extern u32 __read_mostly kvm_nr_uret_msrs; 1529 extern u64 __read_mostly host_efer; 1530 extern bool __read_mostly allow_smaller_maxphyaddr; 1531 extern bool __read_mostly enable_apicv; 1532 extern struct kvm_x86_ops kvm_x86_ops; 1533 1534 #define KVM_X86_OP(func) \ 1535 DECLARE_STATIC_CALL(kvm_x86_##func, *(((struct kvm_x86_ops *)0)->func)); 1536 #define KVM_X86_OP_NULL KVM_X86_OP 1537 #include <asm/kvm-x86-ops.h> 1538 1539 static inline void kvm_ops_static_call_update(void) 1540 { 1541 #define KVM_X86_OP(func) \ 1542 static_call_update(kvm_x86_##func, kvm_x86_ops.func); 1543 #define KVM_X86_OP_NULL KVM_X86_OP 1544 #include <asm/kvm-x86-ops.h> 1545 } 1546 1547 #define __KVM_HAVE_ARCH_VM_ALLOC 1548 static inline struct kvm *kvm_arch_alloc_vm(void) 1549 { 1550 return __vmalloc(kvm_x86_ops.vm_size, GFP_KERNEL_ACCOUNT | __GFP_ZERO); 1551 } 1552 1553 #define __KVM_HAVE_ARCH_VM_FREE 1554 void kvm_arch_free_vm(struct kvm *kvm); 1555 1556 #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB 1557 static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm) 1558 { 1559 if (kvm_x86_ops.tlb_remote_flush && 1560 !static_call(kvm_x86_tlb_remote_flush)(kvm)) 1561 return 0; 1562 else 1563 return -ENOTSUPP; 1564 } 1565 1566 int kvm_mmu_module_init(void); 1567 void kvm_mmu_module_exit(void); 1568 1569 void kvm_mmu_destroy(struct kvm_vcpu *vcpu); 1570 int kvm_mmu_create(struct kvm_vcpu *vcpu); 1571 void kvm_mmu_init_vm(struct kvm *kvm); 1572 void kvm_mmu_uninit_vm(struct kvm *kvm); 1573 1574 void kvm_mmu_after_set_cpuid(struct kvm_vcpu *vcpu); 1575 void kvm_mmu_reset_context(struct kvm_vcpu *vcpu); 1576 void kvm_mmu_slot_remove_write_access(struct kvm *kvm, 1577 const struct kvm_memory_slot *memslot, 1578 int start_level); 1579 void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm, 1580 const struct kvm_memory_slot *memslot); 1581 void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm, 1582 const struct kvm_memory_slot *memslot); 1583 void kvm_mmu_zap_all(struct kvm *kvm); 1584 void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, u64 gen); 1585 unsigned long kvm_mmu_calculate_default_mmu_pages(struct kvm *kvm); 1586 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned long kvm_nr_mmu_pages); 1587 1588 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3); 1589 1590 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa, 1591 const void *val, int bytes); 1592 1593 struct kvm_irq_mask_notifier { 1594 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked); 1595 int irq; 1596 struct hlist_node link; 1597 }; 1598 1599 void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq, 1600 struct kvm_irq_mask_notifier *kimn); 1601 void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq, 1602 struct kvm_irq_mask_notifier *kimn); 1603 void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin, 1604 bool mask); 1605 1606 extern bool tdp_enabled; 1607 1608 u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu); 1609 1610 /* control of guest tsc rate supported? */ 1611 extern bool kvm_has_tsc_control; 1612 /* maximum supported tsc_khz for guests */ 1613 extern u32 kvm_max_guest_tsc_khz; 1614 /* number of bits of the fractional part of the TSC scaling ratio */ 1615 extern u8 kvm_tsc_scaling_ratio_frac_bits; 1616 /* maximum allowed value of TSC scaling ratio */ 1617 extern u64 kvm_max_tsc_scaling_ratio; 1618 /* 1ull << kvm_tsc_scaling_ratio_frac_bits */ 1619 extern u64 kvm_default_tsc_scaling_ratio; 1620 /* bus lock detection supported? */ 1621 extern bool kvm_has_bus_lock_exit; 1622 1623 extern u64 kvm_mce_cap_supported; 1624 1625 /* 1626 * EMULTYPE_NO_DECODE - Set when re-emulating an instruction (after completing 1627 * userspace I/O) to indicate that the emulation context 1628 * should be reused as is, i.e. skip initialization of 1629 * emulation context, instruction fetch and decode. 1630 * 1631 * EMULTYPE_TRAP_UD - Set when emulating an intercepted #UD from hardware. 1632 * Indicates that only select instructions (tagged with 1633 * EmulateOnUD) should be emulated (to minimize the emulator 1634 * attack surface). See also EMULTYPE_TRAP_UD_FORCED. 1635 * 1636 * EMULTYPE_SKIP - Set when emulating solely to skip an instruction, i.e. to 1637 * decode the instruction length. For use *only* by 1638 * kvm_x86_ops.skip_emulated_instruction() implementations. 1639 * 1640 * EMULTYPE_ALLOW_RETRY_PF - Set when the emulator should resume the guest to 1641 * retry native execution under certain conditions, 1642 * Can only be set in conjunction with EMULTYPE_PF. 1643 * 1644 * EMULTYPE_TRAP_UD_FORCED - Set when emulating an intercepted #UD that was 1645 * triggered by KVM's magic "force emulation" prefix, 1646 * which is opt in via module param (off by default). 1647 * Bypasses EmulateOnUD restriction despite emulating 1648 * due to an intercepted #UD (see EMULTYPE_TRAP_UD). 1649 * Used to test the full emulator from userspace. 1650 * 1651 * EMULTYPE_VMWARE_GP - Set when emulating an intercepted #GP for VMware 1652 * backdoor emulation, which is opt in via module param. 1653 * VMware backdoor emulation handles select instructions 1654 * and reinjects the #GP for all other cases. 1655 * 1656 * EMULTYPE_PF - Set when emulating MMIO by way of an intercepted #PF, in which 1657 * case the CR2/GPA value pass on the stack is valid. 1658 */ 1659 #define EMULTYPE_NO_DECODE (1 << 0) 1660 #define EMULTYPE_TRAP_UD (1 << 1) 1661 #define EMULTYPE_SKIP (1 << 2) 1662 #define EMULTYPE_ALLOW_RETRY_PF (1 << 3) 1663 #define EMULTYPE_TRAP_UD_FORCED (1 << 4) 1664 #define EMULTYPE_VMWARE_GP (1 << 5) 1665 #define EMULTYPE_PF (1 << 6) 1666 1667 int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type); 1668 int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu, 1669 void *insn, int insn_len); 1670 void __kvm_prepare_emulation_failure_exit(struct kvm_vcpu *vcpu, 1671 u64 *data, u8 ndata); 1672 void kvm_prepare_emulation_failure_exit(struct kvm_vcpu *vcpu); 1673 1674 void kvm_enable_efer_bits(u64); 1675 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer); 1676 int __kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data, bool host_initiated); 1677 int kvm_get_msr(struct kvm_vcpu *vcpu, u32 index, u64 *data); 1678 int kvm_set_msr(struct kvm_vcpu *vcpu, u32 index, u64 data); 1679 int kvm_emulate_rdmsr(struct kvm_vcpu *vcpu); 1680 int kvm_emulate_wrmsr(struct kvm_vcpu *vcpu); 1681 int kvm_emulate_as_nop(struct kvm_vcpu *vcpu); 1682 int kvm_emulate_invd(struct kvm_vcpu *vcpu); 1683 int kvm_emulate_mwait(struct kvm_vcpu *vcpu); 1684 int kvm_handle_invalid_op(struct kvm_vcpu *vcpu); 1685 int kvm_emulate_monitor(struct kvm_vcpu *vcpu); 1686 1687 int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in); 1688 int kvm_emulate_cpuid(struct kvm_vcpu *vcpu); 1689 int kvm_emulate_halt(struct kvm_vcpu *vcpu); 1690 int kvm_vcpu_halt(struct kvm_vcpu *vcpu); 1691 int kvm_emulate_ap_reset_hold(struct kvm_vcpu *vcpu); 1692 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu); 1693 1694 void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg); 1695 int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg); 1696 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector); 1697 1698 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index, 1699 int reason, bool has_error_code, u32 error_code); 1700 1701 void kvm_post_set_cr0(struct kvm_vcpu *vcpu, unsigned long old_cr0, unsigned long cr0); 1702 void kvm_post_set_cr4(struct kvm_vcpu *vcpu, unsigned long old_cr4, unsigned long cr4); 1703 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0); 1704 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3); 1705 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4); 1706 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8); 1707 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val); 1708 void kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val); 1709 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu); 1710 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw); 1711 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l); 1712 int kvm_emulate_xsetbv(struct kvm_vcpu *vcpu); 1713 1714 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr); 1715 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr); 1716 1717 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu); 1718 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags); 1719 int kvm_emulate_rdpmc(struct kvm_vcpu *vcpu); 1720 1721 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr); 1722 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code); 1723 void kvm_queue_exception_p(struct kvm_vcpu *vcpu, unsigned nr, unsigned long payload); 1724 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr); 1725 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code); 1726 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault); 1727 bool kvm_inject_emulated_page_fault(struct kvm_vcpu *vcpu, 1728 struct x86_exception *fault); 1729 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl); 1730 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr); 1731 1732 static inline int __kvm_irq_line_state(unsigned long *irq_state, 1733 int irq_source_id, int level) 1734 { 1735 /* Logical OR for level trig interrupt */ 1736 if (level) 1737 __set_bit(irq_source_id, irq_state); 1738 else 1739 __clear_bit(irq_source_id, irq_state); 1740 1741 return !!(*irq_state); 1742 } 1743 1744 #define KVM_MMU_ROOT_CURRENT BIT(0) 1745 #define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i) 1746 #define KVM_MMU_ROOTS_ALL (~0UL) 1747 1748 int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level); 1749 void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id); 1750 1751 void kvm_inject_nmi(struct kvm_vcpu *vcpu); 1752 1753 void kvm_update_dr7(struct kvm_vcpu *vcpu); 1754 1755 int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn); 1756 void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu); 1757 void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 1758 ulong roots_to_free); 1759 void kvm_mmu_free_guest_mode_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu); 1760 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access, 1761 struct x86_exception *exception); 1762 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva, 1763 struct x86_exception *exception); 1764 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva, 1765 struct x86_exception *exception); 1766 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva, 1767 struct x86_exception *exception); 1768 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva, 1769 struct x86_exception *exception); 1770 1771 bool kvm_apicv_activated(struct kvm *kvm); 1772 void kvm_vcpu_update_apicv(struct kvm_vcpu *vcpu); 1773 void kvm_request_apicv_update(struct kvm *kvm, bool activate, 1774 unsigned long bit); 1775 1776 void __kvm_request_apicv_update(struct kvm *kvm, bool activate, 1777 unsigned long bit); 1778 1779 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu); 1780 1781 int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa, u64 error_code, 1782 void *insn, int insn_len); 1783 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva); 1784 void kvm_mmu_invalidate_gva(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, 1785 gva_t gva, hpa_t root_hpa); 1786 void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid); 1787 void kvm_mmu_new_pgd(struct kvm_vcpu *vcpu, gpa_t new_pgd); 1788 1789 void kvm_configure_mmu(bool enable_tdp, int tdp_forced_root_level, 1790 int tdp_max_root_level, int tdp_huge_page_level); 1791 1792 static inline u16 kvm_read_ldt(void) 1793 { 1794 u16 ldt; 1795 asm("sldt %0" : "=g"(ldt)); 1796 return ldt; 1797 } 1798 1799 static inline void kvm_load_ldt(u16 sel) 1800 { 1801 asm("lldt %0" : : "rm"(sel)); 1802 } 1803 1804 #ifdef CONFIG_X86_64 1805 static inline unsigned long read_msr(unsigned long msr) 1806 { 1807 u64 value; 1808 1809 rdmsrl(msr, value); 1810 return value; 1811 } 1812 #endif 1813 1814 static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code) 1815 { 1816 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code); 1817 } 1818 1819 #define TSS_IOPB_BASE_OFFSET 0x66 1820 #define TSS_BASE_SIZE 0x68 1821 #define TSS_IOPB_SIZE (65536 / 8) 1822 #define TSS_REDIRECTION_SIZE (256 / 8) 1823 #define RMODE_TSS_SIZE \ 1824 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1) 1825 1826 enum { 1827 TASK_SWITCH_CALL = 0, 1828 TASK_SWITCH_IRET = 1, 1829 TASK_SWITCH_JMP = 2, 1830 TASK_SWITCH_GATE = 3, 1831 }; 1832 1833 #define HF_GIF_MASK (1 << 0) 1834 #define HF_NMI_MASK (1 << 3) 1835 #define HF_IRET_MASK (1 << 4) 1836 #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */ 1837 #define HF_SMM_MASK (1 << 6) 1838 #define HF_SMM_INSIDE_NMI_MASK (1 << 7) 1839 1840 #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE 1841 #define KVM_ADDRESS_SPACE_NUM 2 1842 1843 #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0) 1844 #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm) 1845 1846 #define KVM_ARCH_WANT_MMU_NOTIFIER 1847 1848 int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v); 1849 int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu); 1850 int kvm_cpu_has_extint(struct kvm_vcpu *v); 1851 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu); 1852 int kvm_cpu_get_interrupt(struct kvm_vcpu *v); 1853 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event); 1854 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu); 1855 1856 int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low, 1857 unsigned long ipi_bitmap_high, u32 min, 1858 unsigned long icr, int op_64_bit); 1859 1860 int kvm_add_user_return_msr(u32 msr); 1861 int kvm_find_user_return_msr(u32 msr); 1862 int kvm_set_user_return_msr(unsigned index, u64 val, u64 mask); 1863 1864 static inline bool kvm_is_supported_user_return_msr(u32 msr) 1865 { 1866 return kvm_find_user_return_msr(msr) >= 0; 1867 } 1868 1869 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc, u64 ratio); 1870 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc); 1871 u64 kvm_calc_nested_tsc_offset(u64 l1_offset, u64 l2_offset, u64 l2_multiplier); 1872 u64 kvm_calc_nested_tsc_multiplier(u64 l1_multiplier, u64 l2_multiplier); 1873 1874 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu); 1875 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip); 1876 1877 void kvm_make_scan_ioapic_request(struct kvm *kvm); 1878 void kvm_make_scan_ioapic_request_mask(struct kvm *kvm, 1879 unsigned long *vcpu_bitmap); 1880 1881 bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu, 1882 struct kvm_async_pf *work); 1883 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu, 1884 struct kvm_async_pf *work); 1885 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, 1886 struct kvm_async_pf *work); 1887 void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu); 1888 bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu); 1889 extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn); 1890 1891 int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu); 1892 int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err); 1893 void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu); 1894 1895 int kvm_is_in_guest(void); 1896 1897 void __user *__x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, 1898 u32 size); 1899 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu); 1900 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu); 1901 1902 bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq, 1903 struct kvm_vcpu **dest_vcpu); 1904 1905 void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e, 1906 struct kvm_lapic_irq *irq); 1907 1908 static inline bool kvm_irq_is_postable(struct kvm_lapic_irq *irq) 1909 { 1910 /* We can only post Fixed and LowPrio IRQs */ 1911 return (irq->delivery_mode == APIC_DM_FIXED || 1912 irq->delivery_mode == APIC_DM_LOWEST); 1913 } 1914 1915 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) 1916 { 1917 static_call_cond(kvm_x86_vcpu_blocking)(vcpu); 1918 } 1919 1920 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) 1921 { 1922 static_call_cond(kvm_x86_vcpu_unblocking)(vcpu); 1923 } 1924 1925 static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {} 1926 1927 static inline int kvm_cpu_get_apicid(int mps_cpu) 1928 { 1929 #ifdef CONFIG_X86_LOCAL_APIC 1930 return default_cpu_present_to_apicid(mps_cpu); 1931 #else 1932 WARN_ON_ONCE(1); 1933 return BAD_APICID; 1934 #endif 1935 } 1936 1937 #define put_smstate(type, buf, offset, val) \ 1938 *(type *)((buf) + (offset) - 0x7e00) = val 1939 1940 #define GET_SMSTATE(type, buf, offset) \ 1941 (*(type *)((buf) + (offset) - 0x7e00)) 1942 1943 int kvm_cpu_dirty_log_size(void); 1944 1945 int memslot_rmap_alloc(struct kvm_memory_slot *slot, unsigned long npages); 1946 1947 #define KVM_CLOCK_VALID_FLAGS \ 1948 (KVM_CLOCK_TSC_STABLE | KVM_CLOCK_REALTIME | KVM_CLOCK_HOST_TSC) 1949 1950 #endif /* _ASM_X86_KVM_HOST_H */ 1951