1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2970442c5SDave Hansen #ifndef _ASM_X86_INTEL_FAMILY_H
3970442c5SDave Hansen #define _ASM_X86_INTEL_FAMILY_H
4970442c5SDave Hansen 
5970442c5SDave Hansen /*
6970442c5SDave Hansen  * "Big Core" Processors (Branded as Core, Xeon, etc...)
7970442c5SDave Hansen  *
8850eb9fbSRajneesh Bhardwaj  * While adding a new CPUID for a new microarchitecture, add a new
9850eb9fbSRajneesh Bhardwaj  * group to keep logically sorted out in chronological order. Within
10850eb9fbSRajneesh Bhardwaj  * that group keep the CPUID for the variants sorted by model number.
1112ece2d5STony Luck  *
1212ece2d5STony Luck  * The defined symbol names have the following form:
1312ece2d5STony Luck  *	INTEL_FAM6{OPTFAMILY}_{MICROARCH}{OPTDIFF}
1412ece2d5STony Luck  * where:
1512ece2d5STony Luck  * OPTFAMILY	Describes the family of CPUs that this belongs to. Default
1612ece2d5STony Luck  *		is assumed to be "_CORE" (and should be omitted). Other values
1712ece2d5STony Luck  *		currently in use are _ATOM and _XEON_PHI
1812ece2d5STony Luck  * MICROARCH	Is the code name for the micro-architecture for this core.
1912ece2d5STony Luck  *		N.B. Not the platform name.
2012ece2d5STony Luck  * OPTDIFF	If needed, a short string to differentiate by market segment.
21a3d8c0d1SPeter Zijlstra  *
22a3d8c0d1SPeter Zijlstra  *		Common OPTDIFFs:
23a3d8c0d1SPeter Zijlstra  *
24a3d8c0d1SPeter Zijlstra  *			- regular client parts
25a3d8c0d1SPeter Zijlstra  *		_L	- regular mobile parts
26a3d8c0d1SPeter Zijlstra  *		_G	- parts with extra graphics on
27a3d8c0d1SPeter Zijlstra  *		_X	- regular server parts
28a3d8c0d1SPeter Zijlstra  *		_D	- micro server parts
29a3d8c0d1SPeter Zijlstra  *
30a3d8c0d1SPeter Zijlstra  *		Historical OPTDIFFs:
31a3d8c0d1SPeter Zijlstra  *
32a3d8c0d1SPeter Zijlstra  *		_EP	- 2 socket server parts
33a3d8c0d1SPeter Zijlstra  *		_EX	- 4+ socket server parts
3412ece2d5STony Luck  *
3553375a5aSPeter Zijlstra  * The #define line may optionally include a comment including platform or core
36*99cb64deSAndrew Cooper  * names. An exception is made for skylake/kabylake where steppings seem to have gotten
3753375a5aSPeter Zijlstra  * their own names :-(
38970442c5SDave Hansen  */
39970442c5SDave Hansen 
4020d43744SThomas Gleixner /* Wildcard match for FAM6 so X86_MATCH_INTEL_FAM6_MODEL(ANY) works */
4120d43744SThomas Gleixner #define INTEL_FAM6_ANY			X86_MODEL_ANY
4220d43744SThomas Gleixner 
43970442c5SDave Hansen #define INTEL_FAM6_CORE_YONAH		0x0E
44c238f234SAndy Shevchenko 
45970442c5SDave Hansen #define INTEL_FAM6_CORE2_MEROM		0x0F
46970442c5SDave Hansen #define INTEL_FAM6_CORE2_MEROM_L	0x16
47970442c5SDave Hansen #define INTEL_FAM6_CORE2_PENRYN		0x17
48970442c5SDave Hansen #define INTEL_FAM6_CORE2_DUNNINGTON	0x1D
49970442c5SDave Hansen 
50970442c5SDave Hansen #define INTEL_FAM6_NEHALEM		0x1E
514b3b234fSDave Hansen #define INTEL_FAM6_NEHALEM_G		0x1F /* Auburndale / Havendale */
52970442c5SDave Hansen #define INTEL_FAM6_NEHALEM_EP		0x1A
53970442c5SDave Hansen #define INTEL_FAM6_NEHALEM_EX		0x2E
54c238f234SAndy Shevchenko 
55970442c5SDave Hansen #define INTEL_FAM6_WESTMERE		0x25
56970442c5SDave Hansen #define INTEL_FAM6_WESTMERE_EP		0x2C
57970442c5SDave Hansen #define INTEL_FAM6_WESTMERE_EX		0x2F
58970442c5SDave Hansen 
59970442c5SDave Hansen #define INTEL_FAM6_SANDYBRIDGE		0x2A
60970442c5SDave Hansen #define INTEL_FAM6_SANDYBRIDGE_X	0x2D
61970442c5SDave Hansen #define INTEL_FAM6_IVYBRIDGE		0x3A
62970442c5SDave Hansen #define INTEL_FAM6_IVYBRIDGE_X		0x3E
63970442c5SDave Hansen 
64c66f78a6SPeter Zijlstra #define INTEL_FAM6_HASWELL		0x3C
65970442c5SDave Hansen #define INTEL_FAM6_HASWELL_X		0x3F
66af239c44SPeter Zijlstra #define INTEL_FAM6_HASWELL_L		0x45
675e741407SPeter Zijlstra #define INTEL_FAM6_HASWELL_G		0x46
68970442c5SDave Hansen 
69c66f78a6SPeter Zijlstra #define INTEL_FAM6_BROADWELL		0x3D
705e741407SPeter Zijlstra #define INTEL_FAM6_BROADWELL_G		0x47
71970442c5SDave Hansen #define INTEL_FAM6_BROADWELL_X		0x4F
725ebb34edSPeter Zijlstra #define INTEL_FAM6_BROADWELL_D		0x56
73970442c5SDave Hansen 
7453375a5aSPeter Zijlstra #define INTEL_FAM6_SKYLAKE_L		0x4E	/* Sky Lake             */
7553375a5aSPeter Zijlstra #define INTEL_FAM6_SKYLAKE		0x5E	/* Sky Lake             */
7653375a5aSPeter Zijlstra #define INTEL_FAM6_SKYLAKE_X		0x55	/* Sky Lake             */
77*99cb64deSAndrew Cooper /*                 CASCADELAKE_X	0x55	   Sky Lake -- s: 7     */
78*99cb64deSAndrew Cooper /*                 COOPERLAKE_X		0x55	   Sky Lake -- s: 11    */
79970442c5SDave Hansen 
8053375a5aSPeter Zijlstra #define INTEL_FAM6_KABYLAKE_L		0x8E	/* Sky Lake             */
8153375a5aSPeter Zijlstra /*                 AMBERLAKE_L		0x8E	   Sky Lake -- s: 9     */
8253375a5aSPeter Zijlstra /*                 COFFEELAKE_L		0x8E	   Sky Lake -- s: 10    */
8353375a5aSPeter Zijlstra /*                 WHISKEYLAKE_L	0x8E       Sky Lake -- s: 11,12 */
84850eb9fbSRajneesh Bhardwaj 
8553375a5aSPeter Zijlstra #define INTEL_FAM6_KABYLAKE		0x9E	/* Sky Lake             */
8653375a5aSPeter Zijlstra /*                 COFFEELAKE		0x9E	   Sky Lake -- s: 10-13 */
878cd8f0ceSRajneesh Bhardwaj 
8853375a5aSPeter Zijlstra #define INTEL_FAM6_COMETLAKE		0xA5	/* Sky Lake             */
8953375a5aSPeter Zijlstra #define INTEL_FAM6_COMETLAKE_L		0xA6	/* Sky Lake             */
906e1c32c5SGayatri Kammela 
9153375a5aSPeter Zijlstra #define INTEL_FAM6_CANNONLAKE_L		0x66	/* Palm Cove */
928d7c6ac3SKan Liang 
9353375a5aSPeter Zijlstra #define INTEL_FAM6_ICELAKE_X		0x6A	/* Sunny Cove */
9453375a5aSPeter Zijlstra #define INTEL_FAM6_ICELAKE_D		0x6C	/* Sunny Cove */
9553375a5aSPeter Zijlstra #define INTEL_FAM6_ICELAKE		0x7D	/* Sunny Cove */
9653375a5aSPeter Zijlstra #define INTEL_FAM6_ICELAKE_L		0x7E	/* Sunny Cove */
9753375a5aSPeter Zijlstra #define INTEL_FAM6_ICELAKE_NNPI		0x9D	/* Sunny Cove */
98e00b62f0STony Luck 
9953375a5aSPeter Zijlstra #define INTEL_FAM6_LAKEFIELD		0x8A	/* Sunny Cove / Tremont */
100be25d1b5STony Luck 
10153375a5aSPeter Zijlstra #define INTEL_FAM6_ROCKETLAKE		0xA7	/* Cypress Cove */
102e00b62f0STony Luck 
10353375a5aSPeter Zijlstra #define INTEL_FAM6_TIGERLAKE_L		0x8C	/* Willow Cove */
10453375a5aSPeter Zijlstra #define INTEL_FAM6_TIGERLAKE		0x8D	/* Willow Cove */
10553375a5aSPeter Zijlstra #define INTEL_FAM6_SAPPHIRERAPIDS_X	0x8F	/* Willow Cove */
10653375a5aSPeter Zijlstra 
10753375a5aSPeter Zijlstra #define INTEL_FAM6_ALDERLAKE		0x97	/* Golden Cove / Gracemont */
10853375a5aSPeter Zijlstra #define INTEL_FAM6_ALDERLAKE_L		0x9A	/* Golden Cove / Gracemont */
109e00b62f0STony Luck 
110970442c5SDave Hansen /* "Small Core" Processors (Atom) */
111970442c5SDave Hansen 
112f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_BONNELL		0x1C /* Diamondville, Pineview */
113f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_BONNELL_MID	0x26 /* Silverthorne, Lincroft */
114f2c4db1bSPeter Zijlstra 
115f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_SALTWELL	0x36 /* Cedarview */
116f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_SALTWELL_MID	0x27 /* Penwell */
117f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_SALTWELL_TABLET	0x35 /* Cloverview */
118f2c4db1bSPeter Zijlstra 
119f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_SILVERMONT	0x37 /* Bay Trail, Valleyview */
1205ebb34edSPeter Zijlstra #define INTEL_FAM6_ATOM_SILVERMONT_D	0x4D /* Avaton, Rangely */
121f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_SILVERMONT_MID	0x4A /* Merriefield */
122f2c4db1bSPeter Zijlstra 
123f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_AIRMONT		0x4C /* Cherry Trail, Braswell */
124f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_AIRMONT_MID	0x5A /* Moorefield */
125855fa1f3SRahul Tanwar #define INTEL_FAM6_ATOM_AIRMONT_NP	0x75 /* Lightning Mountain */
126f2c4db1bSPeter Zijlstra 
127f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_GOLDMONT	0x5C /* Apollo Lake */
1285ebb34edSPeter Zijlstra #define INTEL_FAM6_ATOM_GOLDMONT_D	0x5F /* Denverton */
129a3d8c0d1SPeter Zijlstra 
130a3d8c0d1SPeter Zijlstra /* Note: the micro-architecture is "Goldmont Plus" */
131f2c4db1bSPeter Zijlstra #define INTEL_FAM6_ATOM_GOLDMONT_PLUS	0x7A /* Gemini Lake */
1320a05fa67SAndy Shevchenko 
1335ebb34edSPeter Zijlstra #define INTEL_FAM6_ATOM_TREMONT_D	0x86 /* Jacobsville */
1340f65605aSGayatri Kammela #define INTEL_FAM6_ATOM_TREMONT		0x96 /* Elkhart Lake */
135b2d32af0SZhang Rui #define INTEL_FAM6_ATOM_TREMONT_L	0x9C /* Jasper Lake */
136970442c5SDave Hansen 
137970442c5SDave Hansen /* Xeon Phi */
138970442c5SDave Hansen 
139970442c5SDave Hansen #define INTEL_FAM6_XEON_PHI_KNL		0x57 /* Knights Landing */
1400047f598SPiotr Luc #define INTEL_FAM6_XEON_PHI_KNM		0x85 /* Knights Mill */
141970442c5SDave Hansen 
14220d43744SThomas Gleixner /* Family 5 */
14320d43744SThomas Gleixner #define INTEL_FAM5_QUARK_X1000		0x09 /* Quark X1000 SoC */
14420d43744SThomas Gleixner 
145970442c5SDave Hansen #endif /* _ASM_X86_INTEL_FAMILY_H */
146