1 #ifndef _ASM_X86_APIC_H 2 #define _ASM_X86_APIC_H 3 4 #include <linux/cpumask.h> 5 6 #include <asm/alternative.h> 7 #include <asm/cpufeature.h> 8 #include <asm/apicdef.h> 9 #include <linux/atomic.h> 10 #include <asm/fixmap.h> 11 #include <asm/mpspec.h> 12 #include <asm/msr.h> 13 14 #define ARCH_APICTIMER_STOPS_ON_C3 1 15 16 /* 17 * Debugging macros 18 */ 19 #define APIC_QUIET 0 20 #define APIC_VERBOSE 1 21 #define APIC_DEBUG 2 22 23 /* Macros for apic_extnmi which controls external NMI masking */ 24 #define APIC_EXTNMI_BSP 0 /* Default */ 25 #define APIC_EXTNMI_ALL 1 26 #define APIC_EXTNMI_NONE 2 27 28 /* 29 * Define the default level of output to be very little 30 * This can be turned up by using apic=verbose for more 31 * information and apic=debug for _lots_ of information. 32 * apic_verbosity is defined in apic.c 33 */ 34 #define apic_printk(v, s, a...) do { \ 35 if ((v) <= apic_verbosity) \ 36 printk(s, ##a); \ 37 } while (0) 38 39 40 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32) 41 extern void generic_apic_probe(void); 42 #else 43 static inline void generic_apic_probe(void) 44 { 45 } 46 #endif 47 48 #ifdef CONFIG_X86_LOCAL_APIC 49 50 extern unsigned int apic_verbosity; 51 extern int local_apic_timer_c2_ok; 52 53 extern int disable_apic; 54 extern unsigned int lapic_timer_frequency; 55 56 #ifdef CONFIG_SMP 57 extern void __inquire_remote_apic(int apicid); 58 #else /* CONFIG_SMP */ 59 static inline void __inquire_remote_apic(int apicid) 60 { 61 } 62 #endif /* CONFIG_SMP */ 63 64 static inline void default_inquire_remote_apic(int apicid) 65 { 66 if (apic_verbosity >= APIC_DEBUG) 67 __inquire_remote_apic(apicid); 68 } 69 70 /* 71 * With 82489DX we can't rely on apic feature bit 72 * retrieved via cpuid but still have to deal with 73 * such an apic chip so we assume that SMP configuration 74 * is found from MP table (64bit case uses ACPI mostly 75 * which set smp presence flag as well so we are safe 76 * to use this helper too). 77 */ 78 static inline bool apic_from_smp_config(void) 79 { 80 return smp_found_config && !disable_apic; 81 } 82 83 /* 84 * Basic functions accessing APICs. 85 */ 86 #ifdef CONFIG_PARAVIRT 87 #include <asm/paravirt.h> 88 #endif 89 90 extern int setup_profiling_timer(unsigned int); 91 92 static inline void native_apic_mem_write(u32 reg, u32 v) 93 { 94 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg); 95 96 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP, 97 ASM_OUTPUT2("=r" (v), "=m" (*addr)), 98 ASM_OUTPUT2("0" (v), "m" (*addr))); 99 } 100 101 static inline u32 native_apic_mem_read(u32 reg) 102 { 103 return *((volatile u32 *)(APIC_BASE + reg)); 104 } 105 106 extern void native_apic_wait_icr_idle(void); 107 extern u32 native_safe_apic_wait_icr_idle(void); 108 extern void native_apic_icr_write(u32 low, u32 id); 109 extern u64 native_apic_icr_read(void); 110 111 static inline bool apic_is_x2apic_enabled(void) 112 { 113 u64 msr; 114 115 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr)) 116 return false; 117 return msr & X2APIC_ENABLE; 118 } 119 120 extern void enable_IR_x2apic(void); 121 122 extern int get_physical_broadcast(void); 123 124 extern int lapic_get_maxlvt(void); 125 extern void clear_local_APIC(void); 126 extern void disconnect_bsp_APIC(int virt_wire_setup); 127 extern void disable_local_APIC(void); 128 extern void lapic_shutdown(void); 129 extern void sync_Arb_IDs(void); 130 extern void init_bsp_APIC(void); 131 extern void setup_local_APIC(void); 132 extern void init_apic_mappings(void); 133 void register_lapic_address(unsigned long address); 134 extern void setup_boot_APIC_clock(void); 135 extern void setup_secondary_APIC_clock(void); 136 extern void lapic_update_tsc_freq(void); 137 extern int APIC_init_uniprocessor(void); 138 139 #ifdef CONFIG_X86_64 140 static inline int apic_force_enable(unsigned long addr) 141 { 142 return -1; 143 } 144 #else 145 extern int apic_force_enable(unsigned long addr); 146 #endif 147 148 extern int apic_bsp_setup(bool upmode); 149 extern void apic_ap_setup(void); 150 151 /* 152 * On 32bit this is mach-xxx local 153 */ 154 #ifdef CONFIG_X86_64 155 extern int apic_is_clustered_box(void); 156 #else 157 static inline int apic_is_clustered_box(void) 158 { 159 return 0; 160 } 161 #endif 162 163 extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask); 164 165 #else /* !CONFIG_X86_LOCAL_APIC */ 166 static inline void lapic_shutdown(void) { } 167 #define local_apic_timer_c2_ok 1 168 static inline void init_apic_mappings(void) { } 169 static inline void disable_local_APIC(void) { } 170 # define setup_boot_APIC_clock x86_init_noop 171 # define setup_secondary_APIC_clock x86_init_noop 172 static inline void lapic_update_tsc_freq(void) { } 173 #endif /* !CONFIG_X86_LOCAL_APIC */ 174 175 #ifdef CONFIG_X86_X2APIC 176 /* 177 * Make previous memory operations globally visible before 178 * sending the IPI through x2apic wrmsr. We need a serializing instruction or 179 * mfence for this. 180 */ 181 static inline void x2apic_wrmsr_fence(void) 182 { 183 asm volatile("mfence" : : : "memory"); 184 } 185 186 static inline void native_apic_msr_write(u32 reg, u32 v) 187 { 188 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR || 189 reg == APIC_LVR) 190 return; 191 192 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0); 193 } 194 195 static inline void native_apic_msr_eoi_write(u32 reg, u32 v) 196 { 197 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0); 198 } 199 200 static inline u32 native_apic_msr_read(u32 reg) 201 { 202 u64 msr; 203 204 if (reg == APIC_DFR) 205 return -1; 206 207 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr); 208 return (u32)msr; 209 } 210 211 static inline void native_x2apic_wait_icr_idle(void) 212 { 213 /* no need to wait for icr idle in x2apic */ 214 return; 215 } 216 217 static inline u32 native_safe_x2apic_wait_icr_idle(void) 218 { 219 /* no need to wait for icr idle in x2apic */ 220 return 0; 221 } 222 223 static inline void native_x2apic_icr_write(u32 low, u32 id) 224 { 225 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low); 226 } 227 228 static inline u64 native_x2apic_icr_read(void) 229 { 230 unsigned long val; 231 232 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val); 233 return val; 234 } 235 236 extern int x2apic_mode; 237 extern int x2apic_phys; 238 extern void __init check_x2apic(void); 239 extern void x2apic_setup(void); 240 static inline int x2apic_enabled(void) 241 { 242 return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled(); 243 } 244 245 #define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC)) 246 #else /* !CONFIG_X86_X2APIC */ 247 static inline void check_x2apic(void) { } 248 static inline void x2apic_setup(void) { } 249 static inline int x2apic_enabled(void) { return 0; } 250 251 #define x2apic_mode (0) 252 #define x2apic_supported() (0) 253 #endif /* !CONFIG_X86_X2APIC */ 254 255 /* 256 * Copyright 2004 James Cleverdon, IBM. 257 * Subject to the GNU Public License, v.2 258 * 259 * Generic APIC sub-arch data struct. 260 * 261 * Hacked for x86-64 by James Cleverdon from i386 architecture code by 262 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and 263 * James Cleverdon. 264 */ 265 struct apic { 266 char *name; 267 268 int (*probe)(void); 269 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id); 270 int (*apic_id_valid)(int apicid); 271 int (*apic_id_registered)(void); 272 273 u32 irq_delivery_mode; 274 u32 irq_dest_mode; 275 276 const struct cpumask *(*target_cpus)(void); 277 278 int disable_esr; 279 280 int dest_logical; 281 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid); 282 283 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask, 284 const struct cpumask *mask); 285 void (*init_apic_ldr)(void); 286 287 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap); 288 289 void (*setup_apic_routing)(void); 290 int (*cpu_present_to_apicid)(int mps_cpu); 291 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap); 292 int (*check_phys_apicid_present)(int phys_apicid); 293 int (*phys_pkg_id)(int cpuid_apic, int index_msb); 294 295 unsigned int (*get_apic_id)(unsigned long x); 296 /* Can't be NULL on 64-bit */ 297 unsigned long (*set_apic_id)(unsigned int id); 298 299 int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask, 300 const struct cpumask *andmask, 301 unsigned int *apicid); 302 303 /* ipi */ 304 void (*send_IPI)(int cpu, int vector); 305 void (*send_IPI_mask)(const struct cpumask *mask, int vector); 306 void (*send_IPI_mask_allbutself)(const struct cpumask *mask, 307 int vector); 308 void (*send_IPI_allbutself)(int vector); 309 void (*send_IPI_all)(int vector); 310 void (*send_IPI_self)(int vector); 311 312 /* wakeup_secondary_cpu */ 313 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip); 314 315 void (*inquire_remote_apic)(int apicid); 316 317 /* apic ops */ 318 u32 (*read)(u32 reg); 319 void (*write)(u32 reg, u32 v); 320 /* 321 * ->eoi_write() has the same signature as ->write(). 322 * 323 * Drivers can support both ->eoi_write() and ->write() by passing the same 324 * callback value. Kernel can override ->eoi_write() and fall back 325 * on write for EOI. 326 */ 327 void (*eoi_write)(u32 reg, u32 v); 328 void (*native_eoi_write)(u32 reg, u32 v); 329 u64 (*icr_read)(void); 330 void (*icr_write)(u32 low, u32 high); 331 void (*wait_icr_idle)(void); 332 u32 (*safe_wait_icr_idle)(void); 333 334 #ifdef CONFIG_X86_32 335 /* 336 * Called very early during boot from get_smp_config(). It should 337 * return the logical apicid. x86_[bios]_cpu_to_apicid is 338 * initialized before this function is called. 339 * 340 * If logical apicid can't be determined that early, the function 341 * may return BAD_APICID. Logical apicid will be configured after 342 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity 343 * won't be applied properly during early boot in this case. 344 */ 345 int (*x86_32_early_logical_apicid)(int cpu); 346 #endif 347 }; 348 349 /* 350 * Pointer to the local APIC driver in use on this system (there's 351 * always just one such driver in use - the kernel decides via an 352 * early probing process which one it picks - and then sticks to it): 353 */ 354 extern struct apic *apic; 355 356 /* 357 * APIC drivers are probed based on how they are listed in the .apicdrivers 358 * section. So the order is important and enforced by the ordering 359 * of different apic driver files in the Makefile. 360 * 361 * For the files having two apic drivers, we use apic_drivers() 362 * to enforce the order with in them. 363 */ 364 #define apic_driver(sym) \ 365 static const struct apic *__apicdrivers_##sym __used \ 366 __aligned(sizeof(struct apic *)) \ 367 __section(.apicdrivers) = { &sym } 368 369 #define apic_drivers(sym1, sym2) \ 370 static struct apic *__apicdrivers_##sym1##sym2[2] __used \ 371 __aligned(sizeof(struct apic *)) \ 372 __section(.apicdrivers) = { &sym1, &sym2 } 373 374 extern struct apic *__apicdrivers[], *__apicdrivers_end[]; 375 376 /* 377 * APIC functionality to boot other CPUs - only used on SMP: 378 */ 379 #ifdef CONFIG_SMP 380 extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip); 381 #endif 382 383 #ifdef CONFIG_X86_LOCAL_APIC 384 385 static inline u32 apic_read(u32 reg) 386 { 387 return apic->read(reg); 388 } 389 390 static inline void apic_write(u32 reg, u32 val) 391 { 392 apic->write(reg, val); 393 } 394 395 static inline void apic_eoi(void) 396 { 397 apic->eoi_write(APIC_EOI, APIC_EOI_ACK); 398 } 399 400 static inline u64 apic_icr_read(void) 401 { 402 return apic->icr_read(); 403 } 404 405 static inline void apic_icr_write(u32 low, u32 high) 406 { 407 apic->icr_write(low, high); 408 } 409 410 static inline void apic_wait_icr_idle(void) 411 { 412 apic->wait_icr_idle(); 413 } 414 415 static inline u32 safe_apic_wait_icr_idle(void) 416 { 417 return apic->safe_wait_icr_idle(); 418 } 419 420 extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)); 421 422 #else /* CONFIG_X86_LOCAL_APIC */ 423 424 static inline u32 apic_read(u32 reg) { return 0; } 425 static inline void apic_write(u32 reg, u32 val) { } 426 static inline void apic_eoi(void) { } 427 static inline u64 apic_icr_read(void) { return 0; } 428 static inline void apic_icr_write(u32 low, u32 high) { } 429 static inline void apic_wait_icr_idle(void) { } 430 static inline u32 safe_apic_wait_icr_idle(void) { return 0; } 431 static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {} 432 433 #endif /* CONFIG_X86_LOCAL_APIC */ 434 435 static inline void ack_APIC_irq(void) 436 { 437 /* 438 * ack_APIC_irq() actually gets compiled as a single instruction 439 * ... yummie. 440 */ 441 apic_eoi(); 442 } 443 444 static inline unsigned default_get_apic_id(unsigned long x) 445 { 446 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR)); 447 448 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID)) 449 return (x >> 24) & 0xFF; 450 else 451 return (x >> 24) & 0x0F; 452 } 453 454 /* 455 * Warm reset vector position: 456 */ 457 #define TRAMPOLINE_PHYS_LOW 0x467 458 #define TRAMPOLINE_PHYS_HIGH 0x469 459 460 #ifdef CONFIG_X86_64 461 extern void apic_send_IPI_self(int vector); 462 463 DECLARE_PER_CPU(int, x2apic_extra_bits); 464 465 extern int default_cpu_present_to_apicid(int mps_cpu); 466 extern int default_check_phys_apicid_present(int phys_apicid); 467 #endif 468 469 extern void generic_bigsmp_probe(void); 470 471 472 #ifdef CONFIG_X86_LOCAL_APIC 473 474 #include <asm/smp.h> 475 476 #define APIC_DFR_VALUE (APIC_DFR_FLAT) 477 478 static inline const struct cpumask *default_target_cpus(void) 479 { 480 #ifdef CONFIG_SMP 481 return cpu_online_mask; 482 #else 483 return cpumask_of(0); 484 #endif 485 } 486 487 static inline const struct cpumask *online_target_cpus(void) 488 { 489 return cpu_online_mask; 490 } 491 492 DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid); 493 494 495 static inline unsigned int read_apic_id(void) 496 { 497 unsigned int reg; 498 499 reg = apic_read(APIC_ID); 500 501 return apic->get_apic_id(reg); 502 } 503 504 static inline int default_apic_id_valid(int apicid) 505 { 506 return (apicid < 255); 507 } 508 509 extern int default_acpi_madt_oem_check(char *, char *); 510 511 extern void default_setup_apic_routing(void); 512 513 extern struct apic apic_noop; 514 515 #ifdef CONFIG_X86_32 516 517 static inline int noop_x86_32_early_logical_apicid(int cpu) 518 { 519 return BAD_APICID; 520 } 521 522 /* 523 * Set up the logical destination ID. 524 * 525 * Intel recommends to set DFR, LDR and TPR before enabling 526 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel 527 * document number 292116). So here it goes... 528 */ 529 extern void default_init_apic_ldr(void); 530 531 static inline int default_apic_id_registered(void) 532 { 533 return physid_isset(read_apic_id(), phys_cpu_present_map); 534 } 535 536 static inline int default_phys_pkg_id(int cpuid_apic, int index_msb) 537 { 538 return cpuid_apic >> index_msb; 539 } 540 541 #endif 542 543 static inline int 544 flat_cpu_mask_to_apicid_and(const struct cpumask *cpumask, 545 const struct cpumask *andmask, 546 unsigned int *apicid) 547 { 548 unsigned long cpu_mask = cpumask_bits(cpumask)[0] & 549 cpumask_bits(andmask)[0] & 550 cpumask_bits(cpu_online_mask)[0] & 551 APIC_ALL_CPUS; 552 553 if (likely(cpu_mask)) { 554 *apicid = (unsigned int)cpu_mask; 555 return 0; 556 } else { 557 return -EINVAL; 558 } 559 } 560 561 extern int 562 default_cpu_mask_to_apicid_and(const struct cpumask *cpumask, 563 const struct cpumask *andmask, 564 unsigned int *apicid); 565 566 static inline void 567 flat_vector_allocation_domain(int cpu, struct cpumask *retmask, 568 const struct cpumask *mask) 569 { 570 /* Careful. Some cpus do not strictly honor the set of cpus 571 * specified in the interrupt destination when using lowest 572 * priority interrupt delivery mode. 573 * 574 * In particular there was a hyperthreading cpu observed to 575 * deliver interrupts to the wrong hyperthread when only one 576 * hyperthread was specified in the interrupt desitination. 577 */ 578 cpumask_clear(retmask); 579 cpumask_bits(retmask)[0] = APIC_ALL_CPUS; 580 } 581 582 static inline void 583 default_vector_allocation_domain(int cpu, struct cpumask *retmask, 584 const struct cpumask *mask) 585 { 586 cpumask_copy(retmask, cpumask_of(cpu)); 587 } 588 589 static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid) 590 { 591 return physid_isset(apicid, *map); 592 } 593 594 static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap) 595 { 596 *retmap = *phys_map; 597 } 598 599 static inline int __default_cpu_present_to_apicid(int mps_cpu) 600 { 601 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu)) 602 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu); 603 else 604 return BAD_APICID; 605 } 606 607 static inline int 608 __default_check_phys_apicid_present(int phys_apicid) 609 { 610 return physid_isset(phys_apicid, phys_cpu_present_map); 611 } 612 613 #ifdef CONFIG_X86_32 614 static inline int default_cpu_present_to_apicid(int mps_cpu) 615 { 616 return __default_cpu_present_to_apicid(mps_cpu); 617 } 618 619 static inline int 620 default_check_phys_apicid_present(int phys_apicid) 621 { 622 return __default_check_phys_apicid_present(phys_apicid); 623 } 624 #else 625 extern int default_cpu_present_to_apicid(int mps_cpu); 626 extern int default_check_phys_apicid_present(int phys_apicid); 627 #endif 628 629 #endif /* CONFIG_X86_LOCAL_APIC */ 630 extern void irq_enter(void); 631 extern void irq_exit(void); 632 633 static inline void entering_irq(void) 634 { 635 irq_enter(); 636 } 637 638 static inline void entering_ack_irq(void) 639 { 640 entering_irq(); 641 ack_APIC_irq(); 642 } 643 644 static inline void ipi_entering_ack_irq(void) 645 { 646 irq_enter(); 647 ack_APIC_irq(); 648 } 649 650 static inline void exiting_irq(void) 651 { 652 irq_exit(); 653 } 654 655 static inline void exiting_ack_irq(void) 656 { 657 ack_APIC_irq(); 658 irq_exit(); 659 } 660 661 extern void ioapic_zap_locks(void); 662 663 #endif /* _ASM_X86_APIC_H */ 664