xref: /openbmc/linux/arch/x86/include/asm/apic.h (revision d92e5e7c)
17e300dabSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
21965aae3SH. Peter Anvin #ifndef _ASM_X86_APIC_H
31965aae3SH. Peter Anvin #define _ASM_X86_APIC_H
4bb898558SAl Viro 
5e2780a68SIngo Molnar #include <linux/cpumask.h>
6bb898558SAl Viro 
7bb898558SAl Viro #include <asm/alternative.h>
8bb898558SAl Viro #include <asm/cpufeature.h>
9e2780a68SIngo Molnar #include <asm/apicdef.h>
1060063497SArun Sharma #include <linux/atomic.h>
11e2780a68SIngo Molnar #include <asm/fixmap.h>
12e2780a68SIngo Molnar #include <asm/mpspec.h>
13bb898558SAl Viro #include <asm/msr.h>
14ffcba43fSNicolai Stange #include <asm/hardirq.h>
15bb898558SAl Viro 
16bb898558SAl Viro #define ARCH_APICTIMER_STOPS_ON_C3	1
17bb898558SAl Viro 
18bb898558SAl Viro /*
19bb898558SAl Viro  * Debugging macros
20bb898558SAl Viro  */
21bb898558SAl Viro #define APIC_QUIET   0
22bb898558SAl Viro #define APIC_VERBOSE 1
23bb898558SAl Viro #define APIC_DEBUG   2
24bb898558SAl Viro 
25b7c4948eSHidehiro Kawai /* Macros for apic_extnmi which controls external NMI masking */
26b7c4948eSHidehiro Kawai #define APIC_EXTNMI_BSP		0 /* Default */
27b7c4948eSHidehiro Kawai #define APIC_EXTNMI_ALL		1
28b7c4948eSHidehiro Kawai #define APIC_EXTNMI_NONE	2
29b7c4948eSHidehiro Kawai 
30bb898558SAl Viro /*
31bb898558SAl Viro  * Define the default level of output to be very little
32bb898558SAl Viro  * This can be turned up by using apic=verbose for more
33bb898558SAl Viro  * information and apic=debug for _lots_ of information.
34bb898558SAl Viro  * apic_verbosity is defined in apic.c
35bb898558SAl Viro  */
36bb898558SAl Viro #define apic_printk(v, s, a...) do {       \
37bb898558SAl Viro 		if ((v) <= apic_verbosity) \
38bb898558SAl Viro 			printk(s, ##a);    \
39bb898558SAl Viro 	} while (0)
40bb898558SAl Viro 
41bb898558SAl Viro 
42160d8dacSIngo Molnar #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
439d87f5b6SThomas Gleixner extern void x86_32_probe_apic(void);
44160d8dacSIngo Molnar #else
459d87f5b6SThomas Gleixner static inline void x86_32_probe_apic(void) { }
46160d8dacSIngo Molnar #endif
47bb898558SAl Viro 
48bb898558SAl Viro #ifdef CONFIG_X86_LOCAL_APIC
49bb898558SAl Viro 
50ec633558SQian Cai extern int apic_verbosity;
51bb898558SAl Viro extern int local_apic_timer_c2_ok;
52bb898558SAl Viro 
5349062454SThomas Gleixner extern bool apic_is_disabled;
5452ae346bSDaniel Drake extern unsigned int lapic_timer_period;
550939e4fdSIngo Molnar 
567e75178aSDavid Woodhouse extern int cpuid_to_apicid[];
577e75178aSDavid Woodhouse 
584f45ed9fSDou Liyang extern enum apic_intr_mode_id apic_intr_mode;
594f45ed9fSDou Liyang enum apic_intr_mode_id {
604f45ed9fSDou Liyang 	APIC_PIC,
614f45ed9fSDou Liyang 	APIC_VIRTUAL_WIRE,
624f45ed9fSDou Liyang 	APIC_VIRTUAL_WIRE_NO_CONFIG,
634f45ed9fSDou Liyang 	APIC_SYMMETRIC_IO,
644f45ed9fSDou Liyang 	APIC_SYMMETRIC_IO_NO_ROUTING
654f45ed9fSDou Liyang };
664f45ed9fSDou Liyang 
67bb898558SAl Viro /*
688312136fSCyrill Gorcunov  * With 82489DX we can't rely on apic feature bit
698312136fSCyrill Gorcunov  * retrieved via cpuid but still have to deal with
708312136fSCyrill Gorcunov  * such an apic chip so we assume that SMP configuration
718312136fSCyrill Gorcunov  * is found from MP table (64bit case uses ACPI mostly
728312136fSCyrill Gorcunov  * which set smp presence flag as well so we are safe
738312136fSCyrill Gorcunov  * to use this helper too).
748312136fSCyrill Gorcunov  */
758312136fSCyrill Gorcunov static inline bool apic_from_smp_config(void)
768312136fSCyrill Gorcunov {
7749062454SThomas Gleixner 	return smp_found_config && !apic_is_disabled;
788312136fSCyrill Gorcunov }
798312136fSCyrill Gorcunov 
808312136fSCyrill Gorcunov /*
81bb898558SAl Viro  * Basic functions accessing APICs.
82bb898558SAl Viro  */
83bb898558SAl Viro #ifdef CONFIG_PARAVIRT
84bb898558SAl Viro #include <asm/paravirt.h>
85bb898558SAl Viro #endif
86bb898558SAl Viro 
87bb898558SAl Viro static inline void native_apic_mem_write(u32 reg, u32 v)
88bb898558SAl Viro {
89bb898558SAl Viro 	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
90bb898558SAl Viro 
91a930dc45SBorislav Petkov 	alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
92bb898558SAl Viro 		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
93bb898558SAl Viro 		       ASM_OUTPUT2("0" (v), "m" (*addr)));
94bb898558SAl Viro }
95bb898558SAl Viro 
96bb898558SAl Viro static inline u32 native_apic_mem_read(u32 reg)
97bb898558SAl Viro {
98bb898558SAl Viro 	return *((volatile u32 *)(APIC_BASE + reg));
99bb898558SAl Viro }
100bb898558SAl Viro 
101c1eeb2deSYinghai Lu extern void native_apic_icr_write(u32 low, u32 id);
102c1eeb2deSYinghai Lu extern u64 native_apic_icr_read(void);
103c1eeb2deSYinghai Lu 
1048d806960SThomas Gleixner static inline bool apic_is_x2apic_enabled(void)
1058d806960SThomas Gleixner {
1068d806960SThomas Gleixner 	u64 msr;
1078d806960SThomas Gleixner 
1088d806960SThomas Gleixner 	if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
1098d806960SThomas Gleixner 		return false;
1108d806960SThomas Gleixner 	return msr & X2APIC_ENABLE;
1118d806960SThomas Gleixner }
1128d806960SThomas Gleixner 
113e02ae387SPaolo Bonzini extern void enable_IR_x2apic(void);
114e02ae387SPaolo Bonzini 
115e02ae387SPaolo Bonzini extern int get_physical_broadcast(void);
116e02ae387SPaolo Bonzini 
117e02ae387SPaolo Bonzini extern int lapic_get_maxlvt(void);
118e02ae387SPaolo Bonzini extern void clear_local_APIC(void);
119e02ae387SPaolo Bonzini extern void disconnect_bsp_APIC(int virt_wire_setup);
120e02ae387SPaolo Bonzini extern void disable_local_APIC(void);
12160dcaad5SThomas Gleixner extern void apic_soft_disable(void);
122e02ae387SPaolo Bonzini extern void lapic_shutdown(void);
123e02ae387SPaolo Bonzini extern void sync_Arb_IDs(void);
124fc90ccfdSVille Syrjälä extern void init_bsp_APIC(void);
12597992387SThomas Gleixner extern void apic_intr_mode_select(void);
1264b1669e8SDou Liyang extern void apic_intr_mode_init(void);
127e02ae387SPaolo Bonzini extern void init_apic_mappings(void);
128e02ae387SPaolo Bonzini void register_lapic_address(unsigned long address);
129e02ae387SPaolo Bonzini extern void setup_boot_APIC_clock(void);
130e02ae387SPaolo Bonzini extern void setup_secondary_APIC_clock(void);
1316731b0d6SNicolai Stange extern void lapic_update_tsc_freq(void);
132e02ae387SPaolo Bonzini 
133e02ae387SPaolo Bonzini #ifdef CONFIG_X86_64
1341751adedSThomas Gleixner static inline bool apic_force_enable(unsigned long addr)
135e02ae387SPaolo Bonzini {
1361751adedSThomas Gleixner 	return false;
137e02ae387SPaolo Bonzini }
138e02ae387SPaolo Bonzini #else
1391751adedSThomas Gleixner extern bool apic_force_enable(unsigned long addr);
140e02ae387SPaolo Bonzini #endif
141e02ae387SPaolo Bonzini 
142e02ae387SPaolo Bonzini extern void apic_ap_setup(void);
143e02ae387SPaolo Bonzini 
144e02ae387SPaolo Bonzini /*
145e02ae387SPaolo Bonzini  * On 32bit this is mach-xxx local
146e02ae387SPaolo Bonzini  */
147e02ae387SPaolo Bonzini #ifdef CONFIG_X86_64
148e02ae387SPaolo Bonzini extern int apic_is_clustered_box(void);
149e02ae387SPaolo Bonzini #else
150e02ae387SPaolo Bonzini static inline int apic_is_clustered_box(void)
151e02ae387SPaolo Bonzini {
152e02ae387SPaolo Bonzini 	return 0;
153e02ae387SPaolo Bonzini }
154e02ae387SPaolo Bonzini #endif
155e02ae387SPaolo Bonzini 
156e02ae387SPaolo Bonzini extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
1570fa115daSThomas Gleixner extern void lapic_assign_system_vectors(void);
1580fa115daSThomas Gleixner extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace);
1597d65f9e8SThomas Gleixner extern void lapic_update_legacy_vectors(void);
1600fa115daSThomas Gleixner extern void lapic_online(void);
1610fa115daSThomas Gleixner extern void lapic_offline(void);
162c8c40767SThomas Gleixner extern bool apic_needs_pit(void);
163e02ae387SPaolo Bonzini 
16422ca7ee9SThomas Gleixner extern void apic_send_IPI_allbutself(unsigned int vector);
16522ca7ee9SThomas Gleixner 
166e02ae387SPaolo Bonzini #else /* !CONFIG_X86_LOCAL_APIC */
167e02ae387SPaolo Bonzini static inline void lapic_shutdown(void) { }
168e02ae387SPaolo Bonzini #define local_apic_timer_c2_ok		1
169e02ae387SPaolo Bonzini static inline void init_apic_mappings(void) { }
170e02ae387SPaolo Bonzini static inline void disable_local_APIC(void) { }
171e02ae387SPaolo Bonzini # define setup_boot_APIC_clock x86_init_noop
172e02ae387SPaolo Bonzini # define setup_secondary_APIC_clock x86_init_noop
1736731b0d6SNicolai Stange static inline void lapic_update_tsc_freq(void) { }
174ccf5355dSDou Liyang static inline void init_bsp_APIC(void) { }
17597992387SThomas Gleixner static inline void apic_intr_mode_select(void) { }
1764b1669e8SDou Liyang static inline void apic_intr_mode_init(void) { }
1770fa115daSThomas Gleixner static inline void lapic_assign_system_vectors(void) { }
1780fa115daSThomas Gleixner static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { }
179c8c40767SThomas Gleixner static inline bool apic_needs_pit(void) { return true; }
180e02ae387SPaolo Bonzini #endif /* !CONFIG_X86_LOCAL_APIC */
181e02ae387SPaolo Bonzini 
182d0b03bd1SHan, Weidong #ifdef CONFIG_X86_X2APIC
183bb898558SAl Viro static inline void native_apic_msr_write(u32 reg, u32 v)
184bb898558SAl Viro {
185bb898558SAl Viro 	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
186bb898558SAl Viro 	    reg == APIC_LVR)
187bb898558SAl Viro 		return;
188bb898558SAl Viro 
189bb898558SAl Viro 	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
190bb898558SAl Viro }
191bb898558SAl Viro 
1920ab711aeSMichael S. Tsirkin static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
1930ab711aeSMichael S. Tsirkin {
194a585df8eSBorislav Petkov 	__wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
1950ab711aeSMichael S. Tsirkin }
1960ab711aeSMichael S. Tsirkin 
197bb898558SAl Viro static inline u32 native_apic_msr_read(u32 reg)
198bb898558SAl Viro {
1990059b243SAndi Kleen 	u64 msr;
200bb898558SAl Viro 
201bb898558SAl Viro 	if (reg == APIC_DFR)
202bb898558SAl Viro 		return -1;
203bb898558SAl Viro 
2040059b243SAndi Kleen 	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
2050059b243SAndi Kleen 	return (u32)msr;
206bb898558SAl Viro }
207bb898558SAl Viro 
208c1eeb2deSYinghai Lu static inline void native_x2apic_icr_write(u32 low, u32 id)
209c1eeb2deSYinghai Lu {
210c1eeb2deSYinghai Lu 	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
211c1eeb2deSYinghai Lu }
212c1eeb2deSYinghai Lu 
213c1eeb2deSYinghai Lu static inline u64 native_x2apic_icr_read(void)
214c1eeb2deSYinghai Lu {
215c1eeb2deSYinghai Lu 	unsigned long val;
216c1eeb2deSYinghai Lu 
217c1eeb2deSYinghai Lu 	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
218c1eeb2deSYinghai Lu 	return val;
219c1eeb2deSYinghai Lu }
220c1eeb2deSYinghai Lu 
22181a46dd8SThomas Gleixner extern int x2apic_mode;
222fc1edaf9SSuresh Siddha extern int x2apic_phys;
22326573a97SDavid Woodhouse extern void __init x2apic_set_max_apicid(u32 apicid);
224659006bfSThomas Gleixner extern void x2apic_setup(void);
225bb898558SAl Viro static inline int x2apic_enabled(void)
226bb898558SAl Viro {
22762436a4dSBorislav Petkov 	return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
228bb898558SAl Viro }
229fc1edaf9SSuresh Siddha 
23062436a4dSBorislav Petkov #define x2apic_supported()	(boot_cpu_has(X86_FEATURE_X2APIC))
231e02ae387SPaolo Bonzini #else /* !CONFIG_X86_X2APIC */
232659006bfSThomas Gleixner static inline void x2apic_setup(void) { }
23355eae7deSThomas Gleixner static inline int x2apic_enabled(void) { return 0; }
234d10a9044SThomas Gleixner static inline u32 native_apic_msr_read(u32 reg) { BUG(); }
23581a46dd8SThomas Gleixner #define x2apic_mode		(0)
23681a46dd8SThomas Gleixner #define	x2apic_supported()	(0)
237e02ae387SPaolo Bonzini #endif /* !CONFIG_X86_X2APIC */
238e3998434SMateusz Jończyk extern void __init check_x2apic(void);
239bb898558SAl Viro 
2400e24f7c9SThomas Gleixner struct irq_data;
2410e24f7c9SThomas Gleixner 
242e2780a68SIngo Molnar /*
243e2780a68SIngo Molnar  * Copyright 2004 James Cleverdon, IBM.
244e2780a68SIngo Molnar  *
245e2780a68SIngo Molnar  * Generic APIC sub-arch data struct.
246e2780a68SIngo Molnar  *
247e2780a68SIngo Molnar  * Hacked for x86-64 by James Cleverdon from i386 architecture code by
248e2780a68SIngo Molnar  * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
249e2780a68SIngo Molnar  * James Cleverdon.
250e2780a68SIngo Molnar  */
251be163a15SIngo Molnar struct apic {
25272f48a38SThomas Gleixner 	/* Hotpath functions first */
25372f48a38SThomas Gleixner 	void	(*eoi_write)(u32 reg, u32 v);
25472f48a38SThomas Gleixner 	void	(*native_eoi_write)(u32 reg, u32 v);
25572f48a38SThomas Gleixner 	void	(*write)(u32 reg, u32 v);
25672f48a38SThomas Gleixner 	u32	(*read)(u32 reg);
257e2780a68SIngo Molnar 
25872f48a38SThomas Gleixner 	/* IPI related functions */
25972f48a38SThomas Gleixner 	void	(*wait_icr_idle)(void);
26072f48a38SThomas Gleixner 	u32	(*safe_wait_icr_idle)(void);
26172f48a38SThomas Gleixner 
26272f48a38SThomas Gleixner 	void	(*send_IPI)(int cpu, int vector);
26372f48a38SThomas Gleixner 	void	(*send_IPI_mask)(const struct cpumask *mask, int vector);
26472f48a38SThomas Gleixner 	void	(*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
26572f48a38SThomas Gleixner 	void	(*send_IPI_allbutself)(int vector);
26672f48a38SThomas Gleixner 	void	(*send_IPI_all)(int vector);
26772f48a38SThomas Gleixner 	void	(*send_IPI_self)(int vector);
26872f48a38SThomas Gleixner 
26972f48a38SThomas Gleixner 	u32	disable_esr;
27072161299SThomas Gleixner 
27172161299SThomas Gleixner 	enum apic_delivery_modes delivery_mode;
2728c44963bSThomas Gleixner 	bool	dest_mode_logical;
27372f48a38SThomas Gleixner 
2749f9e3bb1SThomas Gleixner 	u32	(*calc_dest_apicid)(unsigned int cpu);
27572f48a38SThomas Gleixner 
27672f48a38SThomas Gleixner 	/* ICR related functions */
27772f48a38SThomas Gleixner 	u64	(*icr_read)(void);
27872f48a38SThomas Gleixner 	void	(*icr_write)(u32 low, u32 high);
27972f48a38SThomas Gleixner 
280*d92e5e7cSThomas Gleixner 	/* The limit of the APIC ID space. */
281*d92e5e7cSThomas Gleixner 	u32	max_apic_id;
282*d92e5e7cSThomas Gleixner 
28372f48a38SThomas Gleixner 	/* Probe, setup and smpboot functions */
284e2780a68SIngo Molnar 	int	(*probe)(void);
285e2780a68SIngo Molnar 	int	(*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
286a774635dSLi RongQing 	int	(*apic_id_valid)(u32 apicid);
2875a3a46bdSThomas Gleixner 	bool	(*apic_id_registered)(void);
288e2780a68SIngo Molnar 
28957e0aa44SThomas Gleixner 	bool	(*check_apicid_used)(physid_mask_t *map, int apicid);
290e2780a68SIngo Molnar 	void	(*init_apic_ldr)(void);
2917abc0753SCyrill Gorcunov 	void	(*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
292e2780a68SIngo Molnar 	int	(*cpu_present_to_apicid)(int mps_cpu);
293e2780a68SIngo Molnar 	int	(*phys_pkg_id)(int cpuid_apic, int index_msb);
294e2780a68SIngo Molnar 
29572f48a38SThomas Gleixner 	u32	(*get_apic_id)(unsigned long x);
296727657e6SThomas Gleixner 	u32	(*set_apic_id)(unsigned int id);
297e2780a68SIngo Molnar 
298e2780a68SIngo Molnar 	/* wakeup_secondary_cpu */
2991f5bcabfSIngo Molnar 	int	(*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
300ff2e6468SSean Christopherson 	/* wakeup secondary CPU using 64-bit wakeup point */
301ff2e6468SSean Christopherson 	int	(*wakeup_secondary_cpu_64)(int apicid, unsigned long start_eip);
302e2780a68SIngo Molnar 
30372f48a38SThomas Gleixner 	char	*name;
304e2780a68SIngo Molnar };
305e2780a68SIngo Molnar 
3060917c01fSIngo Molnar /*
3070917c01fSIngo Molnar  * Pointer to the local APIC driver in use on this system (there's
3080917c01fSIngo Molnar  * always just one such driver in use - the kernel decides via an
3090917c01fSIngo Molnar  * early probing process which one it picks - and then sticks to it):
3100917c01fSIngo Molnar  */
311be163a15SIngo Molnar extern struct apic *apic;
3120917c01fSIngo Molnar 
3130917c01fSIngo Molnar /*
314107e0e0cSSuresh Siddha  * APIC drivers are probed based on how they are listed in the .apicdrivers
315107e0e0cSSuresh Siddha  * section. So the order is important and enforced by the ordering
316107e0e0cSSuresh Siddha  * of different apic driver files in the Makefile.
317107e0e0cSSuresh Siddha  *
318107e0e0cSSuresh Siddha  * For the files having two apic drivers, we use apic_drivers()
319107e0e0cSSuresh Siddha  * to enforce the order with in them.
320107e0e0cSSuresh Siddha  */
321107e0e0cSSuresh Siddha #define apic_driver(sym)					\
32275fdd155SAndi Kleen 	static const struct apic *__apicdrivers_##sym __used		\
323107e0e0cSSuresh Siddha 	__aligned(sizeof(struct apic *))			\
32433def849SJoe Perches 	__section(".apicdrivers") = { &sym }
325107e0e0cSSuresh Siddha 
326107e0e0cSSuresh Siddha #define apic_drivers(sym1, sym2)					\
327107e0e0cSSuresh Siddha 	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
328107e0e0cSSuresh Siddha 	__aligned(sizeof(struct apic *))				\
32933def849SJoe Perches 	__section(".apicdrivers") = { &sym1, &sym2 }
330107e0e0cSSuresh Siddha 
331107e0e0cSSuresh Siddha extern struct apic *__apicdrivers[], *__apicdrivers_end[];
332107e0e0cSSuresh Siddha 
333107e0e0cSSuresh Siddha /*
3340917c01fSIngo Molnar  * APIC functionality to boot other CPUs - only used on SMP:
3350917c01fSIngo Molnar  */
3360917c01fSIngo Molnar #ifdef CONFIG_SMP
3372cffad7bSThomas Gleixner extern int lapic_can_unplug_cpu(void);
3380917c01fSIngo Molnar #endif
339e2780a68SIngo Molnar 
340d674cd19SCyrill Gorcunov #ifdef CONFIG_X86_LOCAL_APIC
341346b46beSFernando Luis Vázquez Cao 
342e2780a68SIngo Molnar static inline u32 apic_read(u32 reg)
343e2780a68SIngo Molnar {
344e2780a68SIngo Molnar 	return apic->read(reg);
345e2780a68SIngo Molnar }
346e2780a68SIngo Molnar 
347e2780a68SIngo Molnar static inline void apic_write(u32 reg, u32 val)
348e2780a68SIngo Molnar {
349e2780a68SIngo Molnar 	apic->write(reg, val);
350e2780a68SIngo Molnar }
351e2780a68SIngo Molnar 
3522a43195dSMichael S. Tsirkin static inline void apic_eoi(void)
3532a43195dSMichael S. Tsirkin {
3542a43195dSMichael S. Tsirkin 	apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
3552a43195dSMichael S. Tsirkin }
3562a43195dSMichael S. Tsirkin 
357e2780a68SIngo Molnar static inline u64 apic_icr_read(void)
358e2780a68SIngo Molnar {
359e2780a68SIngo Molnar 	return apic->icr_read();
360e2780a68SIngo Molnar }
361e2780a68SIngo Molnar 
362e2780a68SIngo Molnar static inline void apic_icr_write(u32 low, u32 high)
363e2780a68SIngo Molnar {
364e2780a68SIngo Molnar 	apic->icr_write(low, high);
365e2780a68SIngo Molnar }
366e2780a68SIngo Molnar 
367e2780a68SIngo Molnar static inline void apic_wait_icr_idle(void)
368e2780a68SIngo Molnar {
369ee513d9dSThomas Gleixner 	if (apic->wait_icr_idle)
370e2780a68SIngo Molnar 		apic->wait_icr_idle();
371e2780a68SIngo Molnar }
372e2780a68SIngo Molnar 
373e2780a68SIngo Molnar static inline u32 safe_apic_wait_icr_idle(void)
374e2780a68SIngo Molnar {
37513d779fdSThomas Gleixner 	return apic->safe_wait_icr_idle ? apic->safe_wait_icr_idle() : 0;
376e2780a68SIngo Molnar }
377e2780a68SIngo Molnar 
3789132d720SThomas Gleixner static inline bool apic_id_valid(u32 apic_id)
3799132d720SThomas Gleixner {
3809132d720SThomas Gleixner 	return apic->apic_id_valid(apic_id);
3819132d720SThomas Gleixner }
3829132d720SThomas Gleixner 
3831551df64SMichael S. Tsirkin extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
3841551df64SMichael S. Tsirkin 
385d674cd19SCyrill Gorcunov #else /* CONFIG_X86_LOCAL_APIC */
386d674cd19SCyrill Gorcunov 
387d674cd19SCyrill Gorcunov static inline u32 apic_read(u32 reg) { return 0; }
388d674cd19SCyrill Gorcunov static inline void apic_write(u32 reg, u32 val) { }
3892a43195dSMichael S. Tsirkin static inline void apic_eoi(void) { }
390d674cd19SCyrill Gorcunov static inline u64 apic_icr_read(void) { return 0; }
391d674cd19SCyrill Gorcunov static inline void apic_icr_write(u32 low, u32 high) { }
392d674cd19SCyrill Gorcunov static inline void apic_wait_icr_idle(void) { }
393d674cd19SCyrill Gorcunov static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
3941551df64SMichael S. Tsirkin static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
395d674cd19SCyrill Gorcunov 
396d674cd19SCyrill Gorcunov #endif /* CONFIG_X86_LOCAL_APIC */
397e2780a68SIngo Molnar 
398c0255770SThomas Gleixner extern void apic_ack_irq(struct irq_data *data);
399c0255770SThomas Gleixner 
400e2780a68SIngo Molnar static inline void ack_APIC_irq(void)
401e2780a68SIngo Molnar {
402e2780a68SIngo Molnar 	/*
403e2780a68SIngo Molnar 	 * ack_APIC_irq() actually gets compiled as a single instruction
404e2780a68SIngo Molnar 	 * ... yummie.
405e2780a68SIngo Molnar 	 */
4062a43195dSMichael S. Tsirkin 	apic_eoi();
407e2780a68SIngo Molnar }
408e2780a68SIngo Molnar 
4096f1a4891SThomas Gleixner 
4106f1a4891SThomas Gleixner static inline bool lapic_vector_set_in_irr(unsigned int vector)
4116f1a4891SThomas Gleixner {
4126f1a4891SThomas Gleixner 	u32 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
4136f1a4891SThomas Gleixner 
4146f1a4891SThomas Gleixner 	return !!(irr & (1U << (vector % 32)));
4156f1a4891SThomas Gleixner }
4166f1a4891SThomas Gleixner 
417e2780a68SIngo Molnar static inline unsigned default_get_apic_id(unsigned long x)
418e2780a68SIngo Molnar {
419e2780a68SIngo Molnar 	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
420e2780a68SIngo Molnar 
42142937e81SAndreas Herrmann 	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
422e2780a68SIngo Molnar 		return (x >> 24) & 0xFF;
423e2780a68SIngo Molnar 	else
424e2780a68SIngo Molnar 		return (x >> 24) & 0x0F;
425e2780a68SIngo Molnar }
426e2780a68SIngo Molnar 
427e2780a68SIngo Molnar /*
4286ab1b27cSDavid Rientjes  * Warm reset vector position:
429e2780a68SIngo Molnar  */
4306ab1b27cSDavid Rientjes #define TRAMPOLINE_PHYS_LOW		0x467
4316ab1b27cSDavid Rientjes #define TRAMPOLINE_PHYS_HIGH		0x469
432e2780a68SIngo Molnar 
433838312beSJan Beulich extern void generic_bigsmp_probe(void);
434e2780a68SIngo Molnar 
435e2780a68SIngo Molnar #ifdef CONFIG_X86_LOCAL_APIC
436e2780a68SIngo Molnar 
437e2780a68SIngo Molnar #include <asm/smp.h>
438e2780a68SIngo Molnar 
43983a10522SThomas Gleixner extern struct apic apic_noop;
440e2780a68SIngo Molnar 
441e2780a68SIngo Molnar static inline unsigned int read_apic_id(void)
442e2780a68SIngo Molnar {
44383a10522SThomas Gleixner 	unsigned int reg = apic_read(APIC_ID);
444e2780a68SIngo Molnar 
445e2780a68SIngo Molnar 	return apic->get_apic_id(reg);
446e2780a68SIngo Molnar }
447e2780a68SIngo Molnar 
448f39642d0SKuppuswamy Sathyanarayanan #ifdef CONFIG_X86_64
449f39642d0SKuppuswamy Sathyanarayanan typedef int (*wakeup_cpu_handler)(int apicid, unsigned long start_eip);
450f39642d0SKuppuswamy Sathyanarayanan extern void acpi_wake_cpu_handler_update(wakeup_cpu_handler handler);
451d75baa26SThomas Gleixner extern int default_acpi_madt_oem_check(char *, char *);
4529d87f5b6SThomas Gleixner extern void x86_64_probe_apic(void);
453d75baa26SThomas Gleixner #else
454d75baa26SThomas Gleixner static inline int default_acpi_madt_oem_check(char *a, char *b) { return 0; }
4559d87f5b6SThomas Gleixner static inline void x86_64_probe_apic(void) { }
456f39642d0SKuppuswamy Sathyanarayanan #endif
457f39642d0SKuppuswamy Sathyanarayanan 
458a774635dSLi RongQing extern int default_apic_id_valid(u32 apicid);
4599f9e3bb1SThomas Gleixner 
4609f9e3bb1SThomas Gleixner extern u32 apic_default_calc_apicid(unsigned int cpu);
4619f9e3bb1SThomas Gleixner extern u32 apic_flat_calc_apicid(unsigned int cpu);
4629f9e3bb1SThomas Gleixner 
46383a10522SThomas Gleixner extern bool default_check_apicid_used(physid_mask_t *map, int apicid);
46483a10522SThomas Gleixner extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
465e2780a68SIngo Molnar extern int default_cpu_present_to_apicid(int mps_cpu);
466e2780a68SIngo Molnar 
467a6625b47SThomas Gleixner #else /* CONFIG_X86_LOCAL_APIC */
468a6625b47SThomas Gleixner 
469a6625b47SThomas Gleixner static inline unsigned int read_apic_id(void) { return 0; }
470a6625b47SThomas Gleixner 
471a6625b47SThomas Gleixner #endif /* !CONFIG_X86_LOCAL_APIC */
47283a10522SThomas Gleixner 
4736a4d2657SThomas Gleixner #ifdef CONFIG_SMP
4746a1cb5f5SThomas Gleixner void apic_smt_update(void);
4756a4d2657SThomas Gleixner #else
4766a1cb5f5SThomas Gleixner static inline void apic_smt_update(void) { }
4776a4d2657SThomas Gleixner #endif
4786a4d2657SThomas Gleixner 
479b0a19555SThomas Gleixner struct msi_msg;
480f598181aSDavid Woodhouse struct irq_cfg;
481b0a19555SThomas Gleixner 
482f598181aSDavid Woodhouse extern void __irq_msi_compose_msg(struct irq_cfg *cfg, struct msi_msg *msg,
483f598181aSDavid Woodhouse 				  bool dmar);
484b0a19555SThomas Gleixner 
48517405453SYoshihiro YUNOMAE extern void ioapic_zap_locks(void);
48617405453SYoshihiro YUNOMAE 
4871965aae3SH. Peter Anvin #endif /* _ASM_X86_APIC_H */
488