xref: /openbmc/linux/arch/x86/include/asm/apic.h (revision b24696bc)
11965aae3SH. Peter Anvin #ifndef _ASM_X86_APIC_H
21965aae3SH. Peter Anvin #define _ASM_X86_APIC_H
3bb898558SAl Viro 
4e2780a68SIngo Molnar #include <linux/cpumask.h>
5bb898558SAl Viro #include <linux/delay.h>
6e2780a68SIngo Molnar #include <linux/pm.h>
7bb898558SAl Viro 
8bb898558SAl Viro #include <asm/alternative.h>
9bb898558SAl Viro #include <asm/cpufeature.h>
10e2780a68SIngo Molnar #include <asm/processor.h>
11e2780a68SIngo Molnar #include <asm/apicdef.h>
12e2780a68SIngo Molnar #include <asm/atomic.h>
13e2780a68SIngo Molnar #include <asm/fixmap.h>
14e2780a68SIngo Molnar #include <asm/mpspec.h>
15e2780a68SIngo Molnar #include <asm/system.h>
16bb898558SAl Viro #include <asm/msr.h>
17bb898558SAl Viro 
18bb898558SAl Viro #define ARCH_APICTIMER_STOPS_ON_C3	1
19bb898558SAl Viro 
20bb898558SAl Viro /*
21bb898558SAl Viro  * Debugging macros
22bb898558SAl Viro  */
23bb898558SAl Viro #define APIC_QUIET   0
24bb898558SAl Viro #define APIC_VERBOSE 1
25bb898558SAl Viro #define APIC_DEBUG   2
26bb898558SAl Viro 
27bb898558SAl Viro /*
28bb898558SAl Viro  * Define the default level of output to be very little
29bb898558SAl Viro  * This can be turned up by using apic=verbose for more
30bb898558SAl Viro  * information and apic=debug for _lots_ of information.
31bb898558SAl Viro  * apic_verbosity is defined in apic.c
32bb898558SAl Viro  */
33bb898558SAl Viro #define apic_printk(v, s, a...) do {       \
34bb898558SAl Viro 		if ((v) <= apic_verbosity) \
35bb898558SAl Viro 			printk(s, ##a);    \
36bb898558SAl Viro 	} while (0)
37bb898558SAl Viro 
38bb898558SAl Viro 
39160d8dacSIngo Molnar #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
40bb898558SAl Viro extern void generic_apic_probe(void);
41160d8dacSIngo Molnar #else
42160d8dacSIngo Molnar static inline void generic_apic_probe(void)
43160d8dacSIngo Molnar {
44160d8dacSIngo Molnar }
45160d8dacSIngo Molnar #endif
46bb898558SAl Viro 
47bb898558SAl Viro #ifdef CONFIG_X86_LOCAL_APIC
48bb898558SAl Viro 
49bb898558SAl Viro extern unsigned int apic_verbosity;
50bb898558SAl Viro extern int local_apic_timer_c2_ok;
51bb898558SAl Viro 
52bb898558SAl Viro extern int disable_apic;
530939e4fdSIngo Molnar 
540939e4fdSIngo Molnar #ifdef CONFIG_SMP
550939e4fdSIngo Molnar extern void __inquire_remote_apic(int apicid);
560939e4fdSIngo Molnar #else /* CONFIG_SMP */
570939e4fdSIngo Molnar static inline void __inquire_remote_apic(int apicid)
580939e4fdSIngo Molnar {
590939e4fdSIngo Molnar }
600939e4fdSIngo Molnar #endif /* CONFIG_SMP */
610939e4fdSIngo Molnar 
620939e4fdSIngo Molnar static inline void default_inquire_remote_apic(int apicid)
630939e4fdSIngo Molnar {
640939e4fdSIngo Molnar 	if (apic_verbosity >= APIC_DEBUG)
650939e4fdSIngo Molnar 		__inquire_remote_apic(apicid);
660939e4fdSIngo Molnar }
670939e4fdSIngo Molnar 
68bb898558SAl Viro /*
69bb898558SAl Viro  * Basic functions accessing APICs.
70bb898558SAl Viro  */
71bb898558SAl Viro #ifdef CONFIG_PARAVIRT
72bb898558SAl Viro #include <asm/paravirt.h>
73bb898558SAl Viro #else
74bb898558SAl Viro #define setup_boot_clock setup_boot_APIC_clock
75bb898558SAl Viro #define setup_secondary_clock setup_secondary_APIC_clock
76bb898558SAl Viro #endif
77bb898558SAl Viro 
7870511134SRavikiran G Thirumalai #ifdef CONFIG_X86_64
79bb898558SAl Viro extern int is_vsmp_box(void);
80129d8bc8SYinghai Lu #else
81129d8bc8SYinghai Lu static inline int is_vsmp_box(void)
82129d8bc8SYinghai Lu {
83129d8bc8SYinghai Lu 	return 0;
84129d8bc8SYinghai Lu }
85129d8bc8SYinghai Lu #endif
86bb898558SAl Viro extern void xapic_wait_icr_idle(void);
87bb898558SAl Viro extern u32 safe_xapic_wait_icr_idle(void);
88bb898558SAl Viro extern void xapic_icr_write(u32, u32);
89bb898558SAl Viro extern int setup_profiling_timer(unsigned int);
90bb898558SAl Viro 
91bb898558SAl Viro static inline void native_apic_mem_write(u32 reg, u32 v)
92bb898558SAl Viro {
93bb898558SAl Viro 	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
94bb898558SAl Viro 
95bb898558SAl Viro 	alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96bb898558SAl Viro 		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97bb898558SAl Viro 		       ASM_OUTPUT2("0" (v), "m" (*addr)));
98bb898558SAl Viro }
99bb898558SAl Viro 
100bb898558SAl Viro static inline u32 native_apic_mem_read(u32 reg)
101bb898558SAl Viro {
102bb898558SAl Viro 	return *((volatile u32 *)(APIC_BASE + reg));
103bb898558SAl Viro }
104bb898558SAl Viro 
105c1eeb2deSYinghai Lu extern void native_apic_wait_icr_idle(void);
106c1eeb2deSYinghai Lu extern u32 native_safe_apic_wait_icr_idle(void);
107c1eeb2deSYinghai Lu extern void native_apic_icr_write(u32 low, u32 id);
108c1eeb2deSYinghai Lu extern u64 native_apic_icr_read(void);
109c1eeb2deSYinghai Lu 
110c1eeb2deSYinghai Lu #ifdef CONFIG_X86_X2APIC
111b24696bcSFenghua Yu 
112b24696bcSFenghua Yu #define EIM_8BIT_APIC_ID	0
113b24696bcSFenghua Yu #define EIM_32BIT_APIC_ID	1
114b24696bcSFenghua Yu 
115ce4e240cSSuresh Siddha /*
116ce4e240cSSuresh Siddha  * Make previous memory operations globally visible before
117ce4e240cSSuresh Siddha  * sending the IPI through x2apic wrmsr. We need a serializing instruction or
118ce4e240cSSuresh Siddha  * mfence for this.
119ce4e240cSSuresh Siddha  */
120ce4e240cSSuresh Siddha static inline void x2apic_wrmsr_fence(void)
121ce4e240cSSuresh Siddha {
122ce4e240cSSuresh Siddha 	asm volatile("mfence" : : : "memory");
123ce4e240cSSuresh Siddha }
124ce4e240cSSuresh Siddha 
125bb898558SAl Viro static inline void native_apic_msr_write(u32 reg, u32 v)
126bb898558SAl Viro {
127bb898558SAl Viro 	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
128bb898558SAl Viro 	    reg == APIC_LVR)
129bb898558SAl Viro 		return;
130bb898558SAl Viro 
131bb898558SAl Viro 	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
132bb898558SAl Viro }
133bb898558SAl Viro 
134bb898558SAl Viro static inline u32 native_apic_msr_read(u32 reg)
135bb898558SAl Viro {
136bb898558SAl Viro 	u32 low, high;
137bb898558SAl Viro 
138bb898558SAl Viro 	if (reg == APIC_DFR)
139bb898558SAl Viro 		return -1;
140bb898558SAl Viro 
141bb898558SAl Viro 	rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
142bb898558SAl Viro 	return low;
143bb898558SAl Viro }
144bb898558SAl Viro 
145c1eeb2deSYinghai Lu static inline void native_x2apic_wait_icr_idle(void)
146c1eeb2deSYinghai Lu {
147c1eeb2deSYinghai Lu 	/* no need to wait for icr idle in x2apic */
148c1eeb2deSYinghai Lu 	return;
149c1eeb2deSYinghai Lu }
150c1eeb2deSYinghai Lu 
151c1eeb2deSYinghai Lu static inline u32 native_safe_x2apic_wait_icr_idle(void)
152c1eeb2deSYinghai Lu {
153c1eeb2deSYinghai Lu 	/* no need to wait for icr idle in x2apic */
154c1eeb2deSYinghai Lu 	return 0;
155c1eeb2deSYinghai Lu }
156c1eeb2deSYinghai Lu 
157c1eeb2deSYinghai Lu static inline void native_x2apic_icr_write(u32 low, u32 id)
158c1eeb2deSYinghai Lu {
159c1eeb2deSYinghai Lu 	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
160c1eeb2deSYinghai Lu }
161c1eeb2deSYinghai Lu 
162c1eeb2deSYinghai Lu static inline u64 native_x2apic_icr_read(void)
163c1eeb2deSYinghai Lu {
164c1eeb2deSYinghai Lu 	unsigned long val;
165c1eeb2deSYinghai Lu 
166c1eeb2deSYinghai Lu 	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
167c1eeb2deSYinghai Lu 	return val;
168c1eeb2deSYinghai Lu }
169c1eeb2deSYinghai Lu 
170ef1f87aaSSuresh Siddha extern int x2apic, x2apic_phys;
171bb898558SAl Viro extern void check_x2apic(void);
172bb898558SAl Viro extern void enable_x2apic(void);
173bb898558SAl Viro extern void enable_IR_x2apic(void);
174bb898558SAl Viro extern void x2apic_icr_write(u32 low, u32 id);
175bb898558SAl Viro static inline int x2apic_enabled(void)
176bb898558SAl Viro {
177bb898558SAl Viro 	int msr, msr2;
178bb898558SAl Viro 
179bb898558SAl Viro 	if (!cpu_has_x2apic)
180bb898558SAl Viro 		return 0;
181bb898558SAl Viro 
182bb898558SAl Viro 	rdmsr(MSR_IA32_APICBASE, msr, msr2);
183bb898558SAl Viro 	if (msr & X2APIC_ENABLE)
184bb898558SAl Viro 		return 1;
185bb898558SAl Viro 	return 0;
186bb898558SAl Viro }
187bb898558SAl Viro #else
18806cd9a7dSYinghai Lu static inline void check_x2apic(void)
18906cd9a7dSYinghai Lu {
19006cd9a7dSYinghai Lu }
19106cd9a7dSYinghai Lu static inline void enable_x2apic(void)
19206cd9a7dSYinghai Lu {
19306cd9a7dSYinghai Lu }
19406cd9a7dSYinghai Lu static inline void enable_IR_x2apic(void)
19506cd9a7dSYinghai Lu {
19606cd9a7dSYinghai Lu }
19706cd9a7dSYinghai Lu static inline int x2apic_enabled(void)
19806cd9a7dSYinghai Lu {
19906cd9a7dSYinghai Lu 	return 0;
20006cd9a7dSYinghai Lu }
201cf6567feSSuresh Siddha 
202cf6567feSSuresh Siddha #define	x2apic	0
203cf6567feSSuresh Siddha 
204bb898558SAl Viro #endif
205bb898558SAl Viro 
206bb898558SAl Viro extern int get_physical_broadcast(void);
207bb898558SAl Viro 
20806cd9a7dSYinghai Lu #ifdef CONFIG_X86_X2APIC
209bb898558SAl Viro static inline void ack_x2APIC_irq(void)
210bb898558SAl Viro {
211bb898558SAl Viro 	/* Docs say use 0 for future compatibility */
212bb898558SAl Viro 	native_apic_msr_write(APIC_EOI, 0);
213bb898558SAl Viro }
214bb898558SAl Viro #endif
215bb898558SAl Viro 
216bb898558SAl Viro extern int lapic_get_maxlvt(void);
217bb898558SAl Viro extern void clear_local_APIC(void);
218bb898558SAl Viro extern void connect_bsp_APIC(void);
219bb898558SAl Viro extern void disconnect_bsp_APIC(int virt_wire_setup);
220bb898558SAl Viro extern void disable_local_APIC(void);
221bb898558SAl Viro extern void lapic_shutdown(void);
222bb898558SAl Viro extern int verify_local_APIC(void);
223bb898558SAl Viro extern void cache_APIC_registers(void);
224bb898558SAl Viro extern void sync_Arb_IDs(void);
225bb898558SAl Viro extern void init_bsp_APIC(void);
226bb898558SAl Viro extern void setup_local_APIC(void);
227bb898558SAl Viro extern void end_local_APIC_setup(void);
228bb898558SAl Viro extern void init_apic_mappings(void);
229bb898558SAl Viro extern void setup_boot_APIC_clock(void);
230bb898558SAl Viro extern void setup_secondary_APIC_clock(void);
231bb898558SAl Viro extern int APIC_init_uniprocessor(void);
232bb898558SAl Viro extern void enable_NMI_through_LVT0(void);
233bb898558SAl Viro 
234bb898558SAl Viro /*
235bb898558SAl Viro  * On 32bit this is mach-xxx local
236bb898558SAl Viro  */
237bb898558SAl Viro #ifdef CONFIG_X86_64
238bb898558SAl Viro extern void early_init_lapic_mapping(void);
239bb898558SAl Viro extern int apic_is_clustered_box(void);
240bb898558SAl Viro #else
241bb898558SAl Viro static inline int apic_is_clustered_box(void)
242bb898558SAl Viro {
243bb898558SAl Viro 	return 0;
244bb898558SAl Viro }
245bb898558SAl Viro #endif
246bb898558SAl Viro 
247bb898558SAl Viro extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
248bb898558SAl Viro extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
249bb898558SAl Viro 
250bb898558SAl Viro 
251bb898558SAl Viro #else /* !CONFIG_X86_LOCAL_APIC */
252bb898558SAl Viro static inline void lapic_shutdown(void) { }
253bb898558SAl Viro #define local_apic_timer_c2_ok		1
254bb898558SAl Viro static inline void init_apic_mappings(void) { }
255d3ec5caeSIvan Vecera static inline void disable_local_APIC(void) { }
256bb898558SAl Viro 
257bb898558SAl Viro #endif /* !CONFIG_X86_LOCAL_APIC */
258bb898558SAl Viro 
2591f75ed0cSIngo Molnar #ifdef CONFIG_X86_64
2601f75ed0cSIngo Molnar #define	SET_APIC_ID(x)		(apic->set_apic_id(x))
2611f75ed0cSIngo Molnar #else
2621f75ed0cSIngo Molnar 
2631f75ed0cSIngo Molnar #endif
2641f75ed0cSIngo Molnar 
265e2780a68SIngo Molnar /*
266e2780a68SIngo Molnar  * Copyright 2004 James Cleverdon, IBM.
267e2780a68SIngo Molnar  * Subject to the GNU Public License, v.2
268e2780a68SIngo Molnar  *
269e2780a68SIngo Molnar  * Generic APIC sub-arch data struct.
270e2780a68SIngo Molnar  *
271e2780a68SIngo Molnar  * Hacked for x86-64 by James Cleverdon from i386 architecture code by
272e2780a68SIngo Molnar  * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
273e2780a68SIngo Molnar  * James Cleverdon.
274e2780a68SIngo Molnar  */
275be163a15SIngo Molnar struct apic {
276e2780a68SIngo Molnar 	char *name;
277e2780a68SIngo Molnar 
278e2780a68SIngo Molnar 	int (*probe)(void);
279e2780a68SIngo Molnar 	int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
280e2780a68SIngo Molnar 	int (*apic_id_registered)(void);
281e2780a68SIngo Molnar 
282e2780a68SIngo Molnar 	u32 irq_delivery_mode;
283e2780a68SIngo Molnar 	u32 irq_dest_mode;
284e2780a68SIngo Molnar 
285e2780a68SIngo Molnar 	const struct cpumask *(*target_cpus)(void);
286e2780a68SIngo Molnar 
287e2780a68SIngo Molnar 	int disable_esr;
288e2780a68SIngo Molnar 
289e2780a68SIngo Molnar 	int dest_logical;
290e2780a68SIngo Molnar 	unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
291e2780a68SIngo Molnar 	unsigned long (*check_apicid_present)(int apicid);
292e2780a68SIngo Molnar 
293e2780a68SIngo Molnar 	void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
294e2780a68SIngo Molnar 	void (*init_apic_ldr)(void);
295e2780a68SIngo Molnar 
296e2780a68SIngo Molnar 	physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
297e2780a68SIngo Molnar 
298e2780a68SIngo Molnar 	void (*setup_apic_routing)(void);
299e2780a68SIngo Molnar 	int (*multi_timer_check)(int apic, int irq);
300e2780a68SIngo Molnar 	int (*apicid_to_node)(int logical_apicid);
301e2780a68SIngo Molnar 	int (*cpu_to_logical_apicid)(int cpu);
302e2780a68SIngo Molnar 	int (*cpu_present_to_apicid)(int mps_cpu);
303e2780a68SIngo Molnar 	physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
304e2780a68SIngo Molnar 	void (*setup_portio_remap)(void);
305e2780a68SIngo Molnar 	int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
306e2780a68SIngo Molnar 	void (*enable_apic_mode)(void);
307e2780a68SIngo Molnar 	int (*phys_pkg_id)(int cpuid_apic, int index_msb);
308e2780a68SIngo Molnar 
309e2780a68SIngo Molnar 	/*
310be163a15SIngo Molnar 	 * When one of the next two hooks returns 1 the apic
311e2780a68SIngo Molnar 	 * is switched to this. Essentially they are additional
312e2780a68SIngo Molnar 	 * probe functions:
313e2780a68SIngo Molnar 	 */
314e2780a68SIngo Molnar 	int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
315e2780a68SIngo Molnar 
316e2780a68SIngo Molnar 	unsigned int (*get_apic_id)(unsigned long x);
317e2780a68SIngo Molnar 	unsigned long (*set_apic_id)(unsigned int id);
318e2780a68SIngo Molnar 	unsigned long apic_id_mask;
319e2780a68SIngo Molnar 
320e2780a68SIngo Molnar 	unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
321e2780a68SIngo Molnar 	unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
322e2780a68SIngo Molnar 					       const struct cpumask *andmask);
323e2780a68SIngo Molnar 
324e2780a68SIngo Molnar 	/* ipi */
325e2780a68SIngo Molnar 	void (*send_IPI_mask)(const struct cpumask *mask, int vector);
326e2780a68SIngo Molnar 	void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
327e2780a68SIngo Molnar 					 int vector);
328e2780a68SIngo Molnar 	void (*send_IPI_allbutself)(int vector);
329e2780a68SIngo Molnar 	void (*send_IPI_all)(int vector);
330e2780a68SIngo Molnar 	void (*send_IPI_self)(int vector);
331e2780a68SIngo Molnar 
332e2780a68SIngo Molnar 	/* wakeup_secondary_cpu */
3331f5bcabfSIngo Molnar 	int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
334e2780a68SIngo Molnar 
335e2780a68SIngo Molnar 	int trampoline_phys_low;
336e2780a68SIngo Molnar 	int trampoline_phys_high;
337e2780a68SIngo Molnar 
338e2780a68SIngo Molnar 	void (*wait_for_init_deassert)(atomic_t *deassert);
339e2780a68SIngo Molnar 	void (*smp_callin_clear_local_apic)(void);
340e2780a68SIngo Molnar 	void (*inquire_remote_apic)(int apicid);
341e2780a68SIngo Molnar 
342e2780a68SIngo Molnar 	/* apic ops */
343e2780a68SIngo Molnar 	u32 (*read)(u32 reg);
344e2780a68SIngo Molnar 	void (*write)(u32 reg, u32 v);
345e2780a68SIngo Molnar 	u64 (*icr_read)(void);
346e2780a68SIngo Molnar 	void (*icr_write)(u32 low, u32 high);
347e2780a68SIngo Molnar 	void (*wait_icr_idle)(void);
348e2780a68SIngo Molnar 	u32 (*safe_wait_icr_idle)(void);
349e2780a68SIngo Molnar };
350e2780a68SIngo Molnar 
3510917c01fSIngo Molnar /*
3520917c01fSIngo Molnar  * Pointer to the local APIC driver in use on this system (there's
3530917c01fSIngo Molnar  * always just one such driver in use - the kernel decides via an
3540917c01fSIngo Molnar  * early probing process which one it picks - and then sticks to it):
3550917c01fSIngo Molnar  */
356be163a15SIngo Molnar extern struct apic *apic;
3570917c01fSIngo Molnar 
3580917c01fSIngo Molnar /*
3590917c01fSIngo Molnar  * APIC functionality to boot other CPUs - only used on SMP:
3600917c01fSIngo Molnar  */
3610917c01fSIngo Molnar #ifdef CONFIG_SMP
3622b6163bfSYinghai Lu extern atomic_t init_deasserted;
3632b6163bfSYinghai Lu extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
3640917c01fSIngo Molnar #endif
365e2780a68SIngo Molnar 
366e2780a68SIngo Molnar static inline u32 apic_read(u32 reg)
367e2780a68SIngo Molnar {
368e2780a68SIngo Molnar 	return apic->read(reg);
369e2780a68SIngo Molnar }
370e2780a68SIngo Molnar 
371e2780a68SIngo Molnar static inline void apic_write(u32 reg, u32 val)
372e2780a68SIngo Molnar {
373e2780a68SIngo Molnar 	apic->write(reg, val);
374e2780a68SIngo Molnar }
375e2780a68SIngo Molnar 
376e2780a68SIngo Molnar static inline u64 apic_icr_read(void)
377e2780a68SIngo Molnar {
378e2780a68SIngo Molnar 	return apic->icr_read();
379e2780a68SIngo Molnar }
380e2780a68SIngo Molnar 
381e2780a68SIngo Molnar static inline void apic_icr_write(u32 low, u32 high)
382e2780a68SIngo Molnar {
383e2780a68SIngo Molnar 	apic->icr_write(low, high);
384e2780a68SIngo Molnar }
385e2780a68SIngo Molnar 
386e2780a68SIngo Molnar static inline void apic_wait_icr_idle(void)
387e2780a68SIngo Molnar {
388e2780a68SIngo Molnar 	apic->wait_icr_idle();
389e2780a68SIngo Molnar }
390e2780a68SIngo Molnar 
391e2780a68SIngo Molnar static inline u32 safe_apic_wait_icr_idle(void)
392e2780a68SIngo Molnar {
393e2780a68SIngo Molnar 	return apic->safe_wait_icr_idle();
394e2780a68SIngo Molnar }
395e2780a68SIngo Molnar 
396e2780a68SIngo Molnar 
397e2780a68SIngo Molnar static inline void ack_APIC_irq(void)
398e2780a68SIngo Molnar {
399b2b35259SIngo Molnar #ifdef CONFIG_X86_LOCAL_APIC
400e2780a68SIngo Molnar 	/*
401e2780a68SIngo Molnar 	 * ack_APIC_irq() actually gets compiled as a single instruction
402e2780a68SIngo Molnar 	 * ... yummie.
403e2780a68SIngo Molnar 	 */
404e2780a68SIngo Molnar 
405e2780a68SIngo Molnar 	/* Docs say use 0 for future compatibility */
406e2780a68SIngo Molnar 	apic_write(APIC_EOI, 0);
407b2b35259SIngo Molnar #endif
408e2780a68SIngo Molnar }
409e2780a68SIngo Molnar 
410e2780a68SIngo Molnar static inline unsigned default_get_apic_id(unsigned long x)
411e2780a68SIngo Molnar {
412e2780a68SIngo Molnar 	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
413e2780a68SIngo Molnar 
414e2780a68SIngo Molnar 	if (APIC_XAPIC(ver))
415e2780a68SIngo Molnar 		return (x >> 24) & 0xFF;
416e2780a68SIngo Molnar 	else
417e2780a68SIngo Molnar 		return (x >> 24) & 0x0F;
418e2780a68SIngo Molnar }
419e2780a68SIngo Molnar 
420e2780a68SIngo Molnar /*
421e2780a68SIngo Molnar  * Warm reset vector default position:
422e2780a68SIngo Molnar  */
423e2780a68SIngo Molnar #define DEFAULT_TRAMPOLINE_PHYS_LOW		0x467
424e2780a68SIngo Molnar #define DEFAULT_TRAMPOLINE_PHYS_HIGH		0x469
425e2780a68SIngo Molnar 
4262b6163bfSYinghai Lu #ifdef CONFIG_X86_64
427be163a15SIngo Molnar extern struct apic apic_flat;
428be163a15SIngo Molnar extern struct apic apic_physflat;
429be163a15SIngo Molnar extern struct apic apic_x2apic_cluster;
430be163a15SIngo Molnar extern struct apic apic_x2apic_phys;
431e2780a68SIngo Molnar extern int default_acpi_madt_oem_check(char *, char *);
432e2780a68SIngo Molnar 
433e2780a68SIngo Molnar extern void apic_send_IPI_self(int vector);
434e2780a68SIngo Molnar 
435be163a15SIngo Molnar extern struct apic apic_x2apic_uv_x;
436e2780a68SIngo Molnar DECLARE_PER_CPU(int, x2apic_extra_bits);
437e2780a68SIngo Molnar 
438e2780a68SIngo Molnar extern int default_cpu_present_to_apicid(int mps_cpu);
439e2780a68SIngo Molnar extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
440e2780a68SIngo Molnar #endif
441e2780a68SIngo Molnar 
442e2780a68SIngo Molnar static inline void default_wait_for_init_deassert(atomic_t *deassert)
443e2780a68SIngo Molnar {
444e2780a68SIngo Molnar 	while (!atomic_read(deassert))
445e2780a68SIngo Molnar 		cpu_relax();
446e2780a68SIngo Molnar 	return;
447e2780a68SIngo Molnar }
448e2780a68SIngo Molnar 
449e2780a68SIngo Molnar extern void generic_bigsmp_probe(void);
450e2780a68SIngo Molnar 
451e2780a68SIngo Molnar 
452e2780a68SIngo Molnar #ifdef CONFIG_X86_LOCAL_APIC
453e2780a68SIngo Molnar 
454e2780a68SIngo Molnar #include <asm/smp.h>
455e2780a68SIngo Molnar 
456e2780a68SIngo Molnar #define APIC_DFR_VALUE	(APIC_DFR_FLAT)
457e2780a68SIngo Molnar 
458e2780a68SIngo Molnar static inline const struct cpumask *default_target_cpus(void)
459e2780a68SIngo Molnar {
460e2780a68SIngo Molnar #ifdef CONFIG_SMP
461e2780a68SIngo Molnar 	return cpu_online_mask;
462e2780a68SIngo Molnar #else
463e2780a68SIngo Molnar 	return cpumask_of(0);
464e2780a68SIngo Molnar #endif
465e2780a68SIngo Molnar }
466e2780a68SIngo Molnar 
467e2780a68SIngo Molnar DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
468e2780a68SIngo Molnar 
469e2780a68SIngo Molnar 
470e2780a68SIngo Molnar static inline unsigned int read_apic_id(void)
471e2780a68SIngo Molnar {
472e2780a68SIngo Molnar 	unsigned int reg;
473e2780a68SIngo Molnar 
474e2780a68SIngo Molnar 	reg = apic_read(APIC_ID);
475e2780a68SIngo Molnar 
476e2780a68SIngo Molnar 	return apic->get_apic_id(reg);
477e2780a68SIngo Molnar }
478e2780a68SIngo Molnar 
479e2780a68SIngo Molnar extern void default_setup_apic_routing(void);
480e2780a68SIngo Molnar 
481e2780a68SIngo Molnar #ifdef CONFIG_X86_32
482e2780a68SIngo Molnar /*
483e2780a68SIngo Molnar  * Set up the logical destination ID.
484e2780a68SIngo Molnar  *
485e2780a68SIngo Molnar  * Intel recommends to set DFR, LDR and TPR before enabling
486e2780a68SIngo Molnar  * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
487e2780a68SIngo Molnar  * document number 292116).  So here it goes...
488e2780a68SIngo Molnar  */
489e2780a68SIngo Molnar extern void default_init_apic_ldr(void);
490e2780a68SIngo Molnar 
491e2780a68SIngo Molnar static inline int default_apic_id_registered(void)
492e2780a68SIngo Molnar {
493e2780a68SIngo Molnar 	return physid_isset(read_apic_id(), phys_cpu_present_map);
494e2780a68SIngo Molnar }
495e2780a68SIngo Molnar 
496f56e5034SYinghai Lu static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
497f56e5034SYinghai Lu {
498f56e5034SYinghai Lu 	return cpuid_apic >> index_msb;
499f56e5034SYinghai Lu }
500f56e5034SYinghai Lu 
501f56e5034SYinghai Lu extern int default_apicid_to_node(int logical_apicid);
502f56e5034SYinghai Lu 
503f56e5034SYinghai Lu #endif
504f56e5034SYinghai Lu 
505e2780a68SIngo Molnar static inline unsigned int
506e2780a68SIngo Molnar default_cpu_mask_to_apicid(const struct cpumask *cpumask)
507e2780a68SIngo Molnar {
508f56e5034SYinghai Lu 	return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
509e2780a68SIngo Molnar }
510e2780a68SIngo Molnar 
511e2780a68SIngo Molnar static inline unsigned int
512e2780a68SIngo Molnar default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
513e2780a68SIngo Molnar 			       const struct cpumask *andmask)
514e2780a68SIngo Molnar {
515e2780a68SIngo Molnar 	unsigned long mask1 = cpumask_bits(cpumask)[0];
516e2780a68SIngo Molnar 	unsigned long mask2 = cpumask_bits(andmask)[0];
517e2780a68SIngo Molnar 	unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
518e2780a68SIngo Molnar 
519e2780a68SIngo Molnar 	return (unsigned int)(mask1 & mask2 & mask3);
520e2780a68SIngo Molnar }
521e2780a68SIngo Molnar 
522e2780a68SIngo Molnar static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
523e2780a68SIngo Molnar {
524e2780a68SIngo Molnar 	return physid_isset(apicid, bitmap);
525e2780a68SIngo Molnar }
526e2780a68SIngo Molnar 
527e2780a68SIngo Molnar static inline unsigned long default_check_apicid_present(int bit)
528e2780a68SIngo Molnar {
529e2780a68SIngo Molnar 	return physid_isset(bit, phys_cpu_present_map);
530e2780a68SIngo Molnar }
531e2780a68SIngo Molnar 
532e2780a68SIngo Molnar static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
533e2780a68SIngo Molnar {
534e2780a68SIngo Molnar 	return phys_map;
535e2780a68SIngo Molnar }
536e2780a68SIngo Molnar 
537e2780a68SIngo Molnar /* Mapping from cpu number to logical apicid */
538e2780a68SIngo Molnar static inline int default_cpu_to_logical_apicid(int cpu)
539e2780a68SIngo Molnar {
540e2780a68SIngo Molnar 	return 1 << cpu;
541e2780a68SIngo Molnar }
542e2780a68SIngo Molnar 
543e2780a68SIngo Molnar static inline int __default_cpu_present_to_apicid(int mps_cpu)
544e2780a68SIngo Molnar {
545e2780a68SIngo Molnar 	if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
546e2780a68SIngo Molnar 		return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
547e2780a68SIngo Molnar 	else
548e2780a68SIngo Molnar 		return BAD_APICID;
549e2780a68SIngo Molnar }
550e2780a68SIngo Molnar 
551e2780a68SIngo Molnar static inline int
552e2780a68SIngo Molnar __default_check_phys_apicid_present(int boot_cpu_physical_apicid)
553e2780a68SIngo Molnar {
554e2780a68SIngo Molnar 	return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
555e2780a68SIngo Molnar }
556e2780a68SIngo Molnar 
557e2780a68SIngo Molnar #ifdef CONFIG_X86_32
558e2780a68SIngo Molnar static inline int default_cpu_present_to_apicid(int mps_cpu)
559e2780a68SIngo Molnar {
560e2780a68SIngo Molnar 	return __default_cpu_present_to_apicid(mps_cpu);
561e2780a68SIngo Molnar }
562e2780a68SIngo Molnar 
563e2780a68SIngo Molnar static inline int
564e2780a68SIngo Molnar default_check_phys_apicid_present(int boot_cpu_physical_apicid)
565e2780a68SIngo Molnar {
566e2780a68SIngo Molnar 	return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
567e2780a68SIngo Molnar }
568e2780a68SIngo Molnar #else
569e2780a68SIngo Molnar extern int default_cpu_present_to_apicid(int mps_cpu);
570e2780a68SIngo Molnar extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
571e2780a68SIngo Molnar #endif
572e2780a68SIngo Molnar 
573e2780a68SIngo Molnar static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
574e2780a68SIngo Molnar {
575e2780a68SIngo Molnar 	return physid_mask_of_physid(phys_apicid);
576e2780a68SIngo Molnar }
577e2780a68SIngo Molnar 
578e2780a68SIngo Molnar #endif /* CONFIG_X86_LOCAL_APIC */
579e2780a68SIngo Molnar 
5802f205bc4SIngo Molnar #ifdef CONFIG_X86_32
5812f205bc4SIngo Molnar extern u8 cpu_2_logical_apicid[NR_CPUS];
5822f205bc4SIngo Molnar #endif
5832f205bc4SIngo Molnar 
5841965aae3SH. Peter Anvin #endif /* _ASM_X86_APIC_H */
585