xref: /openbmc/linux/arch/x86/include/asm/apic.h (revision 60063497)
11965aae3SH. Peter Anvin #ifndef _ASM_X86_APIC_H
21965aae3SH. Peter Anvin #define _ASM_X86_APIC_H
3bb898558SAl Viro 
4e2780a68SIngo Molnar #include <linux/cpumask.h>
5e2780a68SIngo Molnar #include <linux/pm.h>
6bb898558SAl Viro 
7bb898558SAl Viro #include <asm/alternative.h>
8bb898558SAl Viro #include <asm/cpufeature.h>
9e2780a68SIngo Molnar #include <asm/processor.h>
10e2780a68SIngo Molnar #include <asm/apicdef.h>
1160063497SArun Sharma #include <linux/atomic.h>
12e2780a68SIngo Molnar #include <asm/fixmap.h>
13e2780a68SIngo Molnar #include <asm/mpspec.h>
14e2780a68SIngo Molnar #include <asm/system.h>
15bb898558SAl Viro #include <asm/msr.h>
16bb898558SAl Viro 
17bb898558SAl Viro #define ARCH_APICTIMER_STOPS_ON_C3	1
18bb898558SAl Viro 
19bb898558SAl Viro /*
20bb898558SAl Viro  * Debugging macros
21bb898558SAl Viro  */
22bb898558SAl Viro #define APIC_QUIET   0
23bb898558SAl Viro #define APIC_VERBOSE 1
24bb898558SAl Viro #define APIC_DEBUG   2
25bb898558SAl Viro 
26bb898558SAl Viro /*
27bb898558SAl Viro  * Define the default level of output to be very little
28bb898558SAl Viro  * This can be turned up by using apic=verbose for more
29bb898558SAl Viro  * information and apic=debug for _lots_ of information.
30bb898558SAl Viro  * apic_verbosity is defined in apic.c
31bb898558SAl Viro  */
32bb898558SAl Viro #define apic_printk(v, s, a...) do {       \
33bb898558SAl Viro 		if ((v) <= apic_verbosity) \
34bb898558SAl Viro 			printk(s, ##a);    \
35bb898558SAl Viro 	} while (0)
36bb898558SAl Viro 
37bb898558SAl Viro 
38160d8dacSIngo Molnar #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
39bb898558SAl Viro extern void generic_apic_probe(void);
40160d8dacSIngo Molnar #else
41160d8dacSIngo Molnar static inline void generic_apic_probe(void)
42160d8dacSIngo Molnar {
43160d8dacSIngo Molnar }
44160d8dacSIngo Molnar #endif
45bb898558SAl Viro 
46bb898558SAl Viro #ifdef CONFIG_X86_LOCAL_APIC
47bb898558SAl Viro 
48bb898558SAl Viro extern unsigned int apic_verbosity;
49bb898558SAl Viro extern int local_apic_timer_c2_ok;
50bb898558SAl Viro 
51bb898558SAl Viro extern int disable_apic;
520939e4fdSIngo Molnar 
530939e4fdSIngo Molnar #ifdef CONFIG_SMP
540939e4fdSIngo Molnar extern void __inquire_remote_apic(int apicid);
550939e4fdSIngo Molnar #else /* CONFIG_SMP */
560939e4fdSIngo Molnar static inline void __inquire_remote_apic(int apicid)
570939e4fdSIngo Molnar {
580939e4fdSIngo Molnar }
590939e4fdSIngo Molnar #endif /* CONFIG_SMP */
600939e4fdSIngo Molnar 
610939e4fdSIngo Molnar static inline void default_inquire_remote_apic(int apicid)
620939e4fdSIngo Molnar {
630939e4fdSIngo Molnar 	if (apic_verbosity >= APIC_DEBUG)
640939e4fdSIngo Molnar 		__inquire_remote_apic(apicid);
650939e4fdSIngo Molnar }
660939e4fdSIngo Molnar 
67bb898558SAl Viro /*
688312136fSCyrill Gorcunov  * With 82489DX we can't rely on apic feature bit
698312136fSCyrill Gorcunov  * retrieved via cpuid but still have to deal with
708312136fSCyrill Gorcunov  * such an apic chip so we assume that SMP configuration
718312136fSCyrill Gorcunov  * is found from MP table (64bit case uses ACPI mostly
728312136fSCyrill Gorcunov  * which set smp presence flag as well so we are safe
738312136fSCyrill Gorcunov  * to use this helper too).
748312136fSCyrill Gorcunov  */
758312136fSCyrill Gorcunov static inline bool apic_from_smp_config(void)
768312136fSCyrill Gorcunov {
778312136fSCyrill Gorcunov 	return smp_found_config && !disable_apic;
788312136fSCyrill Gorcunov }
798312136fSCyrill Gorcunov 
808312136fSCyrill Gorcunov /*
81bb898558SAl Viro  * Basic functions accessing APICs.
82bb898558SAl Viro  */
83bb898558SAl Viro #ifdef CONFIG_PARAVIRT
84bb898558SAl Viro #include <asm/paravirt.h>
85bb898558SAl Viro #endif
86bb898558SAl Viro 
8770511134SRavikiran G Thirumalai #ifdef CONFIG_X86_64
88bb898558SAl Viro extern int is_vsmp_box(void);
89129d8bc8SYinghai Lu #else
90129d8bc8SYinghai Lu static inline int is_vsmp_box(void)
91129d8bc8SYinghai Lu {
92129d8bc8SYinghai Lu 	return 0;
93129d8bc8SYinghai Lu }
94129d8bc8SYinghai Lu #endif
95bb898558SAl Viro extern void xapic_wait_icr_idle(void);
96bb898558SAl Viro extern u32 safe_xapic_wait_icr_idle(void);
97bb898558SAl Viro extern void xapic_icr_write(u32, u32);
98bb898558SAl Viro extern int setup_profiling_timer(unsigned int);
99bb898558SAl Viro 
100bb898558SAl Viro static inline void native_apic_mem_write(u32 reg, u32 v)
101bb898558SAl Viro {
102bb898558SAl Viro 	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
103bb898558SAl Viro 
104bb898558SAl Viro 	alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
105bb898558SAl Viro 		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
106bb898558SAl Viro 		       ASM_OUTPUT2("0" (v), "m" (*addr)));
107bb898558SAl Viro }
108bb898558SAl Viro 
109bb898558SAl Viro static inline u32 native_apic_mem_read(u32 reg)
110bb898558SAl Viro {
111bb898558SAl Viro 	return *((volatile u32 *)(APIC_BASE + reg));
112bb898558SAl Viro }
113bb898558SAl Viro 
114c1eeb2deSYinghai Lu extern void native_apic_wait_icr_idle(void);
115c1eeb2deSYinghai Lu extern u32 native_safe_apic_wait_icr_idle(void);
116c1eeb2deSYinghai Lu extern void native_apic_icr_write(u32 low, u32 id);
117c1eeb2deSYinghai Lu extern u64 native_apic_icr_read(void);
118c1eeb2deSYinghai Lu 
119fc1edaf9SSuresh Siddha extern int x2apic_mode;
120b24696bcSFenghua Yu 
121d0b03bd1SHan, Weidong #ifdef CONFIG_X86_X2APIC
122ce4e240cSSuresh Siddha /*
123ce4e240cSSuresh Siddha  * Make previous memory operations globally visible before
124ce4e240cSSuresh Siddha  * sending the IPI through x2apic wrmsr. We need a serializing instruction or
125ce4e240cSSuresh Siddha  * mfence for this.
126ce4e240cSSuresh Siddha  */
127ce4e240cSSuresh Siddha static inline void x2apic_wrmsr_fence(void)
128ce4e240cSSuresh Siddha {
129ce4e240cSSuresh Siddha 	asm volatile("mfence" : : : "memory");
130ce4e240cSSuresh Siddha }
131ce4e240cSSuresh Siddha 
132bb898558SAl Viro static inline void native_apic_msr_write(u32 reg, u32 v)
133bb898558SAl Viro {
134bb898558SAl Viro 	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
135bb898558SAl Viro 	    reg == APIC_LVR)
136bb898558SAl Viro 		return;
137bb898558SAl Viro 
138bb898558SAl Viro 	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
139bb898558SAl Viro }
140bb898558SAl Viro 
141bb898558SAl Viro static inline u32 native_apic_msr_read(u32 reg)
142bb898558SAl Viro {
1430059b243SAndi Kleen 	u64 msr;
144bb898558SAl Viro 
145bb898558SAl Viro 	if (reg == APIC_DFR)
146bb898558SAl Viro 		return -1;
147bb898558SAl Viro 
1480059b243SAndi Kleen 	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
1490059b243SAndi Kleen 	return (u32)msr;
150bb898558SAl Viro }
151bb898558SAl Viro 
152c1eeb2deSYinghai Lu static inline void native_x2apic_wait_icr_idle(void)
153c1eeb2deSYinghai Lu {
154c1eeb2deSYinghai Lu 	/* no need to wait for icr idle in x2apic */
155c1eeb2deSYinghai Lu 	return;
156c1eeb2deSYinghai Lu }
157c1eeb2deSYinghai Lu 
158c1eeb2deSYinghai Lu static inline u32 native_safe_x2apic_wait_icr_idle(void)
159c1eeb2deSYinghai Lu {
160c1eeb2deSYinghai Lu 	/* no need to wait for icr idle in x2apic */
161c1eeb2deSYinghai Lu 	return 0;
162c1eeb2deSYinghai Lu }
163c1eeb2deSYinghai Lu 
164c1eeb2deSYinghai Lu static inline void native_x2apic_icr_write(u32 low, u32 id)
165c1eeb2deSYinghai Lu {
166c1eeb2deSYinghai Lu 	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
167c1eeb2deSYinghai Lu }
168c1eeb2deSYinghai Lu 
169c1eeb2deSYinghai Lu static inline u64 native_x2apic_icr_read(void)
170c1eeb2deSYinghai Lu {
171c1eeb2deSYinghai Lu 	unsigned long val;
172c1eeb2deSYinghai Lu 
173c1eeb2deSYinghai Lu 	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
174c1eeb2deSYinghai Lu 	return val;
175c1eeb2deSYinghai Lu }
176c1eeb2deSYinghai Lu 
177fc1edaf9SSuresh Siddha extern int x2apic_phys;
178bb898558SAl Viro extern void check_x2apic(void);
179bb898558SAl Viro extern void enable_x2apic(void);
180bb898558SAl Viro extern void x2apic_icr_write(u32 low, u32 id);
181bb898558SAl Viro static inline int x2apic_enabled(void)
182bb898558SAl Viro {
1830059b243SAndi Kleen 	u64 msr;
184bb898558SAl Viro 
185bb898558SAl Viro 	if (!cpu_has_x2apic)
186bb898558SAl Viro 		return 0;
187bb898558SAl Viro 
1880059b243SAndi Kleen 	rdmsrl(MSR_IA32_APICBASE, msr);
189bb898558SAl Viro 	if (msr & X2APIC_ENABLE)
190bb898558SAl Viro 		return 1;
191bb898558SAl Viro 	return 0;
192bb898558SAl Viro }
193fc1edaf9SSuresh Siddha 
194fc1edaf9SSuresh Siddha #define x2apic_supported()	(cpu_has_x2apic)
195ce69a784SGleb Natapov static inline void x2apic_force_phys(void)
196ce69a784SGleb Natapov {
197ce69a784SGleb Natapov 	x2apic_phys = 1;
198ce69a784SGleb Natapov }
199bb898558SAl Viro #else
20006cd9a7dSYinghai Lu static inline void check_x2apic(void)
20106cd9a7dSYinghai Lu {
20206cd9a7dSYinghai Lu }
20306cd9a7dSYinghai Lu static inline void enable_x2apic(void)
20406cd9a7dSYinghai Lu {
20506cd9a7dSYinghai Lu }
20606cd9a7dSYinghai Lu static inline int x2apic_enabled(void)
20706cd9a7dSYinghai Lu {
20806cd9a7dSYinghai Lu 	return 0;
20906cd9a7dSYinghai Lu }
210ce69a784SGleb Natapov static inline void x2apic_force_phys(void)
211ce69a784SGleb Natapov {
212ce69a784SGleb Natapov }
213cf6567feSSuresh Siddha 
21493758238SWeidong Han #define	x2apic_preenabled 0
215fc1edaf9SSuresh Siddha #define	x2apic_supported()	0
216bb898558SAl Viro #endif
217bb898558SAl Viro 
21893758238SWeidong Han extern void enable_IR_x2apic(void);
21993758238SWeidong Han 
220bb898558SAl Viro extern int get_physical_broadcast(void);
221bb898558SAl Viro 
222bb898558SAl Viro extern int lapic_get_maxlvt(void);
223bb898558SAl Viro extern void clear_local_APIC(void);
224bb898558SAl Viro extern void connect_bsp_APIC(void);
225bb898558SAl Viro extern void disconnect_bsp_APIC(int virt_wire_setup);
226bb898558SAl Viro extern void disable_local_APIC(void);
227bb898558SAl Viro extern void lapic_shutdown(void);
228bb898558SAl Viro extern int verify_local_APIC(void);
229bb898558SAl Viro extern void sync_Arb_IDs(void);
230bb898558SAl Viro extern void init_bsp_APIC(void);
231bb898558SAl Viro extern void setup_local_APIC(void);
232bb898558SAl Viro extern void end_local_APIC_setup(void);
2332fb270f3SJan Beulich extern void bsp_end_local_APIC_setup(void);
234bb898558SAl Viro extern void init_apic_mappings(void);
235c0104d38SYinghai Lu void register_lapic_address(unsigned long address);
236bb898558SAl Viro extern void setup_boot_APIC_clock(void);
237bb898558SAl Viro extern void setup_secondary_APIC_clock(void);
238bb898558SAl Viro extern int APIC_init_uniprocessor(void);
239a906fdaaSThomas Gleixner extern int apic_force_enable(unsigned long addr);
240bb898558SAl Viro 
241bb898558SAl Viro /*
242bb898558SAl Viro  * On 32bit this is mach-xxx local
243bb898558SAl Viro  */
244bb898558SAl Viro #ifdef CONFIG_X86_64
245bb898558SAl Viro extern int apic_is_clustered_box(void);
246bb898558SAl Viro #else
247bb898558SAl Viro static inline int apic_is_clustered_box(void)
248bb898558SAl Viro {
249bb898558SAl Viro 	return 0;
250bb898558SAl Viro }
251bb898558SAl Viro #endif
252bb898558SAl Viro 
25327afdf20SRobert Richter extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
254bb898558SAl Viro 
255bb898558SAl Viro #else /* !CONFIG_X86_LOCAL_APIC */
256bb898558SAl Viro static inline void lapic_shutdown(void) { }
257bb898558SAl Viro #define local_apic_timer_c2_ok		1
258bb898558SAl Viro static inline void init_apic_mappings(void) { }
259d3ec5caeSIvan Vecera static inline void disable_local_APIC(void) { }
260736decacSThomas Gleixner # define setup_boot_APIC_clock x86_init_noop
261736decacSThomas Gleixner # define setup_secondary_APIC_clock x86_init_noop
262bb898558SAl Viro #endif /* !CONFIG_X86_LOCAL_APIC */
263bb898558SAl Viro 
2641f75ed0cSIngo Molnar #ifdef CONFIG_X86_64
2651f75ed0cSIngo Molnar #define	SET_APIC_ID(x)		(apic->set_apic_id(x))
2661f75ed0cSIngo Molnar #else
2671f75ed0cSIngo Molnar 
2681f75ed0cSIngo Molnar #endif
2691f75ed0cSIngo Molnar 
270e2780a68SIngo Molnar /*
271e2780a68SIngo Molnar  * Copyright 2004 James Cleverdon, IBM.
272e2780a68SIngo Molnar  * Subject to the GNU Public License, v.2
273e2780a68SIngo Molnar  *
274e2780a68SIngo Molnar  * Generic APIC sub-arch data struct.
275e2780a68SIngo Molnar  *
276e2780a68SIngo Molnar  * Hacked for x86-64 by James Cleverdon from i386 architecture code by
277e2780a68SIngo Molnar  * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
278e2780a68SIngo Molnar  * James Cleverdon.
279e2780a68SIngo Molnar  */
280be163a15SIngo Molnar struct apic {
281e2780a68SIngo Molnar 	char *name;
282e2780a68SIngo Molnar 
283e2780a68SIngo Molnar 	int (*probe)(void);
284e2780a68SIngo Molnar 	int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
285e2780a68SIngo Molnar 	int (*apic_id_registered)(void);
286e2780a68SIngo Molnar 
287e2780a68SIngo Molnar 	u32 irq_delivery_mode;
288e2780a68SIngo Molnar 	u32 irq_dest_mode;
289e2780a68SIngo Molnar 
290e2780a68SIngo Molnar 	const struct cpumask *(*target_cpus)(void);
291e2780a68SIngo Molnar 
292e2780a68SIngo Molnar 	int disable_esr;
293e2780a68SIngo Molnar 
294e2780a68SIngo Molnar 	int dest_logical;
2957abc0753SCyrill Gorcunov 	unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
296e2780a68SIngo Molnar 	unsigned long (*check_apicid_present)(int apicid);
297e2780a68SIngo Molnar 
298e2780a68SIngo Molnar 	void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
299e2780a68SIngo Molnar 	void (*init_apic_ldr)(void);
300e2780a68SIngo Molnar 
3017abc0753SCyrill Gorcunov 	void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
302e2780a68SIngo Molnar 
303e2780a68SIngo Molnar 	void (*setup_apic_routing)(void);
304e2780a68SIngo Molnar 	int (*multi_timer_check)(int apic, int irq);
305e2780a68SIngo Molnar 	int (*cpu_present_to_apicid)(int mps_cpu);
3067abc0753SCyrill Gorcunov 	void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
307e2780a68SIngo Molnar 	void (*setup_portio_remap)(void);
308e11dadabSThomas Gleixner 	int (*check_phys_apicid_present)(int phys_apicid);
309e2780a68SIngo Molnar 	void (*enable_apic_mode)(void);
310e2780a68SIngo Molnar 	int (*phys_pkg_id)(int cpuid_apic, int index_msb);
311e2780a68SIngo Molnar 
312e2780a68SIngo Molnar 	/*
313be163a15SIngo Molnar 	 * When one of the next two hooks returns 1 the apic
314e2780a68SIngo Molnar 	 * is switched to this. Essentially they are additional
315e2780a68SIngo Molnar 	 * probe functions:
316e2780a68SIngo Molnar 	 */
317e2780a68SIngo Molnar 	int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
318e2780a68SIngo Molnar 
319e2780a68SIngo Molnar 	unsigned int (*get_apic_id)(unsigned long x);
320e2780a68SIngo Molnar 	unsigned long (*set_apic_id)(unsigned int id);
321e2780a68SIngo Molnar 	unsigned long apic_id_mask;
322e2780a68SIngo Molnar 
323e2780a68SIngo Molnar 	unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
324e2780a68SIngo Molnar 	unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
325e2780a68SIngo Molnar 					       const struct cpumask *andmask);
326e2780a68SIngo Molnar 
327e2780a68SIngo Molnar 	/* ipi */
328e2780a68SIngo Molnar 	void (*send_IPI_mask)(const struct cpumask *mask, int vector);
329e2780a68SIngo Molnar 	void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
330e2780a68SIngo Molnar 					 int vector);
331e2780a68SIngo Molnar 	void (*send_IPI_allbutself)(int vector);
332e2780a68SIngo Molnar 	void (*send_IPI_all)(int vector);
333e2780a68SIngo Molnar 	void (*send_IPI_self)(int vector);
334e2780a68SIngo Molnar 
335e2780a68SIngo Molnar 	/* wakeup_secondary_cpu */
3361f5bcabfSIngo Molnar 	int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
337e2780a68SIngo Molnar 
338e2780a68SIngo Molnar 	int trampoline_phys_low;
339e2780a68SIngo Molnar 	int trampoline_phys_high;
340e2780a68SIngo Molnar 
341e2780a68SIngo Molnar 	void (*wait_for_init_deassert)(atomic_t *deassert);
342e2780a68SIngo Molnar 	void (*smp_callin_clear_local_apic)(void);
343e2780a68SIngo Molnar 	void (*inquire_remote_apic)(int apicid);
344e2780a68SIngo Molnar 
345e2780a68SIngo Molnar 	/* apic ops */
346e2780a68SIngo Molnar 	u32 (*read)(u32 reg);
347e2780a68SIngo Molnar 	void (*write)(u32 reg, u32 v);
348e2780a68SIngo Molnar 	u64 (*icr_read)(void);
349e2780a68SIngo Molnar 	void (*icr_write)(u32 low, u32 high);
350e2780a68SIngo Molnar 	void (*wait_icr_idle)(void);
351e2780a68SIngo Molnar 	u32 (*safe_wait_icr_idle)(void);
352acb8bc09STejun Heo 
353acb8bc09STejun Heo #ifdef CONFIG_X86_32
354acb8bc09STejun Heo 	/*
355acb8bc09STejun Heo 	 * Called very early during boot from get_smp_config().  It should
356acb8bc09STejun Heo 	 * return the logical apicid.  x86_[bios]_cpu_to_apicid is
357acb8bc09STejun Heo 	 * initialized before this function is called.
358acb8bc09STejun Heo 	 *
359acb8bc09STejun Heo 	 * If logical apicid can't be determined that early, the function
360acb8bc09STejun Heo 	 * may return BAD_APICID.  Logical apicid will be configured after
361acb8bc09STejun Heo 	 * init_apic_ldr() while bringing up CPUs.  Note that NUMA affinity
362acb8bc09STejun Heo 	 * won't be applied properly during early boot in this case.
363acb8bc09STejun Heo 	 */
364acb8bc09STejun Heo 	int (*x86_32_early_logical_apicid)(int cpu);
36589e5dc21STejun Heo 
36684914ed0STejun Heo 	/*
36784914ed0STejun Heo 	 * Optional method called from setup_local_APIC() after logical
36884914ed0STejun Heo 	 * apicid is guaranteed to be known to initialize apicid -> node
36984914ed0STejun Heo 	 * mapping if NUMA initialization hasn't done so already.  Don't
37084914ed0STejun Heo 	 * add new users.
37184914ed0STejun Heo 	 */
37289e5dc21STejun Heo 	int (*x86_32_numa_cpu_node)(int cpu);
373acb8bc09STejun Heo #endif
374e2780a68SIngo Molnar };
375e2780a68SIngo Molnar 
3760917c01fSIngo Molnar /*
3770917c01fSIngo Molnar  * Pointer to the local APIC driver in use on this system (there's
3780917c01fSIngo Molnar  * always just one such driver in use - the kernel decides via an
3790917c01fSIngo Molnar  * early probing process which one it picks - and then sticks to it):
3800917c01fSIngo Molnar  */
381be163a15SIngo Molnar extern struct apic *apic;
3820917c01fSIngo Molnar 
3830917c01fSIngo Molnar /*
384107e0e0cSSuresh Siddha  * APIC drivers are probed based on how they are listed in the .apicdrivers
385107e0e0cSSuresh Siddha  * section. So the order is important and enforced by the ordering
386107e0e0cSSuresh Siddha  * of different apic driver files in the Makefile.
387107e0e0cSSuresh Siddha  *
388107e0e0cSSuresh Siddha  * For the files having two apic drivers, we use apic_drivers()
389107e0e0cSSuresh Siddha  * to enforce the order with in them.
390107e0e0cSSuresh Siddha  */
391107e0e0cSSuresh Siddha #define apic_driver(sym)					\
392107e0e0cSSuresh Siddha 	static struct apic *__apicdrivers_##sym __used		\
393107e0e0cSSuresh Siddha 	__aligned(sizeof(struct apic *))			\
394107e0e0cSSuresh Siddha 	__section(.apicdrivers) = { &sym }
395107e0e0cSSuresh Siddha 
396107e0e0cSSuresh Siddha #define apic_drivers(sym1, sym2)					\
397107e0e0cSSuresh Siddha 	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
398107e0e0cSSuresh Siddha 	__aligned(sizeof(struct apic *))				\
399107e0e0cSSuresh Siddha 	__section(.apicdrivers) = { &sym1, &sym2 }
400107e0e0cSSuresh Siddha 
401107e0e0cSSuresh Siddha extern struct apic *__apicdrivers[], *__apicdrivers_end[];
402107e0e0cSSuresh Siddha 
403107e0e0cSSuresh Siddha /*
4040917c01fSIngo Molnar  * APIC functionality to boot other CPUs - only used on SMP:
4050917c01fSIngo Molnar  */
4060917c01fSIngo Molnar #ifdef CONFIG_SMP
4072b6163bfSYinghai Lu extern atomic_t init_deasserted;
4082b6163bfSYinghai Lu extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
4090917c01fSIngo Molnar #endif
410e2780a68SIngo Molnar 
411d674cd19SCyrill Gorcunov #ifdef CONFIG_X86_LOCAL_APIC
412e2780a68SIngo Molnar static inline u32 apic_read(u32 reg)
413e2780a68SIngo Molnar {
414e2780a68SIngo Molnar 	return apic->read(reg);
415e2780a68SIngo Molnar }
416e2780a68SIngo Molnar 
417e2780a68SIngo Molnar static inline void apic_write(u32 reg, u32 val)
418e2780a68SIngo Molnar {
419e2780a68SIngo Molnar 	apic->write(reg, val);
420e2780a68SIngo Molnar }
421e2780a68SIngo Molnar 
422e2780a68SIngo Molnar static inline u64 apic_icr_read(void)
423e2780a68SIngo Molnar {
424e2780a68SIngo Molnar 	return apic->icr_read();
425e2780a68SIngo Molnar }
426e2780a68SIngo Molnar 
427e2780a68SIngo Molnar static inline void apic_icr_write(u32 low, u32 high)
428e2780a68SIngo Molnar {
429e2780a68SIngo Molnar 	apic->icr_write(low, high);
430e2780a68SIngo Molnar }
431e2780a68SIngo Molnar 
432e2780a68SIngo Molnar static inline void apic_wait_icr_idle(void)
433e2780a68SIngo Molnar {
434e2780a68SIngo Molnar 	apic->wait_icr_idle();
435e2780a68SIngo Molnar }
436e2780a68SIngo Molnar 
437e2780a68SIngo Molnar static inline u32 safe_apic_wait_icr_idle(void)
438e2780a68SIngo Molnar {
439e2780a68SIngo Molnar 	return apic->safe_wait_icr_idle();
440e2780a68SIngo Molnar }
441e2780a68SIngo Molnar 
442d674cd19SCyrill Gorcunov #else /* CONFIG_X86_LOCAL_APIC */
443d674cd19SCyrill Gorcunov 
444d674cd19SCyrill Gorcunov static inline u32 apic_read(u32 reg) { return 0; }
445d674cd19SCyrill Gorcunov static inline void apic_write(u32 reg, u32 val) { }
446d674cd19SCyrill Gorcunov static inline u64 apic_icr_read(void) { return 0; }
447d674cd19SCyrill Gorcunov static inline void apic_icr_write(u32 low, u32 high) { }
448d674cd19SCyrill Gorcunov static inline void apic_wait_icr_idle(void) { }
449d674cd19SCyrill Gorcunov static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
450d674cd19SCyrill Gorcunov 
451d674cd19SCyrill Gorcunov #endif /* CONFIG_X86_LOCAL_APIC */
452e2780a68SIngo Molnar 
453e2780a68SIngo Molnar static inline void ack_APIC_irq(void)
454e2780a68SIngo Molnar {
455e2780a68SIngo Molnar 	/*
456e2780a68SIngo Molnar 	 * ack_APIC_irq() actually gets compiled as a single instruction
457e2780a68SIngo Molnar 	 * ... yummie.
458e2780a68SIngo Molnar 	 */
459e2780a68SIngo Molnar 
460e2780a68SIngo Molnar 	/* Docs say use 0 for future compatibility */
461e2780a68SIngo Molnar 	apic_write(APIC_EOI, 0);
462e2780a68SIngo Molnar }
463e2780a68SIngo Molnar 
464e2780a68SIngo Molnar static inline unsigned default_get_apic_id(unsigned long x)
465e2780a68SIngo Molnar {
466e2780a68SIngo Molnar 	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
467e2780a68SIngo Molnar 
46842937e81SAndreas Herrmann 	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
469e2780a68SIngo Molnar 		return (x >> 24) & 0xFF;
470e2780a68SIngo Molnar 	else
471e2780a68SIngo Molnar 		return (x >> 24) & 0x0F;
472e2780a68SIngo Molnar }
473e2780a68SIngo Molnar 
474e2780a68SIngo Molnar /*
475e2780a68SIngo Molnar  * Warm reset vector default position:
476e2780a68SIngo Molnar  */
477e2780a68SIngo Molnar #define DEFAULT_TRAMPOLINE_PHYS_LOW		0x467
478e2780a68SIngo Molnar #define DEFAULT_TRAMPOLINE_PHYS_HIGH		0x469
479e2780a68SIngo Molnar 
4802b6163bfSYinghai Lu #ifdef CONFIG_X86_64
481e2780a68SIngo Molnar extern int default_acpi_madt_oem_check(char *, char *);
482e2780a68SIngo Molnar 
483e2780a68SIngo Molnar extern void apic_send_IPI_self(int vector);
484e2780a68SIngo Molnar 
485e2780a68SIngo Molnar DECLARE_PER_CPU(int, x2apic_extra_bits);
486e2780a68SIngo Molnar 
487e2780a68SIngo Molnar extern int default_cpu_present_to_apicid(int mps_cpu);
488e11dadabSThomas Gleixner extern int default_check_phys_apicid_present(int phys_apicid);
489e2780a68SIngo Molnar #endif
490e2780a68SIngo Molnar 
491e2780a68SIngo Molnar static inline void default_wait_for_init_deassert(atomic_t *deassert)
492e2780a68SIngo Molnar {
493e2780a68SIngo Molnar 	while (!atomic_read(deassert))
494e2780a68SIngo Molnar 		cpu_relax();
495e2780a68SIngo Molnar 	return;
496e2780a68SIngo Molnar }
497e2780a68SIngo Molnar 
49869c252ffSSuresh Siddha extern struct apic *generic_bigsmp_probe(void);
499e2780a68SIngo Molnar 
500e2780a68SIngo Molnar 
501e2780a68SIngo Molnar #ifdef CONFIG_X86_LOCAL_APIC
502e2780a68SIngo Molnar 
503e2780a68SIngo Molnar #include <asm/smp.h>
504e2780a68SIngo Molnar 
505e2780a68SIngo Molnar #define APIC_DFR_VALUE	(APIC_DFR_FLAT)
506e2780a68SIngo Molnar 
507e2780a68SIngo Molnar static inline const struct cpumask *default_target_cpus(void)
508e2780a68SIngo Molnar {
509e2780a68SIngo Molnar #ifdef CONFIG_SMP
510e2780a68SIngo Molnar 	return cpu_online_mask;
511e2780a68SIngo Molnar #else
512e2780a68SIngo Molnar 	return cpumask_of(0);
513e2780a68SIngo Molnar #endif
514e2780a68SIngo Molnar }
515e2780a68SIngo Molnar 
516e2780a68SIngo Molnar DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
517e2780a68SIngo Molnar 
518e2780a68SIngo Molnar 
519e2780a68SIngo Molnar static inline unsigned int read_apic_id(void)
520e2780a68SIngo Molnar {
521e2780a68SIngo Molnar 	unsigned int reg;
522e2780a68SIngo Molnar 
523e2780a68SIngo Molnar 	reg = apic_read(APIC_ID);
524e2780a68SIngo Molnar 
525e2780a68SIngo Molnar 	return apic->get_apic_id(reg);
526e2780a68SIngo Molnar }
527e2780a68SIngo Molnar 
528e2780a68SIngo Molnar extern void default_setup_apic_routing(void);
529e2780a68SIngo Molnar 
5309844ab11SCyrill Gorcunov extern struct apic apic_noop;
5319844ab11SCyrill Gorcunov 
532e2780a68SIngo Molnar #ifdef CONFIG_X86_32
5332c1b284eSJaswinder Singh Rajput 
534acb8bc09STejun Heo static inline int noop_x86_32_early_logical_apicid(int cpu)
535acb8bc09STejun Heo {
536acb8bc09STejun Heo 	return BAD_APICID;
537acb8bc09STejun Heo }
538acb8bc09STejun Heo 
539e2780a68SIngo Molnar /*
540e2780a68SIngo Molnar  * Set up the logical destination ID.
541e2780a68SIngo Molnar  *
542e2780a68SIngo Molnar  * Intel recommends to set DFR, LDR and TPR before enabling
543e2780a68SIngo Molnar  * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
544e2780a68SIngo Molnar  * document number 292116).  So here it goes...
545e2780a68SIngo Molnar  */
546e2780a68SIngo Molnar extern void default_init_apic_ldr(void);
547e2780a68SIngo Molnar 
548e2780a68SIngo Molnar static inline int default_apic_id_registered(void)
549e2780a68SIngo Molnar {
550e2780a68SIngo Molnar 	return physid_isset(read_apic_id(), phys_cpu_present_map);
551e2780a68SIngo Molnar }
552e2780a68SIngo Molnar 
553f56e5034SYinghai Lu static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
554f56e5034SYinghai Lu {
555f56e5034SYinghai Lu 	return cpuid_apic >> index_msb;
556f56e5034SYinghai Lu }
557f56e5034SYinghai Lu 
558f56e5034SYinghai Lu #endif
559f56e5034SYinghai Lu 
560e2780a68SIngo Molnar static inline unsigned int
561e2780a68SIngo Molnar default_cpu_mask_to_apicid(const struct cpumask *cpumask)
562e2780a68SIngo Molnar {
563f56e5034SYinghai Lu 	return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
564e2780a68SIngo Molnar }
565e2780a68SIngo Molnar 
566e2780a68SIngo Molnar static inline unsigned int
567e2780a68SIngo Molnar default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
568e2780a68SIngo Molnar 			       const struct cpumask *andmask)
569e2780a68SIngo Molnar {
570e2780a68SIngo Molnar 	unsigned long mask1 = cpumask_bits(cpumask)[0];
571e2780a68SIngo Molnar 	unsigned long mask2 = cpumask_bits(andmask)[0];
572e2780a68SIngo Molnar 	unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
573e2780a68SIngo Molnar 
574e2780a68SIngo Molnar 	return (unsigned int)(mask1 & mask2 & mask3);
575e2780a68SIngo Molnar }
576e2780a68SIngo Molnar 
5777abc0753SCyrill Gorcunov static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
578e2780a68SIngo Molnar {
5797abc0753SCyrill Gorcunov 	return physid_isset(apicid, *map);
580e2780a68SIngo Molnar }
581e2780a68SIngo Molnar 
582e2780a68SIngo Molnar static inline unsigned long default_check_apicid_present(int bit)
583e2780a68SIngo Molnar {
584e2780a68SIngo Molnar 	return physid_isset(bit, phys_cpu_present_map);
585e2780a68SIngo Molnar }
586e2780a68SIngo Molnar 
5877abc0753SCyrill Gorcunov static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
588e2780a68SIngo Molnar {
5897abc0753SCyrill Gorcunov 	*retmap = *phys_map;
590e2780a68SIngo Molnar }
591e2780a68SIngo Molnar 
592e2780a68SIngo Molnar static inline int __default_cpu_present_to_apicid(int mps_cpu)
593e2780a68SIngo Molnar {
594e2780a68SIngo Molnar 	if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
595e2780a68SIngo Molnar 		return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
596e2780a68SIngo Molnar 	else
597e2780a68SIngo Molnar 		return BAD_APICID;
598e2780a68SIngo Molnar }
599e2780a68SIngo Molnar 
600e2780a68SIngo Molnar static inline int
601e11dadabSThomas Gleixner __default_check_phys_apicid_present(int phys_apicid)
602e2780a68SIngo Molnar {
603e11dadabSThomas Gleixner 	return physid_isset(phys_apicid, phys_cpu_present_map);
604e2780a68SIngo Molnar }
605e2780a68SIngo Molnar 
606e2780a68SIngo Molnar #ifdef CONFIG_X86_32
607e2780a68SIngo Molnar static inline int default_cpu_present_to_apicid(int mps_cpu)
608e2780a68SIngo Molnar {
609e2780a68SIngo Molnar 	return __default_cpu_present_to_apicid(mps_cpu);
610e2780a68SIngo Molnar }
611e2780a68SIngo Molnar 
612e2780a68SIngo Molnar static inline int
613e11dadabSThomas Gleixner default_check_phys_apicid_present(int phys_apicid)
614e2780a68SIngo Molnar {
615e11dadabSThomas Gleixner 	return __default_check_phys_apicid_present(phys_apicid);
616e2780a68SIngo Molnar }
617e2780a68SIngo Molnar #else
618e2780a68SIngo Molnar extern int default_cpu_present_to_apicid(int mps_cpu);
619e11dadabSThomas Gleixner extern int default_check_phys_apicid_present(int phys_apicid);
620e2780a68SIngo Molnar #endif
621e2780a68SIngo Molnar 
622e2780a68SIngo Molnar #endif /* CONFIG_X86_LOCAL_APIC */
623e2780a68SIngo Molnar 
6241965aae3SH. Peter Anvin #endif /* _ASM_X86_APIC_H */
625