xref: /openbmc/linux/arch/x86/include/asm/apic.h (revision 5a3a46bd)
17e300dabSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
21965aae3SH. Peter Anvin #ifndef _ASM_X86_APIC_H
31965aae3SH. Peter Anvin #define _ASM_X86_APIC_H
4bb898558SAl Viro 
5e2780a68SIngo Molnar #include <linux/cpumask.h>
6bb898558SAl Viro 
7bb898558SAl Viro #include <asm/alternative.h>
8bb898558SAl Viro #include <asm/cpufeature.h>
9e2780a68SIngo Molnar #include <asm/apicdef.h>
1060063497SArun Sharma #include <linux/atomic.h>
11e2780a68SIngo Molnar #include <asm/fixmap.h>
12e2780a68SIngo Molnar #include <asm/mpspec.h>
13bb898558SAl Viro #include <asm/msr.h>
14ffcba43fSNicolai Stange #include <asm/hardirq.h>
15bb898558SAl Viro 
16bb898558SAl Viro #define ARCH_APICTIMER_STOPS_ON_C3	1
17bb898558SAl Viro 
18bb898558SAl Viro /*
19bb898558SAl Viro  * Debugging macros
20bb898558SAl Viro  */
21bb898558SAl Viro #define APIC_QUIET   0
22bb898558SAl Viro #define APIC_VERBOSE 1
23bb898558SAl Viro #define APIC_DEBUG   2
24bb898558SAl Viro 
25b7c4948eSHidehiro Kawai /* Macros for apic_extnmi which controls external NMI masking */
26b7c4948eSHidehiro Kawai #define APIC_EXTNMI_BSP		0 /* Default */
27b7c4948eSHidehiro Kawai #define APIC_EXTNMI_ALL		1
28b7c4948eSHidehiro Kawai #define APIC_EXTNMI_NONE	2
29b7c4948eSHidehiro Kawai 
30bb898558SAl Viro /*
31bb898558SAl Viro  * Define the default level of output to be very little
32bb898558SAl Viro  * This can be turned up by using apic=verbose for more
33bb898558SAl Viro  * information and apic=debug for _lots_ of information.
34bb898558SAl Viro  * apic_verbosity is defined in apic.c
35bb898558SAl Viro  */
36bb898558SAl Viro #define apic_printk(v, s, a...) do {       \
37bb898558SAl Viro 		if ((v) <= apic_verbosity) \
38bb898558SAl Viro 			printk(s, ##a);    \
39bb898558SAl Viro 	} while (0)
40bb898558SAl Viro 
41bb898558SAl Viro 
42160d8dacSIngo Molnar #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
439d87f5b6SThomas Gleixner extern void x86_32_probe_apic(void);
44160d8dacSIngo Molnar #else
459d87f5b6SThomas Gleixner static inline void x86_32_probe_apic(void) { }
46160d8dacSIngo Molnar #endif
47bb898558SAl Viro 
48bb898558SAl Viro #ifdef CONFIG_X86_LOCAL_APIC
49bb898558SAl Viro 
50ec633558SQian Cai extern int apic_verbosity;
51bb898558SAl Viro extern int local_apic_timer_c2_ok;
52bb898558SAl Viro 
5349062454SThomas Gleixner extern bool apic_is_disabled;
5452ae346bSDaniel Drake extern unsigned int lapic_timer_period;
550939e4fdSIngo Molnar 
567e75178aSDavid Woodhouse extern int cpuid_to_apicid[];
577e75178aSDavid Woodhouse 
584f45ed9fSDou Liyang extern enum apic_intr_mode_id apic_intr_mode;
594f45ed9fSDou Liyang enum apic_intr_mode_id {
604f45ed9fSDou Liyang 	APIC_PIC,
614f45ed9fSDou Liyang 	APIC_VIRTUAL_WIRE,
624f45ed9fSDou Liyang 	APIC_VIRTUAL_WIRE_NO_CONFIG,
634f45ed9fSDou Liyang 	APIC_SYMMETRIC_IO,
644f45ed9fSDou Liyang 	APIC_SYMMETRIC_IO_NO_ROUTING
654f45ed9fSDou Liyang };
664f45ed9fSDou Liyang 
67bb898558SAl Viro /*
688312136fSCyrill Gorcunov  * With 82489DX we can't rely on apic feature bit
698312136fSCyrill Gorcunov  * retrieved via cpuid but still have to deal with
708312136fSCyrill Gorcunov  * such an apic chip so we assume that SMP configuration
718312136fSCyrill Gorcunov  * is found from MP table (64bit case uses ACPI mostly
728312136fSCyrill Gorcunov  * which set smp presence flag as well so we are safe
738312136fSCyrill Gorcunov  * to use this helper too).
748312136fSCyrill Gorcunov  */
758312136fSCyrill Gorcunov static inline bool apic_from_smp_config(void)
768312136fSCyrill Gorcunov {
7749062454SThomas Gleixner 	return smp_found_config && !apic_is_disabled;
788312136fSCyrill Gorcunov }
798312136fSCyrill Gorcunov 
808312136fSCyrill Gorcunov /*
81bb898558SAl Viro  * Basic functions accessing APICs.
82bb898558SAl Viro  */
83bb898558SAl Viro #ifdef CONFIG_PARAVIRT
84bb898558SAl Viro #include <asm/paravirt.h>
85bb898558SAl Viro #endif
86bb898558SAl Viro 
87bb898558SAl Viro static inline void native_apic_mem_write(u32 reg, u32 v)
88bb898558SAl Viro {
89bb898558SAl Viro 	volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
90bb898558SAl Viro 
91a930dc45SBorislav Petkov 	alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
92bb898558SAl Viro 		       ASM_OUTPUT2("=r" (v), "=m" (*addr)),
93bb898558SAl Viro 		       ASM_OUTPUT2("0" (v), "m" (*addr)));
94bb898558SAl Viro }
95bb898558SAl Viro 
96bb898558SAl Viro static inline u32 native_apic_mem_read(u32 reg)
97bb898558SAl Viro {
98bb898558SAl Viro 	return *((volatile u32 *)(APIC_BASE + reg));
99bb898558SAl Viro }
100bb898558SAl Viro 
101c1eeb2deSYinghai Lu extern void native_apic_wait_icr_idle(void);
102c1eeb2deSYinghai Lu extern u32 native_safe_apic_wait_icr_idle(void);
103c1eeb2deSYinghai Lu extern void native_apic_icr_write(u32 low, u32 id);
104c1eeb2deSYinghai Lu extern u64 native_apic_icr_read(void);
105c1eeb2deSYinghai Lu 
1068d806960SThomas Gleixner static inline bool apic_is_x2apic_enabled(void)
1078d806960SThomas Gleixner {
1088d806960SThomas Gleixner 	u64 msr;
1098d806960SThomas Gleixner 
1108d806960SThomas Gleixner 	if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
1118d806960SThomas Gleixner 		return false;
1128d806960SThomas Gleixner 	return msr & X2APIC_ENABLE;
1138d806960SThomas Gleixner }
1148d806960SThomas Gleixner 
115e02ae387SPaolo Bonzini extern void enable_IR_x2apic(void);
116e02ae387SPaolo Bonzini 
117e02ae387SPaolo Bonzini extern int get_physical_broadcast(void);
118e02ae387SPaolo Bonzini 
119e02ae387SPaolo Bonzini extern int lapic_get_maxlvt(void);
120e02ae387SPaolo Bonzini extern void clear_local_APIC(void);
121e02ae387SPaolo Bonzini extern void disconnect_bsp_APIC(int virt_wire_setup);
122e02ae387SPaolo Bonzini extern void disable_local_APIC(void);
12360dcaad5SThomas Gleixner extern void apic_soft_disable(void);
124e02ae387SPaolo Bonzini extern void lapic_shutdown(void);
125e02ae387SPaolo Bonzini extern void sync_Arb_IDs(void);
126fc90ccfdSVille Syrjälä extern void init_bsp_APIC(void);
12797992387SThomas Gleixner extern void apic_intr_mode_select(void);
1284b1669e8SDou Liyang extern void apic_intr_mode_init(void);
129e02ae387SPaolo Bonzini extern void init_apic_mappings(void);
130e02ae387SPaolo Bonzini void register_lapic_address(unsigned long address);
131e02ae387SPaolo Bonzini extern void setup_boot_APIC_clock(void);
132e02ae387SPaolo Bonzini extern void setup_secondary_APIC_clock(void);
1336731b0d6SNicolai Stange extern void lapic_update_tsc_freq(void);
134e02ae387SPaolo Bonzini 
135e02ae387SPaolo Bonzini #ifdef CONFIG_X86_64
1361751adedSThomas Gleixner static inline bool apic_force_enable(unsigned long addr)
137e02ae387SPaolo Bonzini {
1381751adedSThomas Gleixner 	return false;
139e02ae387SPaolo Bonzini }
140e02ae387SPaolo Bonzini #else
1411751adedSThomas Gleixner extern bool apic_force_enable(unsigned long addr);
142e02ae387SPaolo Bonzini #endif
143e02ae387SPaolo Bonzini 
144e02ae387SPaolo Bonzini extern void apic_ap_setup(void);
145e02ae387SPaolo Bonzini 
146e02ae387SPaolo Bonzini /*
147e02ae387SPaolo Bonzini  * On 32bit this is mach-xxx local
148e02ae387SPaolo Bonzini  */
149e02ae387SPaolo Bonzini #ifdef CONFIG_X86_64
150e02ae387SPaolo Bonzini extern int apic_is_clustered_box(void);
151e02ae387SPaolo Bonzini #else
152e02ae387SPaolo Bonzini static inline int apic_is_clustered_box(void)
153e02ae387SPaolo Bonzini {
154e02ae387SPaolo Bonzini 	return 0;
155e02ae387SPaolo Bonzini }
156e02ae387SPaolo Bonzini #endif
157e02ae387SPaolo Bonzini 
158e02ae387SPaolo Bonzini extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
1590fa115daSThomas Gleixner extern void lapic_assign_system_vectors(void);
1600fa115daSThomas Gleixner extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace);
1617d65f9e8SThomas Gleixner extern void lapic_update_legacy_vectors(void);
1620fa115daSThomas Gleixner extern void lapic_online(void);
1630fa115daSThomas Gleixner extern void lapic_offline(void);
164c8c40767SThomas Gleixner extern bool apic_needs_pit(void);
165e02ae387SPaolo Bonzini 
16622ca7ee9SThomas Gleixner extern void apic_send_IPI_allbutself(unsigned int vector);
16722ca7ee9SThomas Gleixner 
168e02ae387SPaolo Bonzini #else /* !CONFIG_X86_LOCAL_APIC */
169e02ae387SPaolo Bonzini static inline void lapic_shutdown(void) { }
170e02ae387SPaolo Bonzini #define local_apic_timer_c2_ok		1
171e02ae387SPaolo Bonzini static inline void init_apic_mappings(void) { }
172e02ae387SPaolo Bonzini static inline void disable_local_APIC(void) { }
173e02ae387SPaolo Bonzini # define setup_boot_APIC_clock x86_init_noop
174e02ae387SPaolo Bonzini # define setup_secondary_APIC_clock x86_init_noop
1756731b0d6SNicolai Stange static inline void lapic_update_tsc_freq(void) { }
176ccf5355dSDou Liyang static inline void init_bsp_APIC(void) { }
17797992387SThomas Gleixner static inline void apic_intr_mode_select(void) { }
1784b1669e8SDou Liyang static inline void apic_intr_mode_init(void) { }
1790fa115daSThomas Gleixner static inline void lapic_assign_system_vectors(void) { }
1800fa115daSThomas Gleixner static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { }
181c8c40767SThomas Gleixner static inline bool apic_needs_pit(void) { return true; }
182e02ae387SPaolo Bonzini #endif /* !CONFIG_X86_LOCAL_APIC */
183e02ae387SPaolo Bonzini 
184d0b03bd1SHan, Weidong #ifdef CONFIG_X86_X2APIC
185bb898558SAl Viro static inline void native_apic_msr_write(u32 reg, u32 v)
186bb898558SAl Viro {
187bb898558SAl Viro 	if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
188bb898558SAl Viro 	    reg == APIC_LVR)
189bb898558SAl Viro 		return;
190bb898558SAl Viro 
191bb898558SAl Viro 	wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
192bb898558SAl Viro }
193bb898558SAl Viro 
1940ab711aeSMichael S. Tsirkin static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
1950ab711aeSMichael S. Tsirkin {
196a585df8eSBorislav Petkov 	__wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
1970ab711aeSMichael S. Tsirkin }
1980ab711aeSMichael S. Tsirkin 
199bb898558SAl Viro static inline u32 native_apic_msr_read(u32 reg)
200bb898558SAl Viro {
2010059b243SAndi Kleen 	u64 msr;
202bb898558SAl Viro 
203bb898558SAl Viro 	if (reg == APIC_DFR)
204bb898558SAl Viro 		return -1;
205bb898558SAl Viro 
2060059b243SAndi Kleen 	rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
2070059b243SAndi Kleen 	return (u32)msr;
208bb898558SAl Viro }
209bb898558SAl Viro 
210c1eeb2deSYinghai Lu static inline void native_x2apic_wait_icr_idle(void)
211c1eeb2deSYinghai Lu {
212c1eeb2deSYinghai Lu 	/* no need to wait for icr idle in x2apic */
213c1eeb2deSYinghai Lu 	return;
214c1eeb2deSYinghai Lu }
215c1eeb2deSYinghai Lu 
216c1eeb2deSYinghai Lu static inline u32 native_safe_x2apic_wait_icr_idle(void)
217c1eeb2deSYinghai Lu {
218c1eeb2deSYinghai Lu 	/* no need to wait for icr idle in x2apic */
219c1eeb2deSYinghai Lu 	return 0;
220c1eeb2deSYinghai Lu }
221c1eeb2deSYinghai Lu 
222c1eeb2deSYinghai Lu static inline void native_x2apic_icr_write(u32 low, u32 id)
223c1eeb2deSYinghai Lu {
224c1eeb2deSYinghai Lu 	wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
225c1eeb2deSYinghai Lu }
226c1eeb2deSYinghai Lu 
227c1eeb2deSYinghai Lu static inline u64 native_x2apic_icr_read(void)
228c1eeb2deSYinghai Lu {
229c1eeb2deSYinghai Lu 	unsigned long val;
230c1eeb2deSYinghai Lu 
231c1eeb2deSYinghai Lu 	rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
232c1eeb2deSYinghai Lu 	return val;
233c1eeb2deSYinghai Lu }
234c1eeb2deSYinghai Lu 
23581a46dd8SThomas Gleixner extern int x2apic_mode;
236fc1edaf9SSuresh Siddha extern int x2apic_phys;
23726573a97SDavid Woodhouse extern void __init x2apic_set_max_apicid(u32 apicid);
238659006bfSThomas Gleixner extern void x2apic_setup(void);
239bb898558SAl Viro static inline int x2apic_enabled(void)
240bb898558SAl Viro {
24162436a4dSBorislav Petkov 	return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
242bb898558SAl Viro }
243fc1edaf9SSuresh Siddha 
24462436a4dSBorislav Petkov #define x2apic_supported()	(boot_cpu_has(X86_FEATURE_X2APIC))
245e02ae387SPaolo Bonzini #else /* !CONFIG_X86_X2APIC */
246659006bfSThomas Gleixner static inline void x2apic_setup(void) { }
24755eae7deSThomas Gleixner static inline int x2apic_enabled(void) { return 0; }
248d10a9044SThomas Gleixner static inline u32 native_apic_msr_read(u32 reg) { BUG(); }
24981a46dd8SThomas Gleixner #define x2apic_mode		(0)
25081a46dd8SThomas Gleixner #define	x2apic_supported()	(0)
251e02ae387SPaolo Bonzini #endif /* !CONFIG_X86_X2APIC */
252e3998434SMateusz Jończyk extern void __init check_x2apic(void);
253bb898558SAl Viro 
2540e24f7c9SThomas Gleixner struct irq_data;
2550e24f7c9SThomas Gleixner 
256e2780a68SIngo Molnar /*
257e2780a68SIngo Molnar  * Copyright 2004 James Cleverdon, IBM.
258e2780a68SIngo Molnar  *
259e2780a68SIngo Molnar  * Generic APIC sub-arch data struct.
260e2780a68SIngo Molnar  *
261e2780a68SIngo Molnar  * Hacked for x86-64 by James Cleverdon from i386 architecture code by
262e2780a68SIngo Molnar  * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
263e2780a68SIngo Molnar  * James Cleverdon.
264e2780a68SIngo Molnar  */
265be163a15SIngo Molnar struct apic {
26672f48a38SThomas Gleixner 	/* Hotpath functions first */
26772f48a38SThomas Gleixner 	void	(*eoi_write)(u32 reg, u32 v);
26872f48a38SThomas Gleixner 	void	(*native_eoi_write)(u32 reg, u32 v);
26972f48a38SThomas Gleixner 	void	(*write)(u32 reg, u32 v);
27072f48a38SThomas Gleixner 	u32	(*read)(u32 reg);
271e2780a68SIngo Molnar 
27272f48a38SThomas Gleixner 	/* IPI related functions */
27372f48a38SThomas Gleixner 	void	(*wait_icr_idle)(void);
27472f48a38SThomas Gleixner 	u32	(*safe_wait_icr_idle)(void);
27572f48a38SThomas Gleixner 
27672f48a38SThomas Gleixner 	void	(*send_IPI)(int cpu, int vector);
27772f48a38SThomas Gleixner 	void	(*send_IPI_mask)(const struct cpumask *mask, int vector);
27872f48a38SThomas Gleixner 	void	(*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
27972f48a38SThomas Gleixner 	void	(*send_IPI_allbutself)(int vector);
28072f48a38SThomas Gleixner 	void	(*send_IPI_all)(int vector);
28172f48a38SThomas Gleixner 	void	(*send_IPI_self)(int vector);
28272f48a38SThomas Gleixner 
28372f48a38SThomas Gleixner 	u32	disable_esr;
28472161299SThomas Gleixner 
28572161299SThomas Gleixner 	enum apic_delivery_modes delivery_mode;
2868c44963bSThomas Gleixner 	bool	dest_mode_logical;
28772f48a38SThomas Gleixner 
2889f9e3bb1SThomas Gleixner 	u32	(*calc_dest_apicid)(unsigned int cpu);
28972f48a38SThomas Gleixner 
29072f48a38SThomas Gleixner 	/* ICR related functions */
29172f48a38SThomas Gleixner 	u64	(*icr_read)(void);
29272f48a38SThomas Gleixner 	void	(*icr_write)(u32 low, u32 high);
29372f48a38SThomas Gleixner 
29472f48a38SThomas Gleixner 	/* Probe, setup and smpboot functions */
295e2780a68SIngo Molnar 	int	(*probe)(void);
296e2780a68SIngo Molnar 	int	(*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
297a774635dSLi RongQing 	int	(*apic_id_valid)(u32 apicid);
298*5a3a46bdSThomas Gleixner 	bool	(*apic_id_registered)(void);
299e2780a68SIngo Molnar 
30057e0aa44SThomas Gleixner 	bool	(*check_apicid_used)(physid_mask_t *map, int apicid);
301e2780a68SIngo Molnar 	void	(*init_apic_ldr)(void);
3027abc0753SCyrill Gorcunov 	void	(*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
303e2780a68SIngo Molnar 	int	(*cpu_present_to_apicid)(int mps_cpu);
304e2780a68SIngo Molnar 	int	(*phys_pkg_id)(int cpuid_apic, int index_msb);
305e2780a68SIngo Molnar 
30672f48a38SThomas Gleixner 	u32	(*get_apic_id)(unsigned long x);
307727657e6SThomas Gleixner 	u32	(*set_apic_id)(unsigned int id);
308e2780a68SIngo Molnar 
309e2780a68SIngo Molnar 	/* wakeup_secondary_cpu */
3101f5bcabfSIngo Molnar 	int	(*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
311ff2e6468SSean Christopherson 	/* wakeup secondary CPU using 64-bit wakeup point */
312ff2e6468SSean Christopherson 	int	(*wakeup_secondary_cpu_64)(int apicid, unsigned long start_eip);
313e2780a68SIngo Molnar 
31472f48a38SThomas Gleixner 	char	*name;
315e2780a68SIngo Molnar };
316e2780a68SIngo Molnar 
3170917c01fSIngo Molnar /*
3180917c01fSIngo Molnar  * Pointer to the local APIC driver in use on this system (there's
3190917c01fSIngo Molnar  * always just one such driver in use - the kernel decides via an
3200917c01fSIngo Molnar  * early probing process which one it picks - and then sticks to it):
3210917c01fSIngo Molnar  */
322be163a15SIngo Molnar extern struct apic *apic;
3230917c01fSIngo Molnar 
3240917c01fSIngo Molnar /*
325107e0e0cSSuresh Siddha  * APIC drivers are probed based on how they are listed in the .apicdrivers
326107e0e0cSSuresh Siddha  * section. So the order is important and enforced by the ordering
327107e0e0cSSuresh Siddha  * of different apic driver files in the Makefile.
328107e0e0cSSuresh Siddha  *
329107e0e0cSSuresh Siddha  * For the files having two apic drivers, we use apic_drivers()
330107e0e0cSSuresh Siddha  * to enforce the order with in them.
331107e0e0cSSuresh Siddha  */
332107e0e0cSSuresh Siddha #define apic_driver(sym)					\
33375fdd155SAndi Kleen 	static const struct apic *__apicdrivers_##sym __used		\
334107e0e0cSSuresh Siddha 	__aligned(sizeof(struct apic *))			\
33533def849SJoe Perches 	__section(".apicdrivers") = { &sym }
336107e0e0cSSuresh Siddha 
337107e0e0cSSuresh Siddha #define apic_drivers(sym1, sym2)					\
338107e0e0cSSuresh Siddha 	static struct apic *__apicdrivers_##sym1##sym2[2] __used	\
339107e0e0cSSuresh Siddha 	__aligned(sizeof(struct apic *))				\
34033def849SJoe Perches 	__section(".apicdrivers") = { &sym1, &sym2 }
341107e0e0cSSuresh Siddha 
342107e0e0cSSuresh Siddha extern struct apic *__apicdrivers[], *__apicdrivers_end[];
343107e0e0cSSuresh Siddha 
344107e0e0cSSuresh Siddha /*
3450917c01fSIngo Molnar  * APIC functionality to boot other CPUs - only used on SMP:
3460917c01fSIngo Molnar  */
3470917c01fSIngo Molnar #ifdef CONFIG_SMP
3482cffad7bSThomas Gleixner extern int lapic_can_unplug_cpu(void);
3490917c01fSIngo Molnar #endif
350e2780a68SIngo Molnar 
351d674cd19SCyrill Gorcunov #ifdef CONFIG_X86_LOCAL_APIC
352346b46beSFernando Luis Vázquez Cao 
353e2780a68SIngo Molnar static inline u32 apic_read(u32 reg)
354e2780a68SIngo Molnar {
355e2780a68SIngo Molnar 	return apic->read(reg);
356e2780a68SIngo Molnar }
357e2780a68SIngo Molnar 
358e2780a68SIngo Molnar static inline void apic_write(u32 reg, u32 val)
359e2780a68SIngo Molnar {
360e2780a68SIngo Molnar 	apic->write(reg, val);
361e2780a68SIngo Molnar }
362e2780a68SIngo Molnar 
3632a43195dSMichael S. Tsirkin static inline void apic_eoi(void)
3642a43195dSMichael S. Tsirkin {
3652a43195dSMichael S. Tsirkin 	apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
3662a43195dSMichael S. Tsirkin }
3672a43195dSMichael S. Tsirkin 
368e2780a68SIngo Molnar static inline u64 apic_icr_read(void)
369e2780a68SIngo Molnar {
370e2780a68SIngo Molnar 	return apic->icr_read();
371e2780a68SIngo Molnar }
372e2780a68SIngo Molnar 
373e2780a68SIngo Molnar static inline void apic_icr_write(u32 low, u32 high)
374e2780a68SIngo Molnar {
375e2780a68SIngo Molnar 	apic->icr_write(low, high);
376e2780a68SIngo Molnar }
377e2780a68SIngo Molnar 
378e2780a68SIngo Molnar static inline void apic_wait_icr_idle(void)
379e2780a68SIngo Molnar {
380e2780a68SIngo Molnar 	apic->wait_icr_idle();
381e2780a68SIngo Molnar }
382e2780a68SIngo Molnar 
383e2780a68SIngo Molnar static inline u32 safe_apic_wait_icr_idle(void)
384e2780a68SIngo Molnar {
385e2780a68SIngo Molnar 	return apic->safe_wait_icr_idle();
386e2780a68SIngo Molnar }
387e2780a68SIngo Molnar 
3881551df64SMichael S. Tsirkin extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
3891551df64SMichael S. Tsirkin 
390d674cd19SCyrill Gorcunov #else /* CONFIG_X86_LOCAL_APIC */
391d674cd19SCyrill Gorcunov 
392d674cd19SCyrill Gorcunov static inline u32 apic_read(u32 reg) { return 0; }
393d674cd19SCyrill Gorcunov static inline void apic_write(u32 reg, u32 val) { }
3942a43195dSMichael S. Tsirkin static inline void apic_eoi(void) { }
395d674cd19SCyrill Gorcunov static inline u64 apic_icr_read(void) { return 0; }
396d674cd19SCyrill Gorcunov static inline void apic_icr_write(u32 low, u32 high) { }
397d674cd19SCyrill Gorcunov static inline void apic_wait_icr_idle(void) { }
398d674cd19SCyrill Gorcunov static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
3991551df64SMichael S. Tsirkin static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
400d674cd19SCyrill Gorcunov 
401d674cd19SCyrill Gorcunov #endif /* CONFIG_X86_LOCAL_APIC */
402e2780a68SIngo Molnar 
403c0255770SThomas Gleixner extern void apic_ack_irq(struct irq_data *data);
404c0255770SThomas Gleixner 
405e2780a68SIngo Molnar static inline void ack_APIC_irq(void)
406e2780a68SIngo Molnar {
407e2780a68SIngo Molnar 	/*
408e2780a68SIngo Molnar 	 * ack_APIC_irq() actually gets compiled as a single instruction
409e2780a68SIngo Molnar 	 * ... yummie.
410e2780a68SIngo Molnar 	 */
4112a43195dSMichael S. Tsirkin 	apic_eoi();
412e2780a68SIngo Molnar }
413e2780a68SIngo Molnar 
4146f1a4891SThomas Gleixner 
4156f1a4891SThomas Gleixner static inline bool lapic_vector_set_in_irr(unsigned int vector)
4166f1a4891SThomas Gleixner {
4176f1a4891SThomas Gleixner 	u32 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
4186f1a4891SThomas Gleixner 
4196f1a4891SThomas Gleixner 	return !!(irr & (1U << (vector % 32)));
4206f1a4891SThomas Gleixner }
4216f1a4891SThomas Gleixner 
422e2780a68SIngo Molnar static inline unsigned default_get_apic_id(unsigned long x)
423e2780a68SIngo Molnar {
424e2780a68SIngo Molnar 	unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
425e2780a68SIngo Molnar 
42642937e81SAndreas Herrmann 	if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
427e2780a68SIngo Molnar 		return (x >> 24) & 0xFF;
428e2780a68SIngo Molnar 	else
429e2780a68SIngo Molnar 		return (x >> 24) & 0x0F;
430e2780a68SIngo Molnar }
431e2780a68SIngo Molnar 
432e2780a68SIngo Molnar /*
4336ab1b27cSDavid Rientjes  * Warm reset vector position:
434e2780a68SIngo Molnar  */
4356ab1b27cSDavid Rientjes #define TRAMPOLINE_PHYS_LOW		0x467
4366ab1b27cSDavid Rientjes #define TRAMPOLINE_PHYS_HIGH		0x469
437e2780a68SIngo Molnar 
438838312beSJan Beulich extern void generic_bigsmp_probe(void);
439e2780a68SIngo Molnar 
440e2780a68SIngo Molnar #ifdef CONFIG_X86_LOCAL_APIC
441e2780a68SIngo Molnar 
442e2780a68SIngo Molnar #include <asm/smp.h>
443e2780a68SIngo Molnar 
44483a10522SThomas Gleixner extern struct apic apic_noop;
445e2780a68SIngo Molnar 
446e2780a68SIngo Molnar static inline unsigned int read_apic_id(void)
447e2780a68SIngo Molnar {
44883a10522SThomas Gleixner 	unsigned int reg = apic_read(APIC_ID);
449e2780a68SIngo Molnar 
450e2780a68SIngo Molnar 	return apic->get_apic_id(reg);
451e2780a68SIngo Molnar }
452e2780a68SIngo Molnar 
453f39642d0SKuppuswamy Sathyanarayanan #ifdef CONFIG_X86_64
454f39642d0SKuppuswamy Sathyanarayanan typedef int (*wakeup_cpu_handler)(int apicid, unsigned long start_eip);
455f39642d0SKuppuswamy Sathyanarayanan extern void acpi_wake_cpu_handler_update(wakeup_cpu_handler handler);
456d75baa26SThomas Gleixner extern int default_acpi_madt_oem_check(char *, char *);
4579d87f5b6SThomas Gleixner extern void x86_64_probe_apic(void);
458d75baa26SThomas Gleixner #else
459d75baa26SThomas Gleixner static inline int default_acpi_madt_oem_check(char *a, char *b) { return 0; }
4609d87f5b6SThomas Gleixner static inline void x86_64_probe_apic(void) { }
461f39642d0SKuppuswamy Sathyanarayanan #endif
462f39642d0SKuppuswamy Sathyanarayanan 
463a774635dSLi RongQing extern int default_apic_id_valid(u32 apicid);
4649f9e3bb1SThomas Gleixner 
4659f9e3bb1SThomas Gleixner extern u32 apic_default_calc_apicid(unsigned int cpu);
4669f9e3bb1SThomas Gleixner extern u32 apic_flat_calc_apicid(unsigned int cpu);
4679f9e3bb1SThomas Gleixner 
46883a10522SThomas Gleixner extern bool default_check_apicid_used(physid_mask_t *map, int apicid);
46983a10522SThomas Gleixner extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
470e2780a68SIngo Molnar extern int default_cpu_present_to_apicid(int mps_cpu);
471e2780a68SIngo Molnar 
472a6625b47SThomas Gleixner #else /* CONFIG_X86_LOCAL_APIC */
473a6625b47SThomas Gleixner 
474a6625b47SThomas Gleixner static inline unsigned int read_apic_id(void) { return 0; }
475a6625b47SThomas Gleixner 
476a6625b47SThomas Gleixner #endif /* !CONFIG_X86_LOCAL_APIC */
47783a10522SThomas Gleixner 
4786a4d2657SThomas Gleixner #ifdef CONFIG_SMP
4796a1cb5f5SThomas Gleixner void apic_smt_update(void);
4806a4d2657SThomas Gleixner #else
4816a1cb5f5SThomas Gleixner static inline void apic_smt_update(void) { }
4826a4d2657SThomas Gleixner #endif
4836a4d2657SThomas Gleixner 
484b0a19555SThomas Gleixner struct msi_msg;
485f598181aSDavid Woodhouse struct irq_cfg;
486b0a19555SThomas Gleixner 
487f598181aSDavid Woodhouse extern void __irq_msi_compose_msg(struct irq_cfg *cfg, struct msi_msg *msg,
488f598181aSDavid Woodhouse 				  bool dmar);
489b0a19555SThomas Gleixner 
49017405453SYoshihiro YUNOMAE extern void ioapic_zap_locks(void);
49117405453SYoshihiro YUNOMAE 
4921965aae3SH. Peter Anvin #endif /* _ASM_X86_APIC_H */
493