1 #include <linux/module.h> 2 3 #include <asm/cpu_device_id.h> 4 #include <asm/intel-family.h> 5 #include "uncore.h" 6 7 static struct intel_uncore_type *empty_uncore[] = { NULL, }; 8 struct intel_uncore_type **uncore_msr_uncores = empty_uncore; 9 struct intel_uncore_type **uncore_pci_uncores = empty_uncore; 10 11 static bool pcidrv_registered; 12 struct pci_driver *uncore_pci_driver; 13 /* pci bus to socket mapping */ 14 DEFINE_RAW_SPINLOCK(pci2phy_map_lock); 15 struct list_head pci2phy_map_head = LIST_HEAD_INIT(pci2phy_map_head); 16 struct pci_extra_dev *uncore_extra_pci_dev; 17 static int max_packages; 18 19 /* mask of cpus that collect uncore events */ 20 static cpumask_t uncore_cpu_mask; 21 22 /* constraint for the fixed counter */ 23 static struct event_constraint uncore_constraint_fixed = 24 EVENT_CONSTRAINT(~0ULL, 1 << UNCORE_PMC_IDX_FIXED, ~0ULL); 25 struct event_constraint uncore_constraint_empty = 26 EVENT_CONSTRAINT(0, 0, 0); 27 28 MODULE_LICENSE("GPL"); 29 30 static int uncore_pcibus_to_physid(struct pci_bus *bus) 31 { 32 struct pci2phy_map *map; 33 int phys_id = -1; 34 35 raw_spin_lock(&pci2phy_map_lock); 36 list_for_each_entry(map, &pci2phy_map_head, list) { 37 if (map->segment == pci_domain_nr(bus)) { 38 phys_id = map->pbus_to_physid[bus->number]; 39 break; 40 } 41 } 42 raw_spin_unlock(&pci2phy_map_lock); 43 44 return phys_id; 45 } 46 47 static void uncore_free_pcibus_map(void) 48 { 49 struct pci2phy_map *map, *tmp; 50 51 list_for_each_entry_safe(map, tmp, &pci2phy_map_head, list) { 52 list_del(&map->list); 53 kfree(map); 54 } 55 } 56 57 struct pci2phy_map *__find_pci2phy_map(int segment) 58 { 59 struct pci2phy_map *map, *alloc = NULL; 60 int i; 61 62 lockdep_assert_held(&pci2phy_map_lock); 63 64 lookup: 65 list_for_each_entry(map, &pci2phy_map_head, list) { 66 if (map->segment == segment) 67 goto end; 68 } 69 70 if (!alloc) { 71 raw_spin_unlock(&pci2phy_map_lock); 72 alloc = kmalloc(sizeof(struct pci2phy_map), GFP_KERNEL); 73 raw_spin_lock(&pci2phy_map_lock); 74 75 if (!alloc) 76 return NULL; 77 78 goto lookup; 79 } 80 81 map = alloc; 82 alloc = NULL; 83 map->segment = segment; 84 for (i = 0; i < 256; i++) 85 map->pbus_to_physid[i] = -1; 86 list_add_tail(&map->list, &pci2phy_map_head); 87 88 end: 89 kfree(alloc); 90 return map; 91 } 92 93 ssize_t uncore_event_show(struct kobject *kobj, 94 struct kobj_attribute *attr, char *buf) 95 { 96 struct uncore_event_desc *event = 97 container_of(attr, struct uncore_event_desc, attr); 98 return sprintf(buf, "%s", event->config); 99 } 100 101 struct intel_uncore_box *uncore_pmu_to_box(struct intel_uncore_pmu *pmu, int cpu) 102 { 103 return pmu->boxes[topology_logical_package_id(cpu)]; 104 } 105 106 u64 uncore_msr_read_counter(struct intel_uncore_box *box, struct perf_event *event) 107 { 108 u64 count; 109 110 rdmsrl(event->hw.event_base, count); 111 112 return count; 113 } 114 115 /* 116 * generic get constraint function for shared match/mask registers. 117 */ 118 struct event_constraint * 119 uncore_get_constraint(struct intel_uncore_box *box, struct perf_event *event) 120 { 121 struct intel_uncore_extra_reg *er; 122 struct hw_perf_event_extra *reg1 = &event->hw.extra_reg; 123 struct hw_perf_event_extra *reg2 = &event->hw.branch_reg; 124 unsigned long flags; 125 bool ok = false; 126 127 /* 128 * reg->alloc can be set due to existing state, so for fake box we 129 * need to ignore this, otherwise we might fail to allocate proper 130 * fake state for this extra reg constraint. 131 */ 132 if (reg1->idx == EXTRA_REG_NONE || 133 (!uncore_box_is_fake(box) && reg1->alloc)) 134 return NULL; 135 136 er = &box->shared_regs[reg1->idx]; 137 raw_spin_lock_irqsave(&er->lock, flags); 138 if (!atomic_read(&er->ref) || 139 (er->config1 == reg1->config && er->config2 == reg2->config)) { 140 atomic_inc(&er->ref); 141 er->config1 = reg1->config; 142 er->config2 = reg2->config; 143 ok = true; 144 } 145 raw_spin_unlock_irqrestore(&er->lock, flags); 146 147 if (ok) { 148 if (!uncore_box_is_fake(box)) 149 reg1->alloc = 1; 150 return NULL; 151 } 152 153 return &uncore_constraint_empty; 154 } 155 156 void uncore_put_constraint(struct intel_uncore_box *box, struct perf_event *event) 157 { 158 struct intel_uncore_extra_reg *er; 159 struct hw_perf_event_extra *reg1 = &event->hw.extra_reg; 160 161 /* 162 * Only put constraint if extra reg was actually allocated. Also 163 * takes care of event which do not use an extra shared reg. 164 * 165 * Also, if this is a fake box we shouldn't touch any event state 166 * (reg->alloc) and we don't care about leaving inconsistent box 167 * state either since it will be thrown out. 168 */ 169 if (uncore_box_is_fake(box) || !reg1->alloc) 170 return; 171 172 er = &box->shared_regs[reg1->idx]; 173 atomic_dec(&er->ref); 174 reg1->alloc = 0; 175 } 176 177 u64 uncore_shared_reg_config(struct intel_uncore_box *box, int idx) 178 { 179 struct intel_uncore_extra_reg *er; 180 unsigned long flags; 181 u64 config; 182 183 er = &box->shared_regs[idx]; 184 185 raw_spin_lock_irqsave(&er->lock, flags); 186 config = er->config; 187 raw_spin_unlock_irqrestore(&er->lock, flags); 188 189 return config; 190 } 191 192 static void uncore_assign_hw_event(struct intel_uncore_box *box, 193 struct perf_event *event, int idx) 194 { 195 struct hw_perf_event *hwc = &event->hw; 196 197 hwc->idx = idx; 198 hwc->last_tag = ++box->tags[idx]; 199 200 if (hwc->idx == UNCORE_PMC_IDX_FIXED) { 201 hwc->event_base = uncore_fixed_ctr(box); 202 hwc->config_base = uncore_fixed_ctl(box); 203 return; 204 } 205 206 hwc->config_base = uncore_event_ctl(box, hwc->idx); 207 hwc->event_base = uncore_perf_ctr(box, hwc->idx); 208 } 209 210 void uncore_perf_event_update(struct intel_uncore_box *box, struct perf_event *event) 211 { 212 u64 prev_count, new_count, delta; 213 int shift; 214 215 if (event->hw.idx >= UNCORE_PMC_IDX_FIXED) 216 shift = 64 - uncore_fixed_ctr_bits(box); 217 else 218 shift = 64 - uncore_perf_ctr_bits(box); 219 220 /* the hrtimer might modify the previous event value */ 221 again: 222 prev_count = local64_read(&event->hw.prev_count); 223 new_count = uncore_read_counter(box, event); 224 if (local64_xchg(&event->hw.prev_count, new_count) != prev_count) 225 goto again; 226 227 delta = (new_count << shift) - (prev_count << shift); 228 delta >>= shift; 229 230 local64_add(delta, &event->count); 231 } 232 233 /* 234 * The overflow interrupt is unavailable for SandyBridge-EP, is broken 235 * for SandyBridge. So we use hrtimer to periodically poll the counter 236 * to avoid overflow. 237 */ 238 static enum hrtimer_restart uncore_pmu_hrtimer(struct hrtimer *hrtimer) 239 { 240 struct intel_uncore_box *box; 241 struct perf_event *event; 242 unsigned long flags; 243 int bit; 244 245 box = container_of(hrtimer, struct intel_uncore_box, hrtimer); 246 if (!box->n_active || box->cpu != smp_processor_id()) 247 return HRTIMER_NORESTART; 248 /* 249 * disable local interrupt to prevent uncore_pmu_event_start/stop 250 * to interrupt the update process 251 */ 252 local_irq_save(flags); 253 254 /* 255 * handle boxes with an active event list as opposed to active 256 * counters 257 */ 258 list_for_each_entry(event, &box->active_list, active_entry) { 259 uncore_perf_event_update(box, event); 260 } 261 262 for_each_set_bit(bit, box->active_mask, UNCORE_PMC_IDX_MAX) 263 uncore_perf_event_update(box, box->events[bit]); 264 265 local_irq_restore(flags); 266 267 hrtimer_forward_now(hrtimer, ns_to_ktime(box->hrtimer_duration)); 268 return HRTIMER_RESTART; 269 } 270 271 void uncore_pmu_start_hrtimer(struct intel_uncore_box *box) 272 { 273 hrtimer_start(&box->hrtimer, ns_to_ktime(box->hrtimer_duration), 274 HRTIMER_MODE_REL_PINNED); 275 } 276 277 void uncore_pmu_cancel_hrtimer(struct intel_uncore_box *box) 278 { 279 hrtimer_cancel(&box->hrtimer); 280 } 281 282 static void uncore_pmu_init_hrtimer(struct intel_uncore_box *box) 283 { 284 hrtimer_init(&box->hrtimer, CLOCK_MONOTONIC, HRTIMER_MODE_REL); 285 box->hrtimer.function = uncore_pmu_hrtimer; 286 } 287 288 static struct intel_uncore_box *uncore_alloc_box(struct intel_uncore_type *type, 289 int node) 290 { 291 int i, size, numshared = type->num_shared_regs ; 292 struct intel_uncore_box *box; 293 294 size = sizeof(*box) + numshared * sizeof(struct intel_uncore_extra_reg); 295 296 box = kzalloc_node(size, GFP_KERNEL, node); 297 if (!box) 298 return NULL; 299 300 for (i = 0; i < numshared; i++) 301 raw_spin_lock_init(&box->shared_regs[i].lock); 302 303 uncore_pmu_init_hrtimer(box); 304 box->cpu = -1; 305 box->pci_phys_id = -1; 306 box->pkgid = -1; 307 308 /* set default hrtimer timeout */ 309 box->hrtimer_duration = UNCORE_PMU_HRTIMER_INTERVAL; 310 311 INIT_LIST_HEAD(&box->active_list); 312 313 return box; 314 } 315 316 /* 317 * Using uncore_pmu_event_init pmu event_init callback 318 * as a detection point for uncore events. 319 */ 320 static int uncore_pmu_event_init(struct perf_event *event); 321 322 static bool is_uncore_event(struct perf_event *event) 323 { 324 return event->pmu->event_init == uncore_pmu_event_init; 325 } 326 327 static int 328 uncore_collect_events(struct intel_uncore_box *box, struct perf_event *leader, 329 bool dogrp) 330 { 331 struct perf_event *event; 332 int n, max_count; 333 334 max_count = box->pmu->type->num_counters; 335 if (box->pmu->type->fixed_ctl) 336 max_count++; 337 338 if (box->n_events >= max_count) 339 return -EINVAL; 340 341 n = box->n_events; 342 343 if (is_uncore_event(leader)) { 344 box->event_list[n] = leader; 345 n++; 346 } 347 348 if (!dogrp) 349 return n; 350 351 list_for_each_entry(event, &leader->sibling_list, group_entry) { 352 if (!is_uncore_event(event) || 353 event->state <= PERF_EVENT_STATE_OFF) 354 continue; 355 356 if (n >= max_count) 357 return -EINVAL; 358 359 box->event_list[n] = event; 360 n++; 361 } 362 return n; 363 } 364 365 static struct event_constraint * 366 uncore_get_event_constraint(struct intel_uncore_box *box, struct perf_event *event) 367 { 368 struct intel_uncore_type *type = box->pmu->type; 369 struct event_constraint *c; 370 371 if (type->ops->get_constraint) { 372 c = type->ops->get_constraint(box, event); 373 if (c) 374 return c; 375 } 376 377 if (event->attr.config == UNCORE_FIXED_EVENT) 378 return &uncore_constraint_fixed; 379 380 if (type->constraints) { 381 for_each_event_constraint(c, type->constraints) { 382 if ((event->hw.config & c->cmask) == c->code) 383 return c; 384 } 385 } 386 387 return &type->unconstrainted; 388 } 389 390 static void uncore_put_event_constraint(struct intel_uncore_box *box, 391 struct perf_event *event) 392 { 393 if (box->pmu->type->ops->put_constraint) 394 box->pmu->type->ops->put_constraint(box, event); 395 } 396 397 static int uncore_assign_events(struct intel_uncore_box *box, int assign[], int n) 398 { 399 unsigned long used_mask[BITS_TO_LONGS(UNCORE_PMC_IDX_MAX)]; 400 struct event_constraint *c; 401 int i, wmin, wmax, ret = 0; 402 struct hw_perf_event *hwc; 403 404 bitmap_zero(used_mask, UNCORE_PMC_IDX_MAX); 405 406 for (i = 0, wmin = UNCORE_PMC_IDX_MAX, wmax = 0; i < n; i++) { 407 c = uncore_get_event_constraint(box, box->event_list[i]); 408 box->event_constraint[i] = c; 409 wmin = min(wmin, c->weight); 410 wmax = max(wmax, c->weight); 411 } 412 413 /* fastpath, try to reuse previous register */ 414 for (i = 0; i < n; i++) { 415 hwc = &box->event_list[i]->hw; 416 c = box->event_constraint[i]; 417 418 /* never assigned */ 419 if (hwc->idx == -1) 420 break; 421 422 /* constraint still honored */ 423 if (!test_bit(hwc->idx, c->idxmsk)) 424 break; 425 426 /* not already used */ 427 if (test_bit(hwc->idx, used_mask)) 428 break; 429 430 __set_bit(hwc->idx, used_mask); 431 if (assign) 432 assign[i] = hwc->idx; 433 } 434 /* slow path */ 435 if (i != n) 436 ret = perf_assign_events(box->event_constraint, n, 437 wmin, wmax, n, assign); 438 439 if (!assign || ret) { 440 for (i = 0; i < n; i++) 441 uncore_put_event_constraint(box, box->event_list[i]); 442 } 443 return ret ? -EINVAL : 0; 444 } 445 446 static void uncore_pmu_event_start(struct perf_event *event, int flags) 447 { 448 struct intel_uncore_box *box = uncore_event_to_box(event); 449 int idx = event->hw.idx; 450 451 if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED))) 452 return; 453 454 if (WARN_ON_ONCE(idx == -1 || idx >= UNCORE_PMC_IDX_MAX)) 455 return; 456 457 event->hw.state = 0; 458 box->events[idx] = event; 459 box->n_active++; 460 __set_bit(idx, box->active_mask); 461 462 local64_set(&event->hw.prev_count, uncore_read_counter(box, event)); 463 uncore_enable_event(box, event); 464 465 if (box->n_active == 1) { 466 uncore_enable_box(box); 467 uncore_pmu_start_hrtimer(box); 468 } 469 } 470 471 static void uncore_pmu_event_stop(struct perf_event *event, int flags) 472 { 473 struct intel_uncore_box *box = uncore_event_to_box(event); 474 struct hw_perf_event *hwc = &event->hw; 475 476 if (__test_and_clear_bit(hwc->idx, box->active_mask)) { 477 uncore_disable_event(box, event); 478 box->n_active--; 479 box->events[hwc->idx] = NULL; 480 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED); 481 hwc->state |= PERF_HES_STOPPED; 482 483 if (box->n_active == 0) { 484 uncore_disable_box(box); 485 uncore_pmu_cancel_hrtimer(box); 486 } 487 } 488 489 if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) { 490 /* 491 * Drain the remaining delta count out of a event 492 * that we are disabling: 493 */ 494 uncore_perf_event_update(box, event); 495 hwc->state |= PERF_HES_UPTODATE; 496 } 497 } 498 499 static int uncore_pmu_event_add(struct perf_event *event, int flags) 500 { 501 struct intel_uncore_box *box = uncore_event_to_box(event); 502 struct hw_perf_event *hwc = &event->hw; 503 int assign[UNCORE_PMC_IDX_MAX]; 504 int i, n, ret; 505 506 if (!box) 507 return -ENODEV; 508 509 ret = n = uncore_collect_events(box, event, false); 510 if (ret < 0) 511 return ret; 512 513 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED; 514 if (!(flags & PERF_EF_START)) 515 hwc->state |= PERF_HES_ARCH; 516 517 ret = uncore_assign_events(box, assign, n); 518 if (ret) 519 return ret; 520 521 /* save events moving to new counters */ 522 for (i = 0; i < box->n_events; i++) { 523 event = box->event_list[i]; 524 hwc = &event->hw; 525 526 if (hwc->idx == assign[i] && 527 hwc->last_tag == box->tags[assign[i]]) 528 continue; 529 /* 530 * Ensure we don't accidentally enable a stopped 531 * counter simply because we rescheduled. 532 */ 533 if (hwc->state & PERF_HES_STOPPED) 534 hwc->state |= PERF_HES_ARCH; 535 536 uncore_pmu_event_stop(event, PERF_EF_UPDATE); 537 } 538 539 /* reprogram moved events into new counters */ 540 for (i = 0; i < n; i++) { 541 event = box->event_list[i]; 542 hwc = &event->hw; 543 544 if (hwc->idx != assign[i] || 545 hwc->last_tag != box->tags[assign[i]]) 546 uncore_assign_hw_event(box, event, assign[i]); 547 else if (i < box->n_events) 548 continue; 549 550 if (hwc->state & PERF_HES_ARCH) 551 continue; 552 553 uncore_pmu_event_start(event, 0); 554 } 555 box->n_events = n; 556 557 return 0; 558 } 559 560 static void uncore_pmu_event_del(struct perf_event *event, int flags) 561 { 562 struct intel_uncore_box *box = uncore_event_to_box(event); 563 int i; 564 565 uncore_pmu_event_stop(event, PERF_EF_UPDATE); 566 567 for (i = 0; i < box->n_events; i++) { 568 if (event == box->event_list[i]) { 569 uncore_put_event_constraint(box, event); 570 571 for (++i; i < box->n_events; i++) 572 box->event_list[i - 1] = box->event_list[i]; 573 574 --box->n_events; 575 break; 576 } 577 } 578 579 event->hw.idx = -1; 580 event->hw.last_tag = ~0ULL; 581 } 582 583 void uncore_pmu_event_read(struct perf_event *event) 584 { 585 struct intel_uncore_box *box = uncore_event_to_box(event); 586 uncore_perf_event_update(box, event); 587 } 588 589 /* 590 * validation ensures the group can be loaded onto the 591 * PMU if it was the only group available. 592 */ 593 static int uncore_validate_group(struct intel_uncore_pmu *pmu, 594 struct perf_event *event) 595 { 596 struct perf_event *leader = event->group_leader; 597 struct intel_uncore_box *fake_box; 598 int ret = -EINVAL, n; 599 600 fake_box = uncore_alloc_box(pmu->type, NUMA_NO_NODE); 601 if (!fake_box) 602 return -ENOMEM; 603 604 fake_box->pmu = pmu; 605 /* 606 * the event is not yet connected with its 607 * siblings therefore we must first collect 608 * existing siblings, then add the new event 609 * before we can simulate the scheduling 610 */ 611 n = uncore_collect_events(fake_box, leader, true); 612 if (n < 0) 613 goto out; 614 615 fake_box->n_events = n; 616 n = uncore_collect_events(fake_box, event, false); 617 if (n < 0) 618 goto out; 619 620 fake_box->n_events = n; 621 622 ret = uncore_assign_events(fake_box, NULL, n); 623 out: 624 kfree(fake_box); 625 return ret; 626 } 627 628 static int uncore_pmu_event_init(struct perf_event *event) 629 { 630 struct intel_uncore_pmu *pmu; 631 struct intel_uncore_box *box; 632 struct hw_perf_event *hwc = &event->hw; 633 int ret; 634 635 if (event->attr.type != event->pmu->type) 636 return -ENOENT; 637 638 pmu = uncore_event_to_pmu(event); 639 /* no device found for this pmu */ 640 if (pmu->func_id < 0) 641 return -ENOENT; 642 643 /* 644 * Uncore PMU does measure at all privilege level all the time. 645 * So it doesn't make sense to specify any exclude bits. 646 */ 647 if (event->attr.exclude_user || event->attr.exclude_kernel || 648 event->attr.exclude_hv || event->attr.exclude_idle) 649 return -EINVAL; 650 651 /* Sampling not supported yet */ 652 if (hwc->sample_period) 653 return -EINVAL; 654 655 /* 656 * Place all uncore events for a particular physical package 657 * onto a single cpu 658 */ 659 if (event->cpu < 0) 660 return -EINVAL; 661 box = uncore_pmu_to_box(pmu, event->cpu); 662 if (!box || box->cpu < 0) 663 return -EINVAL; 664 event->cpu = box->cpu; 665 event->pmu_private = box; 666 667 event->event_caps |= PERF_EV_CAP_READ_ACTIVE_PKG; 668 669 event->hw.idx = -1; 670 event->hw.last_tag = ~0ULL; 671 event->hw.extra_reg.idx = EXTRA_REG_NONE; 672 event->hw.branch_reg.idx = EXTRA_REG_NONE; 673 674 if (event->attr.config == UNCORE_FIXED_EVENT) { 675 /* no fixed counter */ 676 if (!pmu->type->fixed_ctl) 677 return -EINVAL; 678 /* 679 * if there is only one fixed counter, only the first pmu 680 * can access the fixed counter 681 */ 682 if (pmu->type->single_fixed && pmu->pmu_idx > 0) 683 return -EINVAL; 684 685 /* fixed counters have event field hardcoded to zero */ 686 hwc->config = 0ULL; 687 } else { 688 hwc->config = event->attr.config & pmu->type->event_mask; 689 if (pmu->type->ops->hw_config) { 690 ret = pmu->type->ops->hw_config(box, event); 691 if (ret) 692 return ret; 693 } 694 } 695 696 if (event->group_leader != event) 697 ret = uncore_validate_group(pmu, event); 698 else 699 ret = 0; 700 701 return ret; 702 } 703 704 static ssize_t uncore_get_attr_cpumask(struct device *dev, 705 struct device_attribute *attr, char *buf) 706 { 707 return cpumap_print_to_pagebuf(true, buf, &uncore_cpu_mask); 708 } 709 710 static DEVICE_ATTR(cpumask, S_IRUGO, uncore_get_attr_cpumask, NULL); 711 712 static struct attribute *uncore_pmu_attrs[] = { 713 &dev_attr_cpumask.attr, 714 NULL, 715 }; 716 717 static struct attribute_group uncore_pmu_attr_group = { 718 .attrs = uncore_pmu_attrs, 719 }; 720 721 static int uncore_pmu_register(struct intel_uncore_pmu *pmu) 722 { 723 int ret; 724 725 if (!pmu->type->pmu) { 726 pmu->pmu = (struct pmu) { 727 .attr_groups = pmu->type->attr_groups, 728 .task_ctx_nr = perf_invalid_context, 729 .event_init = uncore_pmu_event_init, 730 .add = uncore_pmu_event_add, 731 .del = uncore_pmu_event_del, 732 .start = uncore_pmu_event_start, 733 .stop = uncore_pmu_event_stop, 734 .read = uncore_pmu_event_read, 735 }; 736 } else { 737 pmu->pmu = *pmu->type->pmu; 738 pmu->pmu.attr_groups = pmu->type->attr_groups; 739 } 740 741 if (pmu->type->num_boxes == 1) { 742 if (strlen(pmu->type->name) > 0) 743 sprintf(pmu->name, "uncore_%s", pmu->type->name); 744 else 745 sprintf(pmu->name, "uncore"); 746 } else { 747 sprintf(pmu->name, "uncore_%s_%d", pmu->type->name, 748 pmu->pmu_idx); 749 } 750 751 ret = perf_pmu_register(&pmu->pmu, pmu->name, -1); 752 if (!ret) 753 pmu->registered = true; 754 return ret; 755 } 756 757 static void uncore_pmu_unregister(struct intel_uncore_pmu *pmu) 758 { 759 if (!pmu->registered) 760 return; 761 perf_pmu_unregister(&pmu->pmu); 762 pmu->registered = false; 763 } 764 765 static void __uncore_exit_boxes(struct intel_uncore_type *type, int cpu) 766 { 767 struct intel_uncore_pmu *pmu = type->pmus; 768 struct intel_uncore_box *box; 769 int i, pkg; 770 771 if (pmu) { 772 pkg = topology_physical_package_id(cpu); 773 for (i = 0; i < type->num_boxes; i++, pmu++) { 774 box = pmu->boxes[pkg]; 775 if (box) 776 uncore_box_exit(box); 777 } 778 } 779 } 780 781 static void uncore_exit_boxes(void *dummy) 782 { 783 struct intel_uncore_type **types; 784 785 for (types = uncore_msr_uncores; *types; types++) 786 __uncore_exit_boxes(*types++, smp_processor_id()); 787 } 788 789 static void uncore_free_boxes(struct intel_uncore_pmu *pmu) 790 { 791 int pkg; 792 793 for (pkg = 0; pkg < max_packages; pkg++) 794 kfree(pmu->boxes[pkg]); 795 kfree(pmu->boxes); 796 } 797 798 static void uncore_type_exit(struct intel_uncore_type *type) 799 { 800 struct intel_uncore_pmu *pmu = type->pmus; 801 int i; 802 803 if (pmu) { 804 for (i = 0; i < type->num_boxes; i++, pmu++) { 805 uncore_pmu_unregister(pmu); 806 uncore_free_boxes(pmu); 807 } 808 kfree(type->pmus); 809 type->pmus = NULL; 810 } 811 kfree(type->events_group); 812 type->events_group = NULL; 813 } 814 815 static void uncore_types_exit(struct intel_uncore_type **types) 816 { 817 for (; *types; types++) 818 uncore_type_exit(*types); 819 } 820 821 static int __init uncore_type_init(struct intel_uncore_type *type, bool setid) 822 { 823 struct intel_uncore_pmu *pmus; 824 struct attribute_group *attr_group; 825 struct attribute **attrs; 826 size_t size; 827 int i, j; 828 829 pmus = kzalloc(sizeof(*pmus) * type->num_boxes, GFP_KERNEL); 830 if (!pmus) 831 return -ENOMEM; 832 833 size = max_packages * sizeof(struct intel_uncore_box *); 834 835 for (i = 0; i < type->num_boxes; i++) { 836 pmus[i].func_id = setid ? i : -1; 837 pmus[i].pmu_idx = i; 838 pmus[i].type = type; 839 pmus[i].boxes = kzalloc(size, GFP_KERNEL); 840 if (!pmus[i].boxes) 841 return -ENOMEM; 842 } 843 844 type->pmus = pmus; 845 type->unconstrainted = (struct event_constraint) 846 __EVENT_CONSTRAINT(0, (1ULL << type->num_counters) - 1, 847 0, type->num_counters, 0, 0); 848 849 if (type->event_descs) { 850 for (i = 0; type->event_descs[i].attr.attr.name; i++); 851 852 attr_group = kzalloc(sizeof(struct attribute *) * (i + 1) + 853 sizeof(*attr_group), GFP_KERNEL); 854 if (!attr_group) 855 return -ENOMEM; 856 857 attrs = (struct attribute **)(attr_group + 1); 858 attr_group->name = "events"; 859 attr_group->attrs = attrs; 860 861 for (j = 0; j < i; j++) 862 attrs[j] = &type->event_descs[j].attr.attr; 863 864 type->events_group = attr_group; 865 } 866 867 type->pmu_group = &uncore_pmu_attr_group; 868 return 0; 869 } 870 871 static int __init 872 uncore_types_init(struct intel_uncore_type **types, bool setid) 873 { 874 int ret; 875 876 for (; *types; types++) { 877 ret = uncore_type_init(*types, setid); 878 if (ret) 879 return ret; 880 } 881 return 0; 882 } 883 884 /* 885 * add a pci uncore device 886 */ 887 static int uncore_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) 888 { 889 struct intel_uncore_type *type; 890 struct intel_uncore_pmu *pmu = NULL; 891 struct intel_uncore_box *box; 892 int phys_id, pkg, ret; 893 894 phys_id = uncore_pcibus_to_physid(pdev->bus); 895 if (phys_id < 0) 896 return -ENODEV; 897 898 pkg = topology_phys_to_logical_pkg(phys_id); 899 if (pkg < 0) 900 return -EINVAL; 901 902 if (UNCORE_PCI_DEV_TYPE(id->driver_data) == UNCORE_EXTRA_PCI_DEV) { 903 int idx = UNCORE_PCI_DEV_IDX(id->driver_data); 904 905 uncore_extra_pci_dev[pkg].dev[idx] = pdev; 906 pci_set_drvdata(pdev, NULL); 907 return 0; 908 } 909 910 type = uncore_pci_uncores[UNCORE_PCI_DEV_TYPE(id->driver_data)]; 911 912 /* 913 * Some platforms, e.g. Knights Landing, use a common PCI device ID 914 * for multiple instances of an uncore PMU device type. We should check 915 * PCI slot and func to indicate the uncore box. 916 */ 917 if (id->driver_data & ~0xffff) { 918 struct pci_driver *pci_drv = pdev->driver; 919 const struct pci_device_id *ids = pci_drv->id_table; 920 unsigned int devfn; 921 922 while (ids && ids->vendor) { 923 if ((ids->vendor == pdev->vendor) && 924 (ids->device == pdev->device)) { 925 devfn = PCI_DEVFN(UNCORE_PCI_DEV_DEV(ids->driver_data), 926 UNCORE_PCI_DEV_FUNC(ids->driver_data)); 927 if (devfn == pdev->devfn) { 928 pmu = &type->pmus[UNCORE_PCI_DEV_IDX(ids->driver_data)]; 929 break; 930 } 931 } 932 ids++; 933 } 934 if (pmu == NULL) 935 return -ENODEV; 936 } else { 937 /* 938 * for performance monitoring unit with multiple boxes, 939 * each box has a different function id. 940 */ 941 pmu = &type->pmus[UNCORE_PCI_DEV_IDX(id->driver_data)]; 942 } 943 944 if (WARN_ON_ONCE(pmu->boxes[pkg] != NULL)) 945 return -EINVAL; 946 947 box = uncore_alloc_box(type, NUMA_NO_NODE); 948 if (!box) 949 return -ENOMEM; 950 951 if (pmu->func_id < 0) 952 pmu->func_id = pdev->devfn; 953 else 954 WARN_ON_ONCE(pmu->func_id != pdev->devfn); 955 956 atomic_inc(&box->refcnt); 957 box->pci_phys_id = phys_id; 958 box->pkgid = pkg; 959 box->pci_dev = pdev; 960 box->pmu = pmu; 961 uncore_box_init(box); 962 pci_set_drvdata(pdev, box); 963 964 pmu->boxes[pkg] = box; 965 if (atomic_inc_return(&pmu->activeboxes) > 1) 966 return 0; 967 968 /* First active box registers the pmu */ 969 ret = uncore_pmu_register(pmu); 970 if (ret) { 971 pci_set_drvdata(pdev, NULL); 972 pmu->boxes[pkg] = NULL; 973 uncore_box_exit(box); 974 kfree(box); 975 } 976 return ret; 977 } 978 979 static void uncore_pci_remove(struct pci_dev *pdev) 980 { 981 struct intel_uncore_box *box; 982 struct intel_uncore_pmu *pmu; 983 int i, phys_id, pkg; 984 985 phys_id = uncore_pcibus_to_physid(pdev->bus); 986 pkg = topology_phys_to_logical_pkg(phys_id); 987 988 box = pci_get_drvdata(pdev); 989 if (!box) { 990 for (i = 0; i < UNCORE_EXTRA_PCI_DEV_MAX; i++) { 991 if (uncore_extra_pci_dev[pkg].dev[i] == pdev) { 992 uncore_extra_pci_dev[pkg].dev[i] = NULL; 993 break; 994 } 995 } 996 WARN_ON_ONCE(i >= UNCORE_EXTRA_PCI_DEV_MAX); 997 return; 998 } 999 1000 pmu = box->pmu; 1001 if (WARN_ON_ONCE(phys_id != box->pci_phys_id)) 1002 return; 1003 1004 pci_set_drvdata(pdev, NULL); 1005 pmu->boxes[pkg] = NULL; 1006 if (atomic_dec_return(&pmu->activeboxes) == 0) 1007 uncore_pmu_unregister(pmu); 1008 uncore_box_exit(box); 1009 kfree(box); 1010 } 1011 1012 static int __init uncore_pci_init(void) 1013 { 1014 size_t size; 1015 int ret; 1016 1017 size = max_packages * sizeof(struct pci_extra_dev); 1018 uncore_extra_pci_dev = kzalloc(size, GFP_KERNEL); 1019 if (!uncore_extra_pci_dev) { 1020 ret = -ENOMEM; 1021 goto err; 1022 } 1023 1024 ret = uncore_types_init(uncore_pci_uncores, false); 1025 if (ret) 1026 goto errtype; 1027 1028 uncore_pci_driver->probe = uncore_pci_probe; 1029 uncore_pci_driver->remove = uncore_pci_remove; 1030 1031 ret = pci_register_driver(uncore_pci_driver); 1032 if (ret) 1033 goto errtype; 1034 1035 pcidrv_registered = true; 1036 return 0; 1037 1038 errtype: 1039 uncore_types_exit(uncore_pci_uncores); 1040 kfree(uncore_extra_pci_dev); 1041 uncore_extra_pci_dev = NULL; 1042 uncore_free_pcibus_map(); 1043 err: 1044 uncore_pci_uncores = empty_uncore; 1045 return ret; 1046 } 1047 1048 static void uncore_pci_exit(void) 1049 { 1050 if (pcidrv_registered) { 1051 pcidrv_registered = false; 1052 pci_unregister_driver(uncore_pci_driver); 1053 uncore_types_exit(uncore_pci_uncores); 1054 kfree(uncore_extra_pci_dev); 1055 uncore_free_pcibus_map(); 1056 } 1057 } 1058 1059 static int uncore_cpu_dying(unsigned int cpu) 1060 { 1061 struct intel_uncore_type *type, **types = uncore_msr_uncores; 1062 struct intel_uncore_pmu *pmu; 1063 struct intel_uncore_box *box; 1064 int i, pkg; 1065 1066 pkg = topology_logical_package_id(cpu); 1067 for (; *types; types++) { 1068 type = *types; 1069 pmu = type->pmus; 1070 for (i = 0; i < type->num_boxes; i++, pmu++) { 1071 box = pmu->boxes[pkg]; 1072 if (box && atomic_dec_return(&box->refcnt) == 0) 1073 uncore_box_exit(box); 1074 } 1075 } 1076 return 0; 1077 } 1078 1079 static int first_init; 1080 1081 static int uncore_cpu_starting(unsigned int cpu) 1082 { 1083 struct intel_uncore_type *type, **types = uncore_msr_uncores; 1084 struct intel_uncore_pmu *pmu; 1085 struct intel_uncore_box *box; 1086 int i, pkg, ncpus = 1; 1087 1088 if (first_init) { 1089 /* 1090 * On init we get the number of online cpus in the package 1091 * and set refcount for all of them. 1092 */ 1093 ncpus = cpumask_weight(topology_core_cpumask(cpu)); 1094 } 1095 1096 pkg = topology_logical_package_id(cpu); 1097 for (; *types; types++) { 1098 type = *types; 1099 pmu = type->pmus; 1100 for (i = 0; i < type->num_boxes; i++, pmu++) { 1101 box = pmu->boxes[pkg]; 1102 if (!box) 1103 continue; 1104 /* The first cpu on a package activates the box */ 1105 if (atomic_add_return(ncpus, &box->refcnt) == ncpus) 1106 uncore_box_init(box); 1107 } 1108 } 1109 1110 return 0; 1111 } 1112 1113 static int uncore_cpu_prepare(unsigned int cpu) 1114 { 1115 struct intel_uncore_type *type, **types = uncore_msr_uncores; 1116 struct intel_uncore_pmu *pmu; 1117 struct intel_uncore_box *box; 1118 int i, pkg; 1119 1120 pkg = topology_logical_package_id(cpu); 1121 for (; *types; types++) { 1122 type = *types; 1123 pmu = type->pmus; 1124 for (i = 0; i < type->num_boxes; i++, pmu++) { 1125 if (pmu->boxes[pkg]) 1126 continue; 1127 /* First cpu of a package allocates the box */ 1128 box = uncore_alloc_box(type, cpu_to_node(cpu)); 1129 if (!box) 1130 return -ENOMEM; 1131 box->pmu = pmu; 1132 box->pkgid = pkg; 1133 pmu->boxes[pkg] = box; 1134 } 1135 } 1136 return 0; 1137 } 1138 1139 static void uncore_change_type_ctx(struct intel_uncore_type *type, int old_cpu, 1140 int new_cpu) 1141 { 1142 struct intel_uncore_pmu *pmu = type->pmus; 1143 struct intel_uncore_box *box; 1144 int i, pkg; 1145 1146 pkg = topology_logical_package_id(old_cpu < 0 ? new_cpu : old_cpu); 1147 for (i = 0; i < type->num_boxes; i++, pmu++) { 1148 box = pmu->boxes[pkg]; 1149 if (!box) 1150 continue; 1151 1152 if (old_cpu < 0) { 1153 WARN_ON_ONCE(box->cpu != -1); 1154 box->cpu = new_cpu; 1155 continue; 1156 } 1157 1158 WARN_ON_ONCE(box->cpu != old_cpu); 1159 box->cpu = -1; 1160 if (new_cpu < 0) 1161 continue; 1162 1163 uncore_pmu_cancel_hrtimer(box); 1164 perf_pmu_migrate_context(&pmu->pmu, old_cpu, new_cpu); 1165 box->cpu = new_cpu; 1166 } 1167 } 1168 1169 static void uncore_change_context(struct intel_uncore_type **uncores, 1170 int old_cpu, int new_cpu) 1171 { 1172 for (; *uncores; uncores++) 1173 uncore_change_type_ctx(*uncores, old_cpu, new_cpu); 1174 } 1175 1176 static int uncore_event_cpu_offline(unsigned int cpu) 1177 { 1178 int target; 1179 1180 /* Check if exiting cpu is used for collecting uncore events */ 1181 if (!cpumask_test_and_clear_cpu(cpu, &uncore_cpu_mask)) 1182 return 0; 1183 1184 /* Find a new cpu to collect uncore events */ 1185 target = cpumask_any_but(topology_core_cpumask(cpu), cpu); 1186 1187 /* Migrate uncore events to the new target */ 1188 if (target < nr_cpu_ids) 1189 cpumask_set_cpu(target, &uncore_cpu_mask); 1190 else 1191 target = -1; 1192 1193 uncore_change_context(uncore_msr_uncores, cpu, target); 1194 uncore_change_context(uncore_pci_uncores, cpu, target); 1195 return 0; 1196 } 1197 1198 static int uncore_event_cpu_online(unsigned int cpu) 1199 { 1200 int target; 1201 1202 /* 1203 * Check if there is an online cpu in the package 1204 * which collects uncore events already. 1205 */ 1206 target = cpumask_any_and(&uncore_cpu_mask, topology_core_cpumask(cpu)); 1207 if (target < nr_cpu_ids) 1208 return 0; 1209 1210 cpumask_set_cpu(cpu, &uncore_cpu_mask); 1211 1212 uncore_change_context(uncore_msr_uncores, -1, cpu); 1213 uncore_change_context(uncore_pci_uncores, -1, cpu); 1214 return 0; 1215 } 1216 1217 static int __init type_pmu_register(struct intel_uncore_type *type) 1218 { 1219 int i, ret; 1220 1221 for (i = 0; i < type->num_boxes; i++) { 1222 ret = uncore_pmu_register(&type->pmus[i]); 1223 if (ret) 1224 return ret; 1225 } 1226 return 0; 1227 } 1228 1229 static int __init uncore_msr_pmus_register(void) 1230 { 1231 struct intel_uncore_type **types = uncore_msr_uncores; 1232 int ret; 1233 1234 for (; *types; types++) { 1235 ret = type_pmu_register(*types); 1236 if (ret) 1237 return ret; 1238 } 1239 return 0; 1240 } 1241 1242 static int __init uncore_cpu_init(void) 1243 { 1244 int ret; 1245 1246 ret = uncore_types_init(uncore_msr_uncores, true); 1247 if (ret) 1248 goto err; 1249 1250 ret = uncore_msr_pmus_register(); 1251 if (ret) 1252 goto err; 1253 return 0; 1254 err: 1255 uncore_types_exit(uncore_msr_uncores); 1256 uncore_msr_uncores = empty_uncore; 1257 return ret; 1258 } 1259 1260 #define X86_UNCORE_MODEL_MATCH(model, init) \ 1261 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, (unsigned long)&init } 1262 1263 struct intel_uncore_init_fun { 1264 void (*cpu_init)(void); 1265 int (*pci_init)(void); 1266 }; 1267 1268 static const struct intel_uncore_init_fun nhm_uncore_init __initconst = { 1269 .cpu_init = nhm_uncore_cpu_init, 1270 }; 1271 1272 static const struct intel_uncore_init_fun snb_uncore_init __initconst = { 1273 .cpu_init = snb_uncore_cpu_init, 1274 .pci_init = snb_uncore_pci_init, 1275 }; 1276 1277 static const struct intel_uncore_init_fun ivb_uncore_init __initconst = { 1278 .cpu_init = snb_uncore_cpu_init, 1279 .pci_init = ivb_uncore_pci_init, 1280 }; 1281 1282 static const struct intel_uncore_init_fun hsw_uncore_init __initconst = { 1283 .cpu_init = snb_uncore_cpu_init, 1284 .pci_init = hsw_uncore_pci_init, 1285 }; 1286 1287 static const struct intel_uncore_init_fun bdw_uncore_init __initconst = { 1288 .cpu_init = snb_uncore_cpu_init, 1289 .pci_init = bdw_uncore_pci_init, 1290 }; 1291 1292 static const struct intel_uncore_init_fun snbep_uncore_init __initconst = { 1293 .cpu_init = snbep_uncore_cpu_init, 1294 .pci_init = snbep_uncore_pci_init, 1295 }; 1296 1297 static const struct intel_uncore_init_fun nhmex_uncore_init __initconst = { 1298 .cpu_init = nhmex_uncore_cpu_init, 1299 }; 1300 1301 static const struct intel_uncore_init_fun ivbep_uncore_init __initconst = { 1302 .cpu_init = ivbep_uncore_cpu_init, 1303 .pci_init = ivbep_uncore_pci_init, 1304 }; 1305 1306 static const struct intel_uncore_init_fun hswep_uncore_init __initconst = { 1307 .cpu_init = hswep_uncore_cpu_init, 1308 .pci_init = hswep_uncore_pci_init, 1309 }; 1310 1311 static const struct intel_uncore_init_fun bdx_uncore_init __initconst = { 1312 .cpu_init = bdx_uncore_cpu_init, 1313 .pci_init = bdx_uncore_pci_init, 1314 }; 1315 1316 static const struct intel_uncore_init_fun knl_uncore_init __initconst = { 1317 .cpu_init = knl_uncore_cpu_init, 1318 .pci_init = knl_uncore_pci_init, 1319 }; 1320 1321 static const struct intel_uncore_init_fun skl_uncore_init __initconst = { 1322 .cpu_init = skl_uncore_cpu_init, 1323 .pci_init = skl_uncore_pci_init, 1324 }; 1325 1326 static const struct x86_cpu_id intel_uncore_match[] __initconst = { 1327 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_NEHALEM_EP, nhm_uncore_init), 1328 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_NEHALEM, nhm_uncore_init), 1329 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_WESTMERE, nhm_uncore_init), 1330 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_WESTMERE_EP, nhm_uncore_init), 1331 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_SANDYBRIDGE, snb_uncore_init), 1332 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_IVYBRIDGE, ivb_uncore_init), 1333 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_HASWELL_CORE, hsw_uncore_init), 1334 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_HASWELL_ULT, hsw_uncore_init), 1335 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_HASWELL_GT3E, hsw_uncore_init), 1336 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_BROADWELL_CORE, bdw_uncore_init), 1337 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_BROADWELL_GT3E, bdw_uncore_init), 1338 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_SANDYBRIDGE_X, snbep_uncore_init), 1339 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_NEHALEM_EX, nhmex_uncore_init), 1340 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_WESTMERE_EX, nhmex_uncore_init), 1341 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_IVYBRIDGE_X, ivbep_uncore_init), 1342 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_HASWELL_X, hswep_uncore_init), 1343 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_BROADWELL_X, bdx_uncore_init), 1344 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_BROADWELL_XEON_D, bdx_uncore_init), 1345 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_XEON_PHI_KNL, knl_uncore_init), 1346 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_SKYLAKE_DESKTOP,skl_uncore_init), 1347 X86_UNCORE_MODEL_MATCH(INTEL_FAM6_SKYLAKE_MOBILE, skl_uncore_init), 1348 {}, 1349 }; 1350 1351 MODULE_DEVICE_TABLE(x86cpu, intel_uncore_match); 1352 1353 static int __init intel_uncore_init(void) 1354 { 1355 const struct x86_cpu_id *id; 1356 struct intel_uncore_init_fun *uncore_init; 1357 int pret = 0, cret = 0, ret; 1358 1359 id = x86_match_cpu(intel_uncore_match); 1360 if (!id) 1361 return -ENODEV; 1362 1363 if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) 1364 return -ENODEV; 1365 1366 max_packages = topology_max_packages(); 1367 1368 uncore_init = (struct intel_uncore_init_fun *)id->driver_data; 1369 if (uncore_init->pci_init) { 1370 pret = uncore_init->pci_init(); 1371 if (!pret) 1372 pret = uncore_pci_init(); 1373 } 1374 1375 if (uncore_init->cpu_init) { 1376 uncore_init->cpu_init(); 1377 cret = uncore_cpu_init(); 1378 } 1379 1380 if (cret && pret) 1381 return -ENODEV; 1382 1383 /* 1384 * Install callbacks. Core will call them for each online cpu. 1385 * 1386 * The first online cpu of each package allocates and takes 1387 * the refcounts for all other online cpus in that package. 1388 * If msrs are not enabled no allocation is required and 1389 * uncore_cpu_prepare() is not called for each online cpu. 1390 */ 1391 if (!cret) { 1392 ret = cpuhp_setup_state(CPUHP_PERF_X86_UNCORE_PREP, 1393 "PERF_X86_UNCORE_PREP", 1394 uncore_cpu_prepare, NULL); 1395 if (ret) 1396 goto err; 1397 } else { 1398 cpuhp_setup_state_nocalls(CPUHP_PERF_X86_UNCORE_PREP, 1399 "PERF_X86_UNCORE_PREP", 1400 uncore_cpu_prepare, NULL); 1401 } 1402 first_init = 1; 1403 cpuhp_setup_state(CPUHP_AP_PERF_X86_UNCORE_STARTING, 1404 "AP_PERF_X86_UNCORE_STARTING", 1405 uncore_cpu_starting, uncore_cpu_dying); 1406 first_init = 0; 1407 cpuhp_setup_state(CPUHP_AP_PERF_X86_UNCORE_ONLINE, 1408 "AP_PERF_X86_UNCORE_ONLINE", 1409 uncore_event_cpu_online, uncore_event_cpu_offline); 1410 return 0; 1411 1412 err: 1413 /* Undo box->init_box() */ 1414 on_each_cpu_mask(&uncore_cpu_mask, uncore_exit_boxes, NULL, 1); 1415 uncore_types_exit(uncore_msr_uncores); 1416 uncore_pci_exit(); 1417 return ret; 1418 } 1419 module_init(intel_uncore_init); 1420 1421 static void __exit intel_uncore_exit(void) 1422 { 1423 cpuhp_remove_state_nocalls(CPUHP_AP_PERF_X86_UNCORE_ONLINE); 1424 cpuhp_remove_state_nocalls(CPUHP_AP_PERF_X86_UNCORE_STARTING); 1425 cpuhp_remove_state_nocalls(CPUHP_PERF_X86_UNCORE_PREP); 1426 uncore_types_exit(uncore_msr_uncores); 1427 uncore_pci_exit(); 1428 } 1429 module_exit(intel_uncore_exit); 1430