1 /* 2 * pcic.c: MicroSPARC-IIep PCI controller support 3 * 4 * Copyright (C) 1998 V. Roganov and G. Raiko 5 * 6 * Code is derived from Ultra/PCI PSYCHO controller support, see that 7 * for author info. 8 * 9 * Support for diverse IIep based platforms by Pete Zaitcev. 10 * CP-1200 by Eric Brower. 11 */ 12 13 #include <linux/kernel.h> 14 #include <linux/types.h> 15 #include <linux/init.h> 16 #include <linux/mm.h> 17 #include <linux/slab.h> 18 #include <linux/jiffies.h> 19 20 #include <asm/swift.h> /* for cache flushing. */ 21 #include <asm/io.h> 22 23 #include <linux/ctype.h> 24 #include <linux/pci.h> 25 #include <linux/time.h> 26 #include <linux/timex.h> 27 #include <linux/interrupt.h> 28 29 #include <asm/irq.h> 30 #include <asm/oplib.h> 31 #include <asm/prom.h> 32 #include <asm/pcic.h> 33 #include <asm/timex.h> 34 #include <asm/timer.h> 35 #include <asm/uaccess.h> 36 #include <asm/irq_regs.h> 37 38 #include "irq.h" 39 40 /* 41 * I studied different documents and many live PROMs both from 2.30 42 * family and 3.xx versions. I came to the amazing conclusion: there is 43 * absolutely no way to route interrupts in IIep systems relying on 44 * information which PROM presents. We must hardcode interrupt routing 45 * schematics. And this actually sucks. -- zaitcev 1999/05/12 46 * 47 * To find irq for a device we determine which routing map 48 * is in effect or, in other words, on which machine we are running. 49 * We use PROM name for this although other techniques may be used 50 * in special cases (Gleb reports a PROMless IIep based system). 51 * Once we know the map we take device configuration address and 52 * find PCIC pin number where INT line goes. Then we may either program 53 * preferred irq into the PCIC or supply the preexisting irq to the device. 54 */ 55 struct pcic_ca2irq { 56 unsigned char busno; /* PCI bus number */ 57 unsigned char devfn; /* Configuration address */ 58 unsigned char pin; /* PCIC external interrupt pin */ 59 unsigned char irq; /* Preferred IRQ (mappable in PCIC) */ 60 unsigned int force; /* Enforce preferred IRQ */ 61 }; 62 63 struct pcic_sn2list { 64 char *sysname; 65 struct pcic_ca2irq *intmap; 66 int mapdim; 67 }; 68 69 /* 70 * JavaEngine-1 apparently has different versions. 71 * 72 * According to communications with Sun folks, for P2 build 501-4628-03: 73 * pin 0 - parallel, audio; 74 * pin 1 - Ethernet; 75 * pin 2 - su; 76 * pin 3 - PS/2 kbd and mouse. 77 * 78 * OEM manual (805-1486): 79 * pin 0: Ethernet 80 * pin 1: All EBus 81 * pin 2: IGA (unused) 82 * pin 3: Not connected 83 * OEM manual says that 501-4628 & 501-4811 are the same thing, 84 * only the latter has NAND flash in place. 85 * 86 * So far unofficial Sun wins over the OEM manual. Poor OEMs... 87 */ 88 static struct pcic_ca2irq pcic_i_je1a[] = { /* 501-4811-03 */ 89 { 0, 0x00, 2, 12, 0 }, /* EBus: hogs all */ 90 { 0, 0x01, 1, 6, 1 }, /* Happy Meal */ 91 { 0, 0x80, 0, 7, 0 }, /* IGA (unused) */ 92 }; 93 94 /* XXX JS-E entry is incomplete - PCI Slot 2 address (pin 7)? */ 95 static struct pcic_ca2irq pcic_i_jse[] = { 96 { 0, 0x00, 0, 13, 0 }, /* Ebus - serial and keyboard */ 97 { 0, 0x01, 1, 6, 0 }, /* hme */ 98 { 0, 0x08, 2, 9, 0 }, /* VGA - we hope not used :) */ 99 { 0, 0x10, 6, 8, 0 }, /* PCI INTA# in Slot 1 */ 100 { 0, 0x18, 7, 12, 0 }, /* PCI INTA# in Slot 2, shared w. RTC */ 101 { 0, 0x38, 4, 9, 0 }, /* All ISA devices. Read 8259. */ 102 { 0, 0x80, 5, 11, 0 }, /* EIDE */ 103 /* {0,0x88, 0,0,0} - unknown device... PMU? Probably no interrupt. */ 104 { 0, 0xA0, 4, 9, 0 }, /* USB */ 105 /* 106 * Some pins belong to non-PCI devices, we hardcode them in drivers. 107 * sun4m timers - irq 10, 14 108 * PC style RTC - pin 7, irq 4 ? 109 * Smart card, Parallel - pin 4 shared with USB, ISA 110 * audio - pin 3, irq 5 ? 111 */ 112 }; 113 114 /* SPARCengine-6 was the original release name of CP1200. 115 * The documentation differs between the two versions 116 */ 117 static struct pcic_ca2irq pcic_i_se6[] = { 118 { 0, 0x08, 0, 2, 0 }, /* SCSI */ 119 { 0, 0x01, 1, 6, 0 }, /* HME */ 120 { 0, 0x00, 3, 13, 0 }, /* EBus */ 121 }; 122 123 /* 124 * Krups (courtesy of Varol Kaptan) 125 * No documentation available, but it was easy to guess 126 * because it was very similar to Espresso. 127 * 128 * pin 0 - kbd, mouse, serial; 129 * pin 1 - Ethernet; 130 * pin 2 - igs (we do not use it); 131 * pin 3 - audio; 132 * pin 4,5,6 - unused; 133 * pin 7 - RTC (from P2 onwards as David B. says). 134 */ 135 static struct pcic_ca2irq pcic_i_jk[] = { 136 { 0, 0x00, 0, 13, 0 }, /* Ebus - serial and keyboard */ 137 { 0, 0x01, 1, 6, 0 }, /* hme */ 138 }; 139 140 /* 141 * Several entries in this list may point to the same routing map 142 * as several PROMs may be installed on the same physical board. 143 */ 144 #define SN2L_INIT(name, map) \ 145 { name, map, ARRAY_SIZE(map) } 146 147 static struct pcic_sn2list pcic_known_sysnames[] = { 148 SN2L_INIT("SUNW,JavaEngine1", pcic_i_je1a), /* JE1, PROM 2.32 */ 149 SN2L_INIT("SUNW,JS-E", pcic_i_jse), /* PROLL JavaStation-E */ 150 SN2L_INIT("SUNW,SPARCengine-6", pcic_i_se6), /* SPARCengine-6/CP-1200 */ 151 SN2L_INIT("SUNW,JS-NC", pcic_i_jk), /* PROLL JavaStation-NC */ 152 SN2L_INIT("SUNW,JSIIep", pcic_i_jk), /* OBP JavaStation-NC */ 153 { NULL, NULL, 0 } 154 }; 155 156 /* 157 * Only one PCIC per IIep, 158 * and since we have no SMP IIep, only one per system. 159 */ 160 static int pcic0_up; 161 static struct linux_pcic pcic0; 162 163 void __iomem *pcic_regs; 164 volatile int pcic_speculative; 165 volatile int pcic_trapped; 166 167 /* forward */ 168 unsigned int pcic_build_device_irq(struct platform_device *op, 169 unsigned int real_irq); 170 171 #define CONFIG_CMD(bus, device_fn, where) (0x80000000 | (((unsigned int)bus) << 16) | (((unsigned int)device_fn) << 8) | (where & ~3)) 172 173 static int pcic_read_config_dword(unsigned int busno, unsigned int devfn, 174 int where, u32 *value) 175 { 176 struct linux_pcic *pcic; 177 unsigned long flags; 178 179 pcic = &pcic0; 180 181 local_irq_save(flags); 182 #if 0 /* does not fail here */ 183 pcic_speculative = 1; 184 pcic_trapped = 0; 185 #endif 186 writel(CONFIG_CMD(busno, devfn, where), pcic->pcic_config_space_addr); 187 #if 0 /* does not fail here */ 188 nop(); 189 if (pcic_trapped) { 190 local_irq_restore(flags); 191 *value = ~0; 192 return 0; 193 } 194 #endif 195 pcic_speculative = 2; 196 pcic_trapped = 0; 197 *value = readl(pcic->pcic_config_space_data + (where&4)); 198 nop(); 199 if (pcic_trapped) { 200 pcic_speculative = 0; 201 local_irq_restore(flags); 202 *value = ~0; 203 return 0; 204 } 205 pcic_speculative = 0; 206 local_irq_restore(flags); 207 return 0; 208 } 209 210 static int pcic_read_config(struct pci_bus *bus, unsigned int devfn, 211 int where, int size, u32 *val) 212 { 213 unsigned int v; 214 215 if (bus->number != 0) return -EINVAL; 216 switch (size) { 217 case 1: 218 pcic_read_config_dword(bus->number, devfn, where&~3, &v); 219 *val = 0xff & (v >> (8*(where & 3))); 220 return 0; 221 case 2: 222 if (where&1) return -EINVAL; 223 pcic_read_config_dword(bus->number, devfn, where&~3, &v); 224 *val = 0xffff & (v >> (8*(where & 3))); 225 return 0; 226 case 4: 227 if (where&3) return -EINVAL; 228 pcic_read_config_dword(bus->number, devfn, where&~3, val); 229 return 0; 230 } 231 return -EINVAL; 232 } 233 234 static int pcic_write_config_dword(unsigned int busno, unsigned int devfn, 235 int where, u32 value) 236 { 237 struct linux_pcic *pcic; 238 unsigned long flags; 239 240 pcic = &pcic0; 241 242 local_irq_save(flags); 243 writel(CONFIG_CMD(busno, devfn, where), pcic->pcic_config_space_addr); 244 writel(value, pcic->pcic_config_space_data + (where&4)); 245 local_irq_restore(flags); 246 return 0; 247 } 248 249 static int pcic_write_config(struct pci_bus *bus, unsigned int devfn, 250 int where, int size, u32 val) 251 { 252 unsigned int v; 253 254 if (bus->number != 0) return -EINVAL; 255 switch (size) { 256 case 1: 257 pcic_read_config_dword(bus->number, devfn, where&~3, &v); 258 v = (v & ~(0xff << (8*(where&3)))) | 259 ((0xff&val) << (8*(where&3))); 260 return pcic_write_config_dword(bus->number, devfn, where&~3, v); 261 case 2: 262 if (where&1) return -EINVAL; 263 pcic_read_config_dword(bus->number, devfn, where&~3, &v); 264 v = (v & ~(0xffff << (8*(where&3)))) | 265 ((0xffff&val) << (8*(where&3))); 266 return pcic_write_config_dword(bus->number, devfn, where&~3, v); 267 case 4: 268 if (where&3) return -EINVAL; 269 return pcic_write_config_dword(bus->number, devfn, where, val); 270 } 271 return -EINVAL; 272 } 273 274 static struct pci_ops pcic_ops = { 275 .read = pcic_read_config, 276 .write = pcic_write_config, 277 }; 278 279 /* 280 * On sparc64 pcibios_init() calls pci_controller_probe(). 281 * We want PCIC probed little ahead so that interrupt controller 282 * would be operational. 283 */ 284 int __init pcic_probe(void) 285 { 286 struct linux_pcic *pcic; 287 struct linux_prom_registers regs[PROMREG_MAX]; 288 struct linux_pbm_info* pbm; 289 char namebuf[64]; 290 phandle node; 291 int err; 292 293 if (pcic0_up) { 294 prom_printf("PCIC: called twice!\n"); 295 prom_halt(); 296 } 297 pcic = &pcic0; 298 299 node = prom_getchild (prom_root_node); 300 node = prom_searchsiblings (node, "pci"); 301 if (node == 0) 302 return -ENODEV; 303 /* 304 * Map in PCIC register set, config space, and IO base 305 */ 306 err = prom_getproperty(node, "reg", (char*)regs, sizeof(regs)); 307 if (err == 0 || err == -1) { 308 prom_printf("PCIC: Error, cannot get PCIC registers " 309 "from PROM.\n"); 310 prom_halt(); 311 } 312 313 pcic0_up = 1; 314 315 pcic->pcic_res_regs.name = "pcic_registers"; 316 pcic->pcic_regs = ioremap(regs[0].phys_addr, regs[0].reg_size); 317 if (!pcic->pcic_regs) { 318 prom_printf("PCIC: Error, cannot map PCIC registers.\n"); 319 prom_halt(); 320 } 321 322 pcic->pcic_res_io.name = "pcic_io"; 323 if ((pcic->pcic_io = (unsigned long) 324 ioremap(regs[1].phys_addr, 0x10000)) == 0) { 325 prom_printf("PCIC: Error, cannot map PCIC IO Base.\n"); 326 prom_halt(); 327 } 328 329 pcic->pcic_res_cfg_addr.name = "pcic_cfg_addr"; 330 if ((pcic->pcic_config_space_addr = 331 ioremap(regs[2].phys_addr, regs[2].reg_size * 2)) == 0) { 332 prom_printf("PCIC: Error, cannot map " 333 "PCI Configuration Space Address.\n"); 334 prom_halt(); 335 } 336 337 /* 338 * Docs say three least significant bits in address and data 339 * must be the same. Thus, we need adjust size of data. 340 */ 341 pcic->pcic_res_cfg_data.name = "pcic_cfg_data"; 342 if ((pcic->pcic_config_space_data = 343 ioremap(regs[3].phys_addr, regs[3].reg_size * 2)) == 0) { 344 prom_printf("PCIC: Error, cannot map " 345 "PCI Configuration Space Data.\n"); 346 prom_halt(); 347 } 348 349 pbm = &pcic->pbm; 350 pbm->prom_node = node; 351 prom_getstring(node, "name", namebuf, 63); namebuf[63] = 0; 352 strcpy(pbm->prom_name, namebuf); 353 354 { 355 extern volatile int t_nmi[4]; 356 extern int pcic_nmi_trap_patch[4]; 357 358 t_nmi[0] = pcic_nmi_trap_patch[0]; 359 t_nmi[1] = pcic_nmi_trap_patch[1]; 360 t_nmi[2] = pcic_nmi_trap_patch[2]; 361 t_nmi[3] = pcic_nmi_trap_patch[3]; 362 swift_flush_dcache(); 363 pcic_regs = pcic->pcic_regs; 364 } 365 366 prom_getstring(prom_root_node, "name", namebuf, 63); namebuf[63] = 0; 367 { 368 struct pcic_sn2list *p; 369 370 for (p = pcic_known_sysnames; p->sysname != NULL; p++) { 371 if (strcmp(namebuf, p->sysname) == 0) 372 break; 373 } 374 pcic->pcic_imap = p->intmap; 375 pcic->pcic_imdim = p->mapdim; 376 } 377 if (pcic->pcic_imap == NULL) { 378 /* 379 * We do not panic here for the sake of embedded systems. 380 */ 381 printk("PCIC: System %s is unknown, cannot route interrupts\n", 382 namebuf); 383 } 384 385 return 0; 386 } 387 388 static void __init pcic_pbm_scan_bus(struct linux_pcic *pcic) 389 { 390 struct linux_pbm_info *pbm = &pcic->pbm; 391 392 pbm->pci_bus = pci_scan_bus(pbm->pci_first_busno, &pcic_ops, pbm); 393 #if 0 /* deadwood transplanted from sparc64 */ 394 pci_fill_in_pbm_cookies(pbm->pci_bus, pbm, pbm->prom_node); 395 pci_record_assignments(pbm, pbm->pci_bus); 396 pci_assign_unassigned(pbm, pbm->pci_bus); 397 pci_fixup_irq(pbm, pbm->pci_bus); 398 #endif 399 } 400 401 /* 402 * Main entry point from the PCI subsystem. 403 */ 404 static int __init pcic_init(void) 405 { 406 struct linux_pcic *pcic; 407 408 /* 409 * PCIC should be initialized at start of the timer. 410 * So, here we report the presence of PCIC and do some magic passes. 411 */ 412 if(!pcic0_up) 413 return 0; 414 pcic = &pcic0; 415 416 /* 417 * Switch off IOTLB translation. 418 */ 419 writeb(PCI_DVMA_CONTROL_IOTLB_DISABLE, 420 pcic->pcic_regs+PCI_DVMA_CONTROL); 421 422 /* 423 * Increase mapped size for PCI memory space (DMA access). 424 * Should be done in that order (size first, address second). 425 * Why we couldn't set up 4GB and forget about it? XXX 426 */ 427 writel(0xF0000000UL, pcic->pcic_regs+PCI_SIZE_0); 428 writel(0+PCI_BASE_ADDRESS_SPACE_MEMORY, 429 pcic->pcic_regs+PCI_BASE_ADDRESS_0); 430 431 pcic_pbm_scan_bus(pcic); 432 433 return 0; 434 } 435 436 int pcic_present(void) 437 { 438 return pcic0_up; 439 } 440 441 static int __devinit pdev_to_pnode(struct linux_pbm_info *pbm, 442 struct pci_dev *pdev) 443 { 444 struct linux_prom_pci_registers regs[PROMREG_MAX]; 445 int err; 446 phandle node = prom_getchild(pbm->prom_node); 447 448 while(node) { 449 err = prom_getproperty(node, "reg", 450 (char *)®s[0], sizeof(regs)); 451 if(err != 0 && err != -1) { 452 unsigned long devfn = (regs[0].which_io >> 8) & 0xff; 453 if(devfn == pdev->devfn) 454 return node; 455 } 456 node = prom_getsibling(node); 457 } 458 return 0; 459 } 460 461 static inline struct pcidev_cookie *pci_devcookie_alloc(void) 462 { 463 return kmalloc(sizeof(struct pcidev_cookie), GFP_ATOMIC); 464 } 465 466 static void pcic_map_pci_device(struct linux_pcic *pcic, 467 struct pci_dev *dev, int node) 468 { 469 char namebuf[64]; 470 unsigned long address; 471 unsigned long flags; 472 int j; 473 474 if (node == 0 || node == -1) { 475 strcpy(namebuf, "???"); 476 } else { 477 prom_getstring(node, "name", namebuf, 63); namebuf[63] = 0; 478 } 479 480 for (j = 0; j < 6; j++) { 481 address = dev->resource[j].start; 482 if (address == 0) break; /* are sequential */ 483 flags = dev->resource[j].flags; 484 if ((flags & IORESOURCE_IO) != 0) { 485 if (address < 0x10000) { 486 /* 487 * A device responds to I/O cycles on PCI. 488 * We generate these cycles with memory 489 * access into the fixed map (phys 0x30000000). 490 * 491 * Since a device driver does not want to 492 * do ioremap() before accessing PC-style I/O, 493 * we supply virtual, ready to access address. 494 * 495 * Note that request_region() 496 * works for these devices. 497 * 498 * XXX Neat trick, but it's a *bad* idea 499 * to shit into regions like that. 500 * What if we want to allocate one more 501 * PCI base address... 502 */ 503 dev->resource[j].start = 504 pcic->pcic_io + address; 505 dev->resource[j].end = 1; /* XXX */ 506 dev->resource[j].flags = 507 (flags & ~IORESOURCE_IO) | IORESOURCE_MEM; 508 } else { 509 /* 510 * OOPS... PCI Spec allows this. Sun does 511 * not have any devices getting above 64K 512 * so it must be user with a weird I/O 513 * board in a PCI slot. We must remap it 514 * under 64K but it is not done yet. XXX 515 */ 516 printk("PCIC: Skipping I/O space at 0x%lx, " 517 "this will Oops if a driver attaches " 518 "device '%s' at %02x:%02x)\n", address, 519 namebuf, dev->bus->number, dev->devfn); 520 } 521 } 522 } 523 } 524 525 static void 526 pcic_fill_irq(struct linux_pcic *pcic, struct pci_dev *dev, int node) 527 { 528 struct pcic_ca2irq *p; 529 unsigned int real_irq; 530 int i, ivec; 531 char namebuf[64]; 532 533 if (node == 0 || node == -1) { 534 strcpy(namebuf, "???"); 535 } else { 536 prom_getstring(node, "name", namebuf, sizeof(namebuf)); 537 } 538 539 if ((p = pcic->pcic_imap) == 0) { 540 dev->irq = 0; 541 return; 542 } 543 for (i = 0; i < pcic->pcic_imdim; i++) { 544 if (p->busno == dev->bus->number && p->devfn == dev->devfn) 545 break; 546 p++; 547 } 548 if (i >= pcic->pcic_imdim) { 549 printk("PCIC: device %s devfn %02x:%02x not found in %d\n", 550 namebuf, dev->bus->number, dev->devfn, pcic->pcic_imdim); 551 dev->irq = 0; 552 return; 553 } 554 555 i = p->pin; 556 if (i >= 0 && i < 4) { 557 ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO); 558 real_irq = ivec >> (i << 2) & 0xF; 559 } else if (i >= 4 && i < 8) { 560 ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI); 561 real_irq = ivec >> ((i-4) << 2) & 0xF; 562 } else { /* Corrupted map */ 563 printk("PCIC: BAD PIN %d\n", i); for (;;) {} 564 } 565 /* P3 */ /* printk("PCIC: device %s pin %d ivec 0x%x irq %x\n", namebuf, i, ivec, dev->irq); */ 566 567 /* real_irq means PROM did not bother to program the upper 568 * half of PCIC. This happens on JS-E with PROM 3.11, for instance. 569 */ 570 if (real_irq == 0 || p->force) { 571 if (p->irq == 0 || p->irq >= 15) { /* Corrupted map */ 572 printk("PCIC: BAD IRQ %d\n", p->irq); for (;;) {} 573 } 574 printk("PCIC: setting irq %d at pin %d for device %02x:%02x\n", 575 p->irq, p->pin, dev->bus->number, dev->devfn); 576 real_irq = p->irq; 577 578 i = p->pin; 579 if (i >= 4) { 580 ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI); 581 ivec &= ~(0xF << ((i - 4) << 2)); 582 ivec |= p->irq << ((i - 4) << 2); 583 writew(ivec, pcic->pcic_regs+PCI_INT_SELECT_HI); 584 } else { 585 ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO); 586 ivec &= ~(0xF << (i << 2)); 587 ivec |= p->irq << (i << 2); 588 writew(ivec, pcic->pcic_regs+PCI_INT_SELECT_LO); 589 } 590 } 591 dev->irq = pcic_build_device_irq(NULL, real_irq); 592 } 593 594 /* 595 * Normally called from {do_}pci_scan_bus... 596 */ 597 void __devinit pcibios_fixup_bus(struct pci_bus *bus) 598 { 599 struct pci_dev *dev; 600 int i, has_io, has_mem; 601 unsigned int cmd; 602 struct linux_pcic *pcic; 603 /* struct linux_pbm_info* pbm = &pcic->pbm; */ 604 int node; 605 struct pcidev_cookie *pcp; 606 607 if (!pcic0_up) { 608 printk("pcibios_fixup_bus: no PCIC\n"); 609 return; 610 } 611 pcic = &pcic0; 612 613 /* 614 * Next crud is an equivalent of pbm = pcic_bus_to_pbm(bus); 615 */ 616 if (bus->number != 0) { 617 printk("pcibios_fixup_bus: nonzero bus 0x%x\n", bus->number); 618 return; 619 } 620 621 list_for_each_entry(dev, &bus->devices, bus_list) { 622 623 /* 624 * Comment from i386 branch: 625 * There are buggy BIOSes that forget to enable I/O and memory 626 * access to PCI devices. We try to fix this, but we need to 627 * be sure that the BIOS didn't forget to assign an address 628 * to the device. [mj] 629 * OBP is a case of such BIOS :-) 630 */ 631 has_io = has_mem = 0; 632 for(i=0; i<6; i++) { 633 unsigned long f = dev->resource[i].flags; 634 if (f & IORESOURCE_IO) { 635 has_io = 1; 636 } else if (f & IORESOURCE_MEM) 637 has_mem = 1; 638 } 639 pcic_read_config(dev->bus, dev->devfn, PCI_COMMAND, 2, &cmd); 640 if (has_io && !(cmd & PCI_COMMAND_IO)) { 641 printk("PCIC: Enabling I/O for device %02x:%02x\n", 642 dev->bus->number, dev->devfn); 643 cmd |= PCI_COMMAND_IO; 644 pcic_write_config(dev->bus, dev->devfn, 645 PCI_COMMAND, 2, cmd); 646 } 647 if (has_mem && !(cmd & PCI_COMMAND_MEMORY)) { 648 printk("PCIC: Enabling memory for device %02x:%02x\n", 649 dev->bus->number, dev->devfn); 650 cmd |= PCI_COMMAND_MEMORY; 651 pcic_write_config(dev->bus, dev->devfn, 652 PCI_COMMAND, 2, cmd); 653 } 654 655 node = pdev_to_pnode(&pcic->pbm, dev); 656 if(node == 0) 657 node = -1; 658 659 /* cookies */ 660 pcp = pci_devcookie_alloc(); 661 pcp->pbm = &pcic->pbm; 662 pcp->prom_node = of_find_node_by_phandle(node); 663 dev->sysdata = pcp; 664 665 /* fixing I/O to look like memory */ 666 if ((dev->class>>16) != PCI_BASE_CLASS_BRIDGE) 667 pcic_map_pci_device(pcic, dev, node); 668 669 pcic_fill_irq(pcic, dev, node); 670 } 671 } 672 673 /* 674 * pcic_pin_to_irq() is exported to bus probing code 675 */ 676 unsigned int 677 pcic_pin_to_irq(unsigned int pin, const char *name) 678 { 679 struct linux_pcic *pcic = &pcic0; 680 unsigned int irq; 681 unsigned int ivec; 682 683 if (pin < 4) { 684 ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_LO); 685 irq = ivec >> (pin << 2) & 0xF; 686 } else if (pin < 8) { 687 ivec = readw(pcic->pcic_regs+PCI_INT_SELECT_HI); 688 irq = ivec >> ((pin-4) << 2) & 0xF; 689 } else { /* Corrupted map */ 690 printk("PCIC: BAD PIN %d FOR %s\n", pin, name); 691 for (;;) {} /* XXX Cannot panic properly in case of PROLL */ 692 } 693 /* P3 */ /* printk("PCIC: dev %s pin %d ivec 0x%x irq %x\n", name, pin, ivec, irq); */ 694 return irq; 695 } 696 697 /* Makes compiler happy */ 698 static volatile int pcic_timer_dummy; 699 700 static void pcic_clear_clock_irq(void) 701 { 702 pcic_timer_dummy = readl(pcic0.pcic_regs+PCI_SYS_LIMIT); 703 } 704 705 static irqreturn_t pcic_timer_handler (int irq, void *h) 706 { 707 pcic_clear_clock_irq(); 708 xtime_update(1); 709 #ifndef CONFIG_SMP 710 update_process_times(user_mode(get_irq_regs())); 711 #endif 712 return IRQ_HANDLED; 713 } 714 715 #define USECS_PER_JIFFY 10000 /* We have 100HZ "standard" timer for sparc */ 716 #define TICK_TIMER_LIMIT ((100*1000000/4)/100) 717 718 u32 pci_gettimeoffset(void) 719 { 720 /* 721 * We divide all by 100 722 * to have microsecond resolution and to avoid overflow 723 */ 724 unsigned long count = 725 readl(pcic0.pcic_regs+PCI_SYS_COUNTER) & ~PCI_SYS_COUNTER_OVERFLOW; 726 count = ((count/100)*USECS_PER_JIFFY) / (TICK_TIMER_LIMIT/100); 727 return count * 1000; 728 } 729 730 731 void __init pci_time_init(void) 732 { 733 struct linux_pcic *pcic = &pcic0; 734 unsigned long v; 735 int timer_irq, irq; 736 int err; 737 738 do_arch_gettimeoffset = pci_gettimeoffset; 739 740 btfixup(); 741 742 writel (TICK_TIMER_LIMIT, pcic->pcic_regs+PCI_SYS_LIMIT); 743 /* PROM should set appropriate irq */ 744 v = readb(pcic->pcic_regs+PCI_COUNTER_IRQ); 745 timer_irq = PCI_COUNTER_IRQ_SYS(v); 746 writel (PCI_COUNTER_IRQ_SET(timer_irq, 0), 747 pcic->pcic_regs+PCI_COUNTER_IRQ); 748 irq = pcic_build_device_irq(NULL, timer_irq); 749 err = request_irq(irq, pcic_timer_handler, 750 IRQF_TIMER, "timer", NULL); 751 if (err) { 752 prom_printf("time_init: unable to attach IRQ%d\n", timer_irq); 753 prom_halt(); 754 } 755 local_irq_enable(); 756 } 757 758 759 #if 0 760 static void watchdog_reset() { 761 writeb(0, pcic->pcic_regs+PCI_SYS_STATUS); 762 } 763 #endif 764 765 /* 766 * Other archs parse arguments here. 767 */ 768 char * __devinit pcibios_setup(char *str) 769 { 770 return str; 771 } 772 773 resource_size_t pcibios_align_resource(void *data, const struct resource *res, 774 resource_size_t size, resource_size_t align) 775 { 776 return res->start; 777 } 778 779 int pcibios_enable_device(struct pci_dev *pdev, int mask) 780 { 781 return 0; 782 } 783 784 /* 785 * NMI 786 */ 787 void pcic_nmi(unsigned int pend, struct pt_regs *regs) 788 { 789 790 pend = flip_dword(pend); 791 792 if (!pcic_speculative || (pend & PCI_SYS_INT_PENDING_PIO) == 0) { 793 /* 794 * XXX On CP-1200 PCI #SERR may happen, we do not know 795 * what to do about it yet. 796 */ 797 printk("Aiee, NMI pend 0x%x pc 0x%x spec %d, hanging\n", 798 pend, (int)regs->pc, pcic_speculative); 799 for (;;) { } 800 } 801 pcic_speculative = 0; 802 pcic_trapped = 1; 803 regs->pc = regs->npc; 804 regs->npc += 4; 805 } 806 807 static inline unsigned long get_irqmask(int irq_nr) 808 { 809 return 1 << irq_nr; 810 } 811 812 static void pcic_mask_irq(struct irq_data *data) 813 { 814 unsigned long mask, flags; 815 816 mask = (unsigned long)data->chip_data; 817 local_irq_save(flags); 818 writel(mask, pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_SET); 819 local_irq_restore(flags); 820 } 821 822 static void pcic_unmask_irq(struct irq_data *data) 823 { 824 unsigned long mask, flags; 825 826 mask = (unsigned long)data->chip_data; 827 local_irq_save(flags); 828 writel(mask, pcic0.pcic_regs+PCI_SYS_INT_TARGET_MASK_CLEAR); 829 local_irq_restore(flags); 830 } 831 832 static unsigned int pcic_startup_irq(struct irq_data *data) 833 { 834 irq_link(data->irq); 835 pcic_unmask_irq(data); 836 return 0; 837 } 838 839 static struct irq_chip pcic_irq = { 840 .name = "pcic", 841 .irq_startup = pcic_startup_irq, 842 .irq_mask = pcic_mask_irq, 843 .irq_unmask = pcic_unmask_irq, 844 }; 845 846 unsigned int pcic_build_device_irq(struct platform_device *op, 847 unsigned int real_irq) 848 { 849 unsigned int irq; 850 unsigned long mask; 851 852 irq = 0; 853 mask = get_irqmask(real_irq); 854 if (mask == 0) 855 goto out; 856 857 irq = irq_alloc(real_irq, real_irq); 858 if (irq == 0) 859 goto out; 860 861 irq_set_chip_and_handler_name(irq, &pcic_irq, 862 handle_level_irq, "PCIC"); 863 irq_set_chip_data(irq, (void *)mask); 864 865 out: 866 return irq; 867 } 868 869 870 static void pcic_load_profile_irq(int cpu, unsigned int limit) 871 { 872 printk("PCIC: unimplemented code: FILE=%s LINE=%d", __FILE__, __LINE__); 873 } 874 875 void __init sun4m_pci_init_IRQ(void) 876 { 877 sparc_irq_config.build_device_irq = pcic_build_device_irq; 878 879 BTFIXUPSET_CALL(clear_clock_irq, pcic_clear_clock_irq, BTFIXUPCALL_NORM); 880 BTFIXUPSET_CALL(load_profile_irq, pcic_load_profile_irq, BTFIXUPCALL_NORM); 881 } 882 883 int pcibios_assign_resource(struct pci_dev *pdev, int resource) 884 { 885 return -ENXIO; 886 } 887 888 /* 889 * This probably belongs here rather than ioport.c because 890 * we do not want this crud linked into SBus kernels. 891 * Also, think for a moment about likes of floppy.c that 892 * include architecture specific parts. They may want to redefine ins/outs. 893 * 894 * We do not use horrible macros here because we want to 895 * advance pointer by sizeof(size). 896 */ 897 void outsb(unsigned long addr, const void *src, unsigned long count) 898 { 899 while (count) { 900 count -= 1; 901 outb(*(const char *)src, addr); 902 src += 1; 903 /* addr += 1; */ 904 } 905 } 906 EXPORT_SYMBOL(outsb); 907 908 void outsw(unsigned long addr, const void *src, unsigned long count) 909 { 910 while (count) { 911 count -= 2; 912 outw(*(const short *)src, addr); 913 src += 2; 914 /* addr += 2; */ 915 } 916 } 917 EXPORT_SYMBOL(outsw); 918 919 void outsl(unsigned long addr, const void *src, unsigned long count) 920 { 921 while (count) { 922 count -= 4; 923 outl(*(const long *)src, addr); 924 src += 4; 925 /* addr += 4; */ 926 } 927 } 928 EXPORT_SYMBOL(outsl); 929 930 void insb(unsigned long addr, void *dst, unsigned long count) 931 { 932 while (count) { 933 count -= 1; 934 *(unsigned char *)dst = inb(addr); 935 dst += 1; 936 /* addr += 1; */ 937 } 938 } 939 EXPORT_SYMBOL(insb); 940 941 void insw(unsigned long addr, void *dst, unsigned long count) 942 { 943 while (count) { 944 count -= 2; 945 *(unsigned short *)dst = inw(addr); 946 dst += 2; 947 /* addr += 2; */ 948 } 949 } 950 EXPORT_SYMBOL(insw); 951 952 void insl(unsigned long addr, void *dst, unsigned long count) 953 { 954 while (count) { 955 count -= 4; 956 /* 957 * XXX I am sure we are in for an unaligned trap here. 958 */ 959 *(unsigned long *)dst = inl(addr); 960 dst += 4; 961 /* addr += 4; */ 962 } 963 } 964 EXPORT_SYMBOL(insl); 965 966 subsys_initcall(pcic_init); 967