xref: /openbmc/linux/arch/sparc/include/uapi/asm/perfctr.h (revision 6f52b16c)
16f52b16cSGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
254579826SDavid Howells /*----------------------------------------
354579826SDavid Howells   PERFORMANCE INSTRUMENTATION
454579826SDavid Howells   Guillaume Thouvenin           08/10/98
554579826SDavid Howells   David S. Miller               10/06/98
654579826SDavid Howells   ---------------------------------------*/
754579826SDavid Howells #ifndef PERF_COUNTER_API
854579826SDavid Howells #define PERF_COUNTER_API
954579826SDavid Howells 
1054579826SDavid Howells /* sys_perfctr() interface.  First arg is operation code
1154579826SDavid Howells  * from enumeration below.  The meaning of further arguments
1254579826SDavid Howells  * are determined by the operation code.
1354579826SDavid Howells  *
1454579826SDavid Howells  * NOTE: This system call is no longer provided, use the perf_events
1554579826SDavid Howells  *       infrastructure.
1654579826SDavid Howells  *
1754579826SDavid Howells  * Pointers which are passed by the user are pointers to 64-bit
1854579826SDavid Howells  * integers.
1954579826SDavid Howells  *
2054579826SDavid Howells  * Once enabled, performance counter state is retained until the
2154579826SDavid Howells  * process either exits or performs an exec.  That is, performance
2254579826SDavid Howells  * counters remain enabled for fork/clone children.
2354579826SDavid Howells  */
2454579826SDavid Howells enum perfctr_opcode {
2554579826SDavid Howells 	/* Enable UltraSparc performance counters, ARG0 is pointer
2654579826SDavid Howells 	 * to 64-bit accumulator for D0 counter in PIC, ARG1 is pointer
2754579826SDavid Howells 	 * to 64-bit accumulator for D1 counter.  ARG2 is a pointer to
2854579826SDavid Howells 	 * the initial PCR register value to use.
2954579826SDavid Howells 	 */
3054579826SDavid Howells 	PERFCTR_ON,
3154579826SDavid Howells 
3254579826SDavid Howells 	/* Disable UltraSparc performance counters.  The PCR is written
3354579826SDavid Howells 	 * with zero and the user counter accumulator pointers and
3454579826SDavid Howells 	 * working PCR register value are forgotten.
3554579826SDavid Howells 	 */
3654579826SDavid Howells 	PERFCTR_OFF,
3754579826SDavid Howells 
3854579826SDavid Howells 	/* Add current D0 and D1 PIC values into user pointers given
3954579826SDavid Howells 	 * in PERFCTR_ON operation.  The PIC is cleared before returning.
4054579826SDavid Howells 	 */
4154579826SDavid Howells 	PERFCTR_READ,
4254579826SDavid Howells 
4354579826SDavid Howells 	/* Clear the PIC register. */
4454579826SDavid Howells 	PERFCTR_CLRPIC,
4554579826SDavid Howells 
4654579826SDavid Howells 	/* Begin using a new PCR value, the pointer to which is passed
4754579826SDavid Howells 	 * in ARG0.  The PIC is also cleared after the new PCR value is
4854579826SDavid Howells 	 * written.
4954579826SDavid Howells 	 */
5054579826SDavid Howells 	PERFCTR_SETPCR,
5154579826SDavid Howells 
5254579826SDavid Howells 	/* Store in pointer given in ARG0 the current PCR register value
5354579826SDavid Howells 	 * being used.
5454579826SDavid Howells 	 */
5554579826SDavid Howells 	PERFCTR_GETPCR
5654579826SDavid Howells };
5754579826SDavid Howells 
5854579826SDavid Howells #define  PRIV 0x00000001
5954579826SDavid Howells #define  SYS  0x00000002
6054579826SDavid Howells #define  USR  0x00000004
6154579826SDavid Howells 
6254579826SDavid Howells /* Pic.S0 Selection Bit Field Encoding, Ultra-I/II  */
6354579826SDavid Howells #define  CYCLE_CNT            0x00000000
6454579826SDavid Howells #define  INSTR_CNT            0x00000010
6554579826SDavid Howells #define  DISPATCH0_IC_MISS    0x00000020
6654579826SDavid Howells #define  DISPATCH0_STOREBUF   0x00000030
6754579826SDavid Howells #define  IC_REF               0x00000080
6854579826SDavid Howells #define  DC_RD                0x00000090
6954579826SDavid Howells #define  DC_WR                0x000000A0
7054579826SDavid Howells #define  LOAD_USE             0x000000B0
7154579826SDavid Howells #define  EC_REF               0x000000C0
7254579826SDavid Howells #define  EC_WRITE_HIT_RDO     0x000000D0
7354579826SDavid Howells #define  EC_SNOOP_INV         0x000000E0
7454579826SDavid Howells #define  EC_RD_HIT            0x000000F0
7554579826SDavid Howells 
7654579826SDavid Howells /* Pic.S0 Selection Bit Field Encoding, Ultra-III  */
7754579826SDavid Howells #define  US3_CYCLE_CNT	      	0x00000000
7854579826SDavid Howells #define  US3_INSTR_CNT	      	0x00000010
7954579826SDavid Howells #define  US3_DISPATCH0_IC_MISS	0x00000020
8054579826SDavid Howells #define  US3_DISPATCH0_BR_TGT	0x00000030
8154579826SDavid Howells #define  US3_DISPATCH0_2ND_BR	0x00000040
8254579826SDavid Howells #define  US3_RSTALL_STOREQ	0x00000050
8354579826SDavid Howells #define  US3_RSTALL_IU_USE	0x00000060
8454579826SDavid Howells #define  US3_IC_REF		0x00000080
8554579826SDavid Howells #define  US3_DC_RD		0x00000090
8654579826SDavid Howells #define  US3_DC_WR		0x000000a0
8754579826SDavid Howells #define  US3_EC_REF		0x000000c0
8854579826SDavid Howells #define  US3_EC_WR_HIT_RTO	0x000000d0
8954579826SDavid Howells #define  US3_EC_SNOOP_INV	0x000000e0
9054579826SDavid Howells #define  US3_EC_RD_MISS		0x000000f0
9154579826SDavid Howells #define  US3_PC_PORT0_RD	0x00000100
9254579826SDavid Howells #define  US3_SI_SNOOP		0x00000110
9354579826SDavid Howells #define  US3_SI_CIQ_FLOW	0x00000120
9454579826SDavid Howells #define  US3_SI_OWNED		0x00000130
9554579826SDavid Howells #define  US3_SW_COUNT_0		0x00000140
9654579826SDavid Howells #define  US3_IU_BR_MISS_TAKEN	0x00000150
9754579826SDavid Howells #define  US3_IU_BR_COUNT_TAKEN	0x00000160
9854579826SDavid Howells #define  US3_DISP_RS_MISPRED	0x00000170
9954579826SDavid Howells #define  US3_FA_PIPE_COMPL	0x00000180
10054579826SDavid Howells #define  US3_MC_READS_0		0x00000200
10154579826SDavid Howells #define  US3_MC_READS_1		0x00000210
10254579826SDavid Howells #define  US3_MC_READS_2		0x00000220
10354579826SDavid Howells #define  US3_MC_READS_3		0x00000230
10454579826SDavid Howells #define  US3_MC_STALLS_0	0x00000240
10554579826SDavid Howells #define  US3_MC_STALLS_2	0x00000250
10654579826SDavid Howells 
10754579826SDavid Howells /* Pic.S1 Selection Bit Field Encoding, Ultra-I/II  */
10854579826SDavid Howells #define  CYCLE_CNT_D1         0x00000000
10954579826SDavid Howells #define  INSTR_CNT_D1         0x00000800
11054579826SDavid Howells #define  DISPATCH0_IC_MISPRED 0x00001000
11154579826SDavid Howells #define  DISPATCH0_FP_USE     0x00001800
11254579826SDavid Howells #define  IC_HIT               0x00004000
11354579826SDavid Howells #define  DC_RD_HIT            0x00004800
11454579826SDavid Howells #define  DC_WR_HIT            0x00005000
11554579826SDavid Howells #define  LOAD_USE_RAW         0x00005800
11654579826SDavid Howells #define  EC_HIT               0x00006000
11754579826SDavid Howells #define  EC_WB                0x00006800
11854579826SDavid Howells #define  EC_SNOOP_CB          0x00007000
11954579826SDavid Howells #define  EC_IT_HIT            0x00007800
12054579826SDavid Howells 
12154579826SDavid Howells /* Pic.S1 Selection Bit Field Encoding, Ultra-III  */
12254579826SDavid Howells #define  US3_CYCLE_CNT_D1	0x00000000
12354579826SDavid Howells #define  US3_INSTR_CNT_D1	0x00000800
12454579826SDavid Howells #define  US3_DISPATCH0_MISPRED	0x00001000
12554579826SDavid Howells #define  US3_IC_MISS_CANCELLED	0x00001800
12654579826SDavid Howells #define  US3_RE_ENDIAN_MISS	0x00002000
12754579826SDavid Howells #define  US3_RE_FPU_BYPASS	0x00002800
12854579826SDavid Howells #define  US3_RE_DC_MISS		0x00003000
12954579826SDavid Howells #define  US3_RE_EC_MISS		0x00003800
13054579826SDavid Howells #define  US3_IC_MISS		0x00004000
13154579826SDavid Howells #define  US3_DC_RD_MISS		0x00004800
13254579826SDavid Howells #define  US3_DC_WR_MISS		0x00005000
13354579826SDavid Howells #define  US3_RSTALL_FP_USE	0x00005800
13454579826SDavid Howells #define  US3_EC_MISSES		0x00006000
13554579826SDavid Howells #define  US3_EC_WB		0x00006800
13654579826SDavid Howells #define  US3_EC_SNOOP_CB	0x00007000
13754579826SDavid Howells #define  US3_EC_IC_MISS		0x00007800
13854579826SDavid Howells #define  US3_RE_PC_MISS		0x00008000
13954579826SDavid Howells #define  US3_ITLB_MISS		0x00008800
14054579826SDavid Howells #define  US3_DTLB_MISS		0x00009000
14154579826SDavid Howells #define  US3_WC_MISS		0x00009800
14254579826SDavid Howells #define  US3_WC_SNOOP_CB	0x0000a000
14354579826SDavid Howells #define  US3_WC_SCRUBBED	0x0000a800
14454579826SDavid Howells #define  US3_WC_WB_WO_READ	0x0000b000
14554579826SDavid Howells #define  US3_PC_SOFT_HIT	0x0000c000
14654579826SDavid Howells #define  US3_PC_SNOOP_INV	0x0000c800
14754579826SDavid Howells #define  US3_PC_HARD_HIT	0x0000d000
14854579826SDavid Howells #define  US3_PC_PORT1_RD	0x0000d800
14954579826SDavid Howells #define  US3_SW_COUNT_1		0x0000e000
15054579826SDavid Howells #define  US3_IU_STAT_BR_MIS_UNTAKEN	0x0000e800
15154579826SDavid Howells #define  US3_IU_STAT_BR_COUNT_UNTAKEN	0x0000f000
15254579826SDavid Howells #define  US3_PC_MS_MISSES	0x0000f800
15354579826SDavid Howells #define  US3_MC_WRITES_0	0x00010800
15454579826SDavid Howells #define  US3_MC_WRITES_1	0x00011000
15554579826SDavid Howells #define  US3_MC_WRITES_2	0x00011800
15654579826SDavid Howells #define  US3_MC_WRITES_3	0x00012000
15754579826SDavid Howells #define  US3_MC_STALLS_1	0x00012800
15854579826SDavid Howells #define  US3_MC_STALLS_3	0x00013000
15954579826SDavid Howells #define  US3_RE_RAW_MISS	0x00013800
16054579826SDavid Howells #define  US3_FM_PIPE_COMPLETION	0x00014000
16154579826SDavid Howells 
16254579826SDavid Howells struct vcounter_struct {
16354579826SDavid Howells   unsigned long long vcnt0;
16454579826SDavid Howells   unsigned long long vcnt1;
16554579826SDavid Howells };
16654579826SDavid Howells 
16754579826SDavid Howells #endif /* !(PERF_COUNTER_API) */
168