1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * pgtable.h: SpitFire page table operations.
4  *
5  * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
6  * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
7  */
8 
9 #ifndef _SPARC64_PGTABLE_H
10 #define _SPARC64_PGTABLE_H
11 
12 /* This file contains the functions and defines necessary to modify and use
13  * the SpitFire page tables.
14  */
15 
16 #include <asm-generic/pgtable-nop4d.h>
17 #include <linux/compiler.h>
18 #include <linux/const.h>
19 #include <asm/types.h>
20 #include <asm/spitfire.h>
21 #include <asm/asi.h>
22 #include <asm/adi.h>
23 #include <asm/page.h>
24 #include <asm/processor.h>
25 
26 /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
27  * The page copy blockops can use 0x6000000 to 0x8000000.
28  * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
29  * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
30  * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
31  * The vmalloc area spans 0x100000000 to 0x200000000.
32  * Since modules need to be in the lowest 32-bits of the address space,
33  * we place them right before the OBP area from 0x10000000 to 0xf0000000.
34  * There is a single static kernel PMD which maps from 0x0 to address
35  * 0x400000000.
36  */
37 #define	TLBTEMP_BASE		_AC(0x0000000006000000,UL)
38 #define	TSBMAP_8K_BASE		_AC(0x0000000008000000,UL)
39 #define	TSBMAP_4M_BASE		_AC(0x0000000008400000,UL)
40 #define MODULES_VADDR		_AC(0x0000000010000000,UL)
41 #define MODULES_LEN		_AC(0x00000000e0000000,UL)
42 #define MODULES_END		_AC(0x00000000f0000000,UL)
43 #define LOW_OBP_ADDRESS		_AC(0x00000000f0000000,UL)
44 #define HI_OBP_ADDRESS		_AC(0x0000000100000000,UL)
45 #define VMALLOC_START		_AC(0x0000000100000000,UL)
46 #define VMEMMAP_BASE		VMALLOC_END
47 
48 /* PMD_SHIFT determines the size of the area a second-level page
49  * table can map
50  */
51 #define PMD_SHIFT	(PAGE_SHIFT + (PAGE_SHIFT-3))
52 #define PMD_SIZE	(_AC(1,UL) << PMD_SHIFT)
53 #define PMD_MASK	(~(PMD_SIZE-1))
54 #define PMD_BITS	(PAGE_SHIFT - 3)
55 
56 /* PUD_SHIFT determines the size of the area a third-level page
57  * table can map
58  */
59 #define PUD_SHIFT	(PMD_SHIFT + PMD_BITS)
60 #define PUD_SIZE	(_AC(1,UL) << PUD_SHIFT)
61 #define PUD_MASK	(~(PUD_SIZE-1))
62 #define PUD_BITS	(PAGE_SHIFT - 3)
63 
64 /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
65 #define PGDIR_SHIFT	(PUD_SHIFT + PUD_BITS)
66 #define PGDIR_SIZE	(_AC(1,UL) << PGDIR_SHIFT)
67 #define PGDIR_MASK	(~(PGDIR_SIZE-1))
68 #define PGDIR_BITS	(PAGE_SHIFT - 3)
69 
70 #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
71 #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
72 #endif
73 
74 #if (PGDIR_SHIFT + PGDIR_BITS) != 53
75 #error Page table parameters do not cover virtual address space properly.
76 #endif
77 
78 #if (PMD_SHIFT != HPAGE_SHIFT)
79 #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
80 #endif
81 
82 #ifndef __ASSEMBLY__
83 
84 extern unsigned long VMALLOC_END;
85 
86 #define vmemmap			((struct page *)VMEMMAP_BASE)
87 
88 #include <linux/sched.h>
89 
90 bool kern_addr_valid(unsigned long addr);
91 
92 /* Entries per page directory level. */
93 #define PTRS_PER_PTE	(1UL << (PAGE_SHIFT-3))
94 #define PTRS_PER_PMD	(1UL << PMD_BITS)
95 #define PTRS_PER_PUD	(1UL << PUD_BITS)
96 #define PTRS_PER_PGD	(1UL << PGDIR_BITS)
97 
98 #define pmd_ERROR(e)							\
99 	pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n",		\
100 	       __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
101 #define pud_ERROR(e)							\
102 	pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n",		\
103 	       __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
104 #define pgd_ERROR(e)							\
105 	pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n",		\
106 	       __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
107 
108 #endif /* !(__ASSEMBLY__) */
109 
110 /* PTE bits which are the same in SUN4U and SUN4V format.  */
111 #define _PAGE_VALID	  _AC(0x8000000000000000,UL) /* Valid TTE            */
112 #define _PAGE_R	  	  _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
113 #define _PAGE_SPECIAL     _AC(0x0200000000000000,UL) /* Special page         */
114 #define _PAGE_PMD_HUGE    _AC(0x0100000000000000,UL) /* Huge page            */
115 #define _PAGE_PUD_HUGE    _PAGE_PMD_HUGE
116 
117 /* SUN4U pte bits... */
118 #define _PAGE_SZ4MB_4U	  _AC(0x6000000000000000,UL) /* 4MB Page             */
119 #define _PAGE_SZ512K_4U	  _AC(0x4000000000000000,UL) /* 512K Page            */
120 #define _PAGE_SZ64K_4U	  _AC(0x2000000000000000,UL) /* 64K Page             */
121 #define _PAGE_SZ8K_4U	  _AC(0x0000000000000000,UL) /* 8K Page              */
122 #define _PAGE_NFO_4U	  _AC(0x1000000000000000,UL) /* No Fault Only        */
123 #define _PAGE_IE_4U	  _AC(0x0800000000000000,UL) /* Invert Endianness    */
124 #define _PAGE_SOFT2_4U	  _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
125 #define _PAGE_SPECIAL_4U  _AC(0x0200000000000000,UL) /* Special page         */
126 #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page            */
127 #define _PAGE_RES1_4U	  _AC(0x0002000000000000,UL) /* Reserved             */
128 #define _PAGE_SZ32MB_4U	  _AC(0x0001000000000000,UL) /* (Panther) 32MB page  */
129 #define _PAGE_SZ256MB_4U  _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
130 #define _PAGE_SZALL_4U	  _AC(0x6001000000000000,UL) /* All pgsz bits        */
131 #define _PAGE_SN_4U	  _AC(0x0000800000000000,UL) /* (Cheetah) Snoop      */
132 #define _PAGE_RES2_4U	  _AC(0x0000780000000000,UL) /* Reserved             */
133 #define _PAGE_PADDR_4U	  _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13]  */
134 #define _PAGE_SOFT_4U	  _AC(0x0000000000001F80,UL) /* Software bits:       */
135 #define _PAGE_EXEC_4U	  _AC(0x0000000000001000,UL) /* Executable SW bit    */
136 #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty)     */
137 #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd)     */
138 #define _PAGE_READ_4U	  _AC(0x0000000000000200,UL) /* Readable SW Bit      */
139 #define _PAGE_WRITE_4U	  _AC(0x0000000000000100,UL) /* Writable SW Bit      */
140 #define _PAGE_PRESENT_4U  _AC(0x0000000000000080,UL) /* Present              */
141 #define _PAGE_L_4U	  _AC(0x0000000000000040,UL) /* Locked TTE           */
142 #define _PAGE_CP_4U	  _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
143 #define _PAGE_CV_4U	  _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
144 #define _PAGE_E_4U	  _AC(0x0000000000000008,UL) /* side-Effect          */
145 #define _PAGE_P_4U	  _AC(0x0000000000000004,UL) /* Privileged Page      */
146 #define _PAGE_W_4U	  _AC(0x0000000000000002,UL) /* Writable             */
147 
148 /* SUN4V pte bits... */
149 #define _PAGE_NFO_4V	  _AC(0x4000000000000000,UL) /* No Fault Only        */
150 #define _PAGE_SOFT2_4V	  _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
151 #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty)     */
152 #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd)     */
153 #define _PAGE_READ_4V	  _AC(0x0800000000000000,UL) /* Readable SW Bit      */
154 #define _PAGE_WRITE_4V	  _AC(0x0400000000000000,UL) /* Writable SW Bit      */
155 #define _PAGE_SPECIAL_4V  _AC(0x0200000000000000,UL) /* Special page         */
156 #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page            */
157 #define _PAGE_PADDR_4V	  _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13]         */
158 #define _PAGE_IE_4V	  _AC(0x0000000000001000,UL) /* Invert Endianness    */
159 #define _PAGE_E_4V	  _AC(0x0000000000000800,UL) /* side-Effect          */
160 #define _PAGE_CP_4V	  _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
161 #define _PAGE_CV_4V	  _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
162 /* Bit 9 is used to enable MCD corruption detection instead on M7 */
163 #define _PAGE_MCD_4V      _AC(0x0000000000000200,UL) /* Memory Corruption    */
164 #define _PAGE_P_4V	  _AC(0x0000000000000100,UL) /* Privileged Page      */
165 #define _PAGE_EXEC_4V	  _AC(0x0000000000000080,UL) /* Executable Page      */
166 #define _PAGE_W_4V	  _AC(0x0000000000000040,UL) /* Writable             */
167 #define _PAGE_SOFT_4V	  _AC(0x0000000000000030,UL) /* Software bits        */
168 #define _PAGE_PRESENT_4V  _AC(0x0000000000000010,UL) /* Present              */
169 #define _PAGE_RESV_4V	  _AC(0x0000000000000008,UL) /* Reserved             */
170 #define _PAGE_SZ16GB_4V	  _AC(0x0000000000000007,UL) /* 16GB Page            */
171 #define _PAGE_SZ2GB_4V	  _AC(0x0000000000000006,UL) /* 2GB Page             */
172 #define _PAGE_SZ256MB_4V  _AC(0x0000000000000005,UL) /* 256MB Page           */
173 #define _PAGE_SZ32MB_4V	  _AC(0x0000000000000004,UL) /* 32MB Page            */
174 #define _PAGE_SZ4MB_4V	  _AC(0x0000000000000003,UL) /* 4MB Page             */
175 #define _PAGE_SZ512K_4V	  _AC(0x0000000000000002,UL) /* 512K Page            */
176 #define _PAGE_SZ64K_4V	  _AC(0x0000000000000001,UL) /* 64K Page             */
177 #define _PAGE_SZ8K_4V	  _AC(0x0000000000000000,UL) /* 8K Page              */
178 #define _PAGE_SZALL_4V	  _AC(0x0000000000000007,UL) /* All pgsz bits        */
179 
180 #define _PAGE_SZBITS_4U	_PAGE_SZ8K_4U
181 #define _PAGE_SZBITS_4V	_PAGE_SZ8K_4V
182 
183 #if REAL_HPAGE_SHIFT != 22
184 #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
185 #endif
186 
187 #define _PAGE_SZHUGE_4U	_PAGE_SZ4MB_4U
188 #define _PAGE_SZHUGE_4V	_PAGE_SZ4MB_4V
189 
190 /* We borrow bit 20 to store the exclusive marker in swap PTEs. */
191 #define _PAGE_SWP_EXCLUSIVE	_AC(0x0000000000100000, UL)
192 
193 #ifndef __ASSEMBLY__
194 
195 pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
196 
197 unsigned long pte_sz_bits(unsigned long size);
198 
199 extern pgprot_t PAGE_KERNEL;
200 extern pgprot_t PAGE_KERNEL_LOCKED;
201 extern pgprot_t PAGE_COPY;
202 extern pgprot_t PAGE_SHARED;
203 
204 /* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
205 extern unsigned long _PAGE_IE;
206 extern unsigned long _PAGE_E;
207 extern unsigned long _PAGE_CACHE;
208 
209 extern unsigned long pg_iobits;
210 extern unsigned long _PAGE_ALL_SZ_BITS;
211 
212 extern struct page *mem_map_zero;
213 #define ZERO_PAGE(vaddr)	(mem_map_zero)
214 
215 /* PFNs are real physical page numbers.  However, mem_map only begins to record
216  * per-page information starting at pfn_base.  This is to handle systems where
217  * the first physical page in the machine is at some huge physical address,
218  * such as 4GB.   This is common on a partitioned E10000, for example.
219  */
220 static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
221 {
222 	unsigned long paddr = pfn << PAGE_SHIFT;
223 
224 	BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
225 	return __pte(paddr | pgprot_val(prot));
226 }
227 #define mk_pte(page, pgprot)	pfn_pte(page_to_pfn(page), (pgprot))
228 
229 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
230 static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
231 {
232 	pte_t pte = pfn_pte(page_nr, pgprot);
233 
234 	return __pmd(pte_val(pte));
235 }
236 #define mk_pmd(page, pgprot)	pfn_pmd(page_to_pfn(page), (pgprot))
237 #endif
238 
239 /* This one can be done with two shifts.  */
240 static inline unsigned long pte_pfn(pte_t pte)
241 {
242 	unsigned long ret;
243 
244 	__asm__ __volatile__(
245 	"\n661:	sllx		%1, %2, %0\n"
246 	"	srlx		%0, %3, %0\n"
247 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
248 	"	.word		661b\n"
249 	"	sllx		%1, %4, %0\n"
250 	"	srlx		%0, %5, %0\n"
251 	"	.previous\n"
252 	: "=r" (ret)
253 	: "r" (pte_val(pte)),
254 	  "i" (21), "i" (21 + PAGE_SHIFT),
255 	  "i" (8), "i" (8 + PAGE_SHIFT));
256 
257 	return ret;
258 }
259 #define pte_page(x) pfn_to_page(pte_pfn(x))
260 
261 static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
262 {
263 	unsigned long mask, tmp;
264 
265 	/* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
266 	 * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
267 	 *
268 	 * Even if we use negation tricks the result is still a 6
269 	 * instruction sequence, so don't try to play fancy and just
270 	 * do the most straightforward implementation.
271 	 *
272 	 * Note: We encode this into 3 sun4v 2-insn patch sequences.
273 	 */
274 
275 	BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
276 	__asm__ __volatile__(
277 	"\n661:	sethi		%%uhi(%2), %1\n"
278 	"	sethi		%%hi(%2), %0\n"
279 	"\n662:	or		%1, %%ulo(%2), %1\n"
280 	"	or		%0, %%lo(%2), %0\n"
281 	"\n663:	sllx		%1, 32, %1\n"
282 	"	or		%0, %1, %0\n"
283 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
284 	"	.word		661b\n"
285 	"	sethi		%%uhi(%3), %1\n"
286 	"	sethi		%%hi(%3), %0\n"
287 	"	.word		662b\n"
288 	"	or		%1, %%ulo(%3), %1\n"
289 	"	or		%0, %%lo(%3), %0\n"
290 	"	.word		663b\n"
291 	"	sllx		%1, 32, %1\n"
292 	"	or		%0, %1, %0\n"
293 	"	.previous\n"
294 	"	.section	.sun_m7_2insn_patch, \"ax\"\n"
295 	"	.word		661b\n"
296 	"	sethi		%%uhi(%4), %1\n"
297 	"	sethi		%%hi(%4), %0\n"
298 	"	.word		662b\n"
299 	"	or		%1, %%ulo(%4), %1\n"
300 	"	or		%0, %%lo(%4), %0\n"
301 	"	.word		663b\n"
302 	"	sllx		%1, 32, %1\n"
303 	"	or		%0, %1, %0\n"
304 	"	.previous\n"
305 	: "=r" (mask), "=r" (tmp)
306 	: "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
307 	       _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
308 	       _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
309 	  "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
310 	       _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
311 	       _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
312 	  "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
313 	       _PAGE_CP_4V | _PAGE_E_4V |
314 	       _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
315 
316 	return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
317 }
318 
319 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
320 static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
321 {
322 	pte_t pte = __pte(pmd_val(pmd));
323 
324 	pte = pte_modify(pte, newprot);
325 
326 	return __pmd(pte_val(pte));
327 }
328 #endif
329 
330 static inline pgprot_t pgprot_noncached(pgprot_t prot)
331 {
332 	unsigned long val = pgprot_val(prot);
333 
334 	__asm__ __volatile__(
335 	"\n661:	andn		%0, %2, %0\n"
336 	"	or		%0, %3, %0\n"
337 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
338 	"	.word		661b\n"
339 	"	andn		%0, %4, %0\n"
340 	"	or		%0, %5, %0\n"
341 	"	.previous\n"
342 	"	.section	.sun_m7_2insn_patch, \"ax\"\n"
343 	"	.word		661b\n"
344 	"	andn		%0, %6, %0\n"
345 	"	or		%0, %5, %0\n"
346 	"	.previous\n"
347 	: "=r" (val)
348 	: "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
349 	             "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
350 	             "i" (_PAGE_CP_4V));
351 
352 	return __pgprot(val);
353 }
354 /* Various pieces of code check for platform support by ifdef testing
355  * on "pgprot_noncached".  That's broken and should be fixed, but for
356  * now...
357  */
358 #define pgprot_noncached pgprot_noncached
359 
360 static inline unsigned long pte_dirty(pte_t pte)
361 {
362 	unsigned long mask;
363 
364 	__asm__ __volatile__(
365 	"\n661:	mov		%1, %0\n"
366 	"	nop\n"
367 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
368 	"	.word		661b\n"
369 	"	sethi		%%uhi(%2), %0\n"
370 	"	sllx		%0, 32, %0\n"
371 	"	.previous\n"
372 	: "=r" (mask)
373 	: "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
374 
375 	return (pte_val(pte) & mask);
376 }
377 
378 static inline unsigned long pte_write(pte_t pte)
379 {
380 	unsigned long mask;
381 
382 	__asm__ __volatile__(
383 	"\n661:	mov		%1, %0\n"
384 	"	nop\n"
385 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
386 	"	.word		661b\n"
387 	"	sethi		%%uhi(%2), %0\n"
388 	"	sllx		%0, 32, %0\n"
389 	"	.previous\n"
390 	: "=r" (mask)
391 	: "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
392 
393 	return (pte_val(pte) & mask);
394 }
395 
396 #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
397 pte_t arch_make_huge_pte(pte_t entry, unsigned int shift, vm_flags_t flags);
398 #define arch_make_huge_pte arch_make_huge_pte
399 static inline unsigned long __pte_default_huge_mask(void)
400 {
401 	unsigned long mask;
402 
403 	__asm__ __volatile__(
404 	"\n661:	sethi		%%uhi(%1), %0\n"
405 	"	sllx		%0, 32, %0\n"
406 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
407 	"	.word		661b\n"
408 	"	mov		%2, %0\n"
409 	"	nop\n"
410 	"	.previous\n"
411 	: "=r" (mask)
412 	: "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
413 
414 	return mask;
415 }
416 
417 static inline pte_t pte_mkhuge(pte_t pte)
418 {
419 	return __pte(pte_val(pte) | __pte_default_huge_mask());
420 }
421 
422 static inline bool is_default_hugetlb_pte(pte_t pte)
423 {
424 	unsigned long mask = __pte_default_huge_mask();
425 
426 	return (pte_val(pte) & mask) == mask;
427 }
428 
429 static inline bool is_hugetlb_pmd(pmd_t pmd)
430 {
431 	return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
432 }
433 
434 static inline bool is_hugetlb_pud(pud_t pud)
435 {
436 	return !!(pud_val(pud) & _PAGE_PUD_HUGE);
437 }
438 
439 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
440 static inline pmd_t pmd_mkhuge(pmd_t pmd)
441 {
442 	pte_t pte = __pte(pmd_val(pmd));
443 
444 	pte = pte_mkhuge(pte);
445 	pte_val(pte) |= _PAGE_PMD_HUGE;
446 
447 	return __pmd(pte_val(pte));
448 }
449 #endif
450 #else
451 static inline bool is_hugetlb_pte(pte_t pte)
452 {
453 	return false;
454 }
455 #endif
456 
457 static inline pte_t __pte_mkhwwrite(pte_t pte)
458 {
459 	unsigned long val = pte_val(pte);
460 
461 	/*
462 	 * Note: we only want to set the HW writable bit if the SW writable bit
463 	 * and the SW dirty bit are set.
464 	 */
465 	__asm__ __volatile__(
466 	"\n661:	or		%0, %2, %0\n"
467 	"	.section	.sun4v_1insn_patch, \"ax\"\n"
468 	"	.word		661b\n"
469 	"	or		%0, %3, %0\n"
470 	"	.previous\n"
471 	: "=r" (val)
472 	: "0" (val), "i" (_PAGE_W_4U), "i" (_PAGE_W_4V));
473 
474 	return __pte(val);
475 }
476 
477 static inline pte_t pte_mkdirty(pte_t pte)
478 {
479 	unsigned long val = pte_val(pte), mask;
480 
481 	__asm__ __volatile__(
482 	"\n661:	mov		%1, %0\n"
483 	"	nop\n"
484 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
485 	"	.word		661b\n"
486 	"	sethi		%%uhi(%2), %0\n"
487 	"	sllx		%0, 32, %0\n"
488 	"	.previous\n"
489 	: "=r" (mask)
490 	: "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
491 
492 	pte = __pte(val | mask);
493 	return pte_write(pte) ? __pte_mkhwwrite(pte) : pte;
494 }
495 
496 static inline pte_t pte_mkclean(pte_t pte)
497 {
498 	unsigned long val = pte_val(pte), tmp;
499 
500 	__asm__ __volatile__(
501 	"\n661:	andn		%0, %3, %0\n"
502 	"	nop\n"
503 	"\n662:	nop\n"
504 	"	nop\n"
505 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
506 	"	.word		661b\n"
507 	"	sethi		%%uhi(%4), %1\n"
508 	"	sllx		%1, 32, %1\n"
509 	"	.word		662b\n"
510 	"	or		%1, %%lo(%4), %1\n"
511 	"	andn		%0, %1, %0\n"
512 	"	.previous\n"
513 	: "=r" (val), "=r" (tmp)
514 	: "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
515 	  "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
516 
517 	return __pte(val);
518 }
519 
520 static inline pte_t pte_mkwrite(pte_t pte)
521 {
522 	unsigned long val = pte_val(pte), mask;
523 
524 	__asm__ __volatile__(
525 	"\n661:	mov		%1, %0\n"
526 	"	nop\n"
527 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
528 	"	.word		661b\n"
529 	"	sethi		%%uhi(%2), %0\n"
530 	"	sllx		%0, 32, %0\n"
531 	"	.previous\n"
532 	: "=r" (mask)
533 	: "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
534 
535 	pte = __pte(val | mask);
536 	return pte_dirty(pte) ? __pte_mkhwwrite(pte) : pte;
537 }
538 
539 static inline pte_t pte_wrprotect(pte_t pte)
540 {
541 	unsigned long val = pte_val(pte), tmp;
542 
543 	__asm__ __volatile__(
544 	"\n661:	andn		%0, %3, %0\n"
545 	"	nop\n"
546 	"\n662:	nop\n"
547 	"	nop\n"
548 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
549 	"	.word		661b\n"
550 	"	sethi		%%uhi(%4), %1\n"
551 	"	sllx		%1, 32, %1\n"
552 	"	.word		662b\n"
553 	"	or		%1, %%lo(%4), %1\n"
554 	"	andn		%0, %1, %0\n"
555 	"	.previous\n"
556 	: "=r" (val), "=r" (tmp)
557 	: "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
558 	  "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
559 
560 	return __pte(val);
561 }
562 
563 static inline pte_t pte_mkold(pte_t pte)
564 {
565 	unsigned long mask;
566 
567 	__asm__ __volatile__(
568 	"\n661:	mov		%1, %0\n"
569 	"	nop\n"
570 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
571 	"	.word		661b\n"
572 	"	sethi		%%uhi(%2), %0\n"
573 	"	sllx		%0, 32, %0\n"
574 	"	.previous\n"
575 	: "=r" (mask)
576 	: "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
577 
578 	mask |= _PAGE_R;
579 
580 	return __pte(pte_val(pte) & ~mask);
581 }
582 
583 static inline pte_t pte_mkyoung(pte_t pte)
584 {
585 	unsigned long mask;
586 
587 	__asm__ __volatile__(
588 	"\n661:	mov		%1, %0\n"
589 	"	nop\n"
590 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
591 	"	.word		661b\n"
592 	"	sethi		%%uhi(%2), %0\n"
593 	"	sllx		%0, 32, %0\n"
594 	"	.previous\n"
595 	: "=r" (mask)
596 	: "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
597 
598 	mask |= _PAGE_R;
599 
600 	return __pte(pte_val(pte) | mask);
601 }
602 
603 static inline pte_t pte_mkspecial(pte_t pte)
604 {
605 	pte_val(pte) |= _PAGE_SPECIAL;
606 	return pte;
607 }
608 
609 static inline pte_t pte_mkmcd(pte_t pte)
610 {
611 	pte_val(pte) |= _PAGE_MCD_4V;
612 	return pte;
613 }
614 
615 static inline pte_t pte_mknotmcd(pte_t pte)
616 {
617 	pte_val(pte) &= ~_PAGE_MCD_4V;
618 	return pte;
619 }
620 
621 static inline unsigned long pte_young(pte_t pte)
622 {
623 	unsigned long mask;
624 
625 	__asm__ __volatile__(
626 	"\n661:	mov		%1, %0\n"
627 	"	nop\n"
628 	"	.section	.sun4v_2insn_patch, \"ax\"\n"
629 	"	.word		661b\n"
630 	"	sethi		%%uhi(%2), %0\n"
631 	"	sllx		%0, 32, %0\n"
632 	"	.previous\n"
633 	: "=r" (mask)
634 	: "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
635 
636 	return (pte_val(pte) & mask);
637 }
638 
639 static inline unsigned long pte_exec(pte_t pte)
640 {
641 	unsigned long mask;
642 
643 	__asm__ __volatile__(
644 	"\n661:	sethi		%%hi(%1), %0\n"
645 	"	.section	.sun4v_1insn_patch, \"ax\"\n"
646 	"	.word		661b\n"
647 	"	mov		%2, %0\n"
648 	"	.previous\n"
649 	: "=r" (mask)
650 	: "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
651 
652 	return (pte_val(pte) & mask);
653 }
654 
655 static inline unsigned long pte_present(pte_t pte)
656 {
657 	unsigned long val = pte_val(pte);
658 
659 	__asm__ __volatile__(
660 	"\n661:	and		%0, %2, %0\n"
661 	"	.section	.sun4v_1insn_patch, \"ax\"\n"
662 	"	.word		661b\n"
663 	"	and		%0, %3, %0\n"
664 	"	.previous\n"
665 	: "=r" (val)
666 	: "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
667 
668 	return val;
669 }
670 
671 #define pte_accessible pte_accessible
672 static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
673 {
674 	return pte_val(a) & _PAGE_VALID;
675 }
676 
677 static inline unsigned long pte_special(pte_t pte)
678 {
679 	return pte_val(pte) & _PAGE_SPECIAL;
680 }
681 
682 #define pmd_leaf	pmd_large
683 static inline unsigned long pmd_large(pmd_t pmd)
684 {
685 	pte_t pte = __pte(pmd_val(pmd));
686 
687 	return pte_val(pte) & _PAGE_PMD_HUGE;
688 }
689 
690 static inline unsigned long pmd_pfn(pmd_t pmd)
691 {
692 	pte_t pte = __pte(pmd_val(pmd));
693 
694 	return pte_pfn(pte);
695 }
696 
697 #define pmd_write pmd_write
698 static inline unsigned long pmd_write(pmd_t pmd)
699 {
700 	pte_t pte = __pte(pmd_val(pmd));
701 
702 	return pte_write(pte);
703 }
704 
705 #define pud_write(pud)	pte_write(__pte(pud_val(pud)))
706 
707 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
708 static inline unsigned long pmd_dirty(pmd_t pmd)
709 {
710 	pte_t pte = __pte(pmd_val(pmd));
711 
712 	return pte_dirty(pte);
713 }
714 
715 #define pmd_young pmd_young
716 static inline unsigned long pmd_young(pmd_t pmd)
717 {
718 	pte_t pte = __pte(pmd_val(pmd));
719 
720 	return pte_young(pte);
721 }
722 
723 static inline unsigned long pmd_trans_huge(pmd_t pmd)
724 {
725 	pte_t pte = __pte(pmd_val(pmd));
726 
727 	return pte_val(pte) & _PAGE_PMD_HUGE;
728 }
729 
730 static inline pmd_t pmd_mkold(pmd_t pmd)
731 {
732 	pte_t pte = __pte(pmd_val(pmd));
733 
734 	pte = pte_mkold(pte);
735 
736 	return __pmd(pte_val(pte));
737 }
738 
739 static inline pmd_t pmd_wrprotect(pmd_t pmd)
740 {
741 	pte_t pte = __pte(pmd_val(pmd));
742 
743 	pte = pte_wrprotect(pte);
744 
745 	return __pmd(pte_val(pte));
746 }
747 
748 static inline pmd_t pmd_mkdirty(pmd_t pmd)
749 {
750 	pte_t pte = __pte(pmd_val(pmd));
751 
752 	pte = pte_mkdirty(pte);
753 
754 	return __pmd(pte_val(pte));
755 }
756 
757 static inline pmd_t pmd_mkclean(pmd_t pmd)
758 {
759 	pte_t pte = __pte(pmd_val(pmd));
760 
761 	pte = pte_mkclean(pte);
762 
763 	return __pmd(pte_val(pte));
764 }
765 
766 static inline pmd_t pmd_mkyoung(pmd_t pmd)
767 {
768 	pte_t pte = __pte(pmd_val(pmd));
769 
770 	pte = pte_mkyoung(pte);
771 
772 	return __pmd(pte_val(pte));
773 }
774 
775 static inline pmd_t pmd_mkwrite(pmd_t pmd)
776 {
777 	pte_t pte = __pte(pmd_val(pmd));
778 
779 	pte = pte_mkwrite(pte);
780 
781 	return __pmd(pte_val(pte));
782 }
783 
784 static inline pgprot_t pmd_pgprot(pmd_t entry)
785 {
786 	unsigned long val = pmd_val(entry);
787 
788 	return __pgprot(val);
789 }
790 #endif
791 
792 static inline int pmd_present(pmd_t pmd)
793 {
794 	return pmd_val(pmd) != 0UL;
795 }
796 
797 #define pmd_none(pmd)			(!pmd_val(pmd))
798 
799 /* pmd_bad() is only called on non-trans-huge PMDs.  Our encoding is
800  * very simple, it's just the physical address.  PTE tables are of
801  * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
802  * the top bits outside of the range of any physical address size we
803  * support are clear as well.  We also validate the physical itself.
804  */
805 #define pmd_bad(pmd)			(pmd_val(pmd) & ~PAGE_MASK)
806 
807 #define pud_none(pud)			(!pud_val(pud))
808 
809 #define pud_bad(pud)			(pud_val(pud) & ~PAGE_MASK)
810 
811 #define p4d_none(p4d)			(!p4d_val(p4d))
812 
813 #define p4d_bad(p4d)			(p4d_val(p4d) & ~PAGE_MASK)
814 
815 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
816 void set_pmd_at(struct mm_struct *mm, unsigned long addr,
817 		pmd_t *pmdp, pmd_t pmd);
818 #else
819 static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
820 			      pmd_t *pmdp, pmd_t pmd)
821 {
822 	*pmdp = pmd;
823 }
824 #endif
825 
826 static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
827 {
828 	unsigned long val = __pa((unsigned long) (ptep));
829 
830 	pmd_val(*pmdp) = val;
831 }
832 
833 #define pud_set(pudp, pmdp)	\
834 	(pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
835 static inline unsigned long pmd_page_vaddr(pmd_t pmd)
836 {
837 	pte_t pte = __pte(pmd_val(pmd));
838 	unsigned long pfn;
839 
840 	pfn = pte_pfn(pte);
841 
842 	return ((unsigned long) __va(pfn << PAGE_SHIFT));
843 }
844 
845 static inline pmd_t *pud_pgtable(pud_t pud)
846 {
847 	pte_t pte = __pte(pud_val(pud));
848 	unsigned long pfn;
849 
850 	pfn = pte_pfn(pte);
851 
852 	return ((pmd_t *) __va(pfn << PAGE_SHIFT));
853 }
854 
855 #define pmd_page(pmd) 			virt_to_page((void *)pmd_page_vaddr(pmd))
856 #define pud_page(pud)			virt_to_page((void *)pud_pgtable(pud))
857 #define pmd_clear(pmdp)			(pmd_val(*(pmdp)) = 0UL)
858 #define pud_present(pud)		(pud_val(pud) != 0U)
859 #define pud_clear(pudp)			(pud_val(*(pudp)) = 0UL)
860 #define p4d_pgtable(p4d)		\
861 	((pud_t *) __va(p4d_val(p4d)))
862 #define p4d_present(p4d)		(p4d_val(p4d) != 0U)
863 #define p4d_clear(p4dp)			(p4d_val(*(p4dp)) = 0UL)
864 
865 /* only used by the stubbed out hugetlb gup code, should never be called */
866 #define p4d_page(p4d)			NULL
867 
868 #define pud_leaf	pud_large
869 static inline unsigned long pud_large(pud_t pud)
870 {
871 	pte_t pte = __pte(pud_val(pud));
872 
873 	return pte_val(pte) & _PAGE_PMD_HUGE;
874 }
875 
876 static inline unsigned long pud_pfn(pud_t pud)
877 {
878 	pte_t pte = __pte(pud_val(pud));
879 
880 	return pte_pfn(pte);
881 }
882 
883 /* Same in both SUN4V and SUN4U.  */
884 #define pte_none(pte) 			(!pte_val(pte))
885 
886 #define p4d_set(p4dp, pudp)	\
887 	(p4d_val(*(p4dp)) = (__pa((unsigned long) (pudp))))
888 
889 /* We cannot include <linux/mm_types.h> at this point yet: */
890 extern struct mm_struct init_mm;
891 
892 /* Actual page table PTE updates.  */
893 void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
894 		   pte_t *ptep, pte_t orig, int fullmm,
895 		   unsigned int hugepage_shift);
896 
897 static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
898 				pte_t *ptep, pte_t orig, int fullmm,
899 				unsigned int hugepage_shift)
900 {
901 	/* It is more efficient to let flush_tlb_kernel_range()
902 	 * handle init_mm tlb flushes.
903 	 *
904 	 * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
905 	 *             and SUN4V pte layout, so this inline test is fine.
906 	 */
907 	if (likely(mm != &init_mm) && pte_accessible(mm, orig))
908 		tlb_batch_add(mm, vaddr, ptep, orig, fullmm, hugepage_shift);
909 }
910 
911 #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
912 static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
913 					    unsigned long addr,
914 					    pmd_t *pmdp)
915 {
916 	pmd_t pmd = *pmdp;
917 	set_pmd_at(mm, addr, pmdp, __pmd(0UL));
918 	return pmd;
919 }
920 
921 static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
922 			     pte_t *ptep, pte_t pte, int fullmm)
923 {
924 	pte_t orig = *ptep;
925 
926 	*ptep = pte;
927 	maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm, PAGE_SHIFT);
928 }
929 
930 #define set_pte_at(mm,addr,ptep,pte)	\
931 	__set_pte_at((mm), (addr), (ptep), (pte), 0)
932 
933 #define pte_clear(mm,addr,ptep)		\
934 	set_pte_at((mm), (addr), (ptep), __pte(0UL))
935 
936 #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
937 #define pte_clear_not_present_full(mm,addr,ptep,fullmm)	\
938 	__set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
939 
940 #ifdef DCACHE_ALIASING_POSSIBLE
941 #define __HAVE_ARCH_MOVE_PTE
942 #define move_pte(pte, prot, old_addr, new_addr)				\
943 ({									\
944 	pte_t newpte = (pte);						\
945 	if (tlb_type != hypervisor && pte_present(pte)) {		\
946 		unsigned long this_pfn = pte_pfn(pte);			\
947 									\
948 		if (pfn_valid(this_pfn) &&				\
949 		    (((old_addr) ^ (new_addr)) & (1 << 13)))		\
950 			flush_dcache_page_all(current->mm,		\
951 					      pfn_to_page(this_pfn));	\
952 	}								\
953 	newpte;								\
954 })
955 #endif
956 
957 extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
958 
959 void paging_init(void);
960 unsigned long find_ecache_flush_span(unsigned long size);
961 
962 struct seq_file;
963 void mmu_info(struct seq_file *);
964 
965 struct vm_area_struct;
966 void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
967 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
968 void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
969 			  pmd_t *pmd);
970 
971 #define __HAVE_ARCH_PMDP_INVALIDATE
972 extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
973 			    pmd_t *pmdp);
974 
975 #define __HAVE_ARCH_PGTABLE_DEPOSIT
976 void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
977 				pgtable_t pgtable);
978 
979 #define __HAVE_ARCH_PGTABLE_WITHDRAW
980 pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
981 #endif
982 
983 /*
984  * Encode/decode swap entries and swap PTEs. Swap PTEs are all PTEs that
985  * are !pte_none() && !pte_present().
986  *
987  * Format of swap PTEs:
988  *
989  *   6 6 6 6 5 5 5 5 5 5 5 5 5 5 4 4 4 4 4 4 4 4 4 4 3 3 3 3 3 3 3 3
990  *   3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2
991  *   <--------------------------- offset ---------------------------
992  *
993  *   3 3 2 2 2 2 2 2 2 2 2 2 1 1 1 1 1 1 1 1 1 1
994  *   1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
995  *   --------------------> E <-- type ---> <------- zeroes -------->
996  */
997 #define __swp_type(entry)	(((entry).val >> PAGE_SHIFT) & 0x7fUL)
998 #define __swp_offset(entry)	((entry).val >> (PAGE_SHIFT + 8UL))
999 #define __swp_entry(type, offset)	\
1000 	( (swp_entry_t) \
1001 	  { \
1002 		((((long)(type) & 0x7fUL) << PAGE_SHIFT) | \
1003                  ((long)(offset) << (PAGE_SHIFT + 8UL))) \
1004 	  } )
1005 #define __pte_to_swp_entry(pte)		((swp_entry_t) { pte_val(pte) })
1006 #define __swp_entry_to_pte(x)		((pte_t) { (x).val })
1007 
1008 static inline int pte_swp_exclusive(pte_t pte)
1009 {
1010 	return pte_val(pte) & _PAGE_SWP_EXCLUSIVE;
1011 }
1012 
1013 static inline pte_t pte_swp_mkexclusive(pte_t pte)
1014 {
1015 	return __pte(pte_val(pte) | _PAGE_SWP_EXCLUSIVE);
1016 }
1017 
1018 static inline pte_t pte_swp_clear_exclusive(pte_t pte)
1019 {
1020 	return __pte(pte_val(pte) & ~_PAGE_SWP_EXCLUSIVE);
1021 }
1022 
1023 int page_in_phys_avail(unsigned long paddr);
1024 
1025 /*
1026  * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
1027  * its high 4 bits.  These macros/functions put it there or get it from there.
1028  */
1029 #define MK_IOSPACE_PFN(space, pfn)	(pfn | (space << (BITS_PER_LONG - 4)))
1030 #define GET_IOSPACE(pfn)		(pfn >> (BITS_PER_LONG - 4))
1031 #define GET_PFN(pfn)			(pfn & 0x0fffffffffffffffUL)
1032 
1033 int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
1034 		    unsigned long, pgprot_t);
1035 
1036 void adi_restore_tags(struct mm_struct *mm, struct vm_area_struct *vma,
1037 		      unsigned long addr, pte_t pte);
1038 
1039 int adi_save_tags(struct mm_struct *mm, struct vm_area_struct *vma,
1040 		  unsigned long addr, pte_t oldpte);
1041 
1042 #define __HAVE_ARCH_DO_SWAP_PAGE
1043 static inline void arch_do_swap_page(struct mm_struct *mm,
1044 				     struct vm_area_struct *vma,
1045 				     unsigned long addr,
1046 				     pte_t pte, pte_t oldpte)
1047 {
1048 	/* If this is a new page being mapped in, there can be no
1049 	 * ADI tags stored away for this page. Skip looking for
1050 	 * stored tags
1051 	 */
1052 	if (pte_none(oldpte))
1053 		return;
1054 
1055 	if (adi_state.enabled && (pte_val(pte) & _PAGE_MCD_4V))
1056 		adi_restore_tags(mm, vma, addr, pte);
1057 }
1058 
1059 #define __HAVE_ARCH_UNMAP_ONE
1060 static inline int arch_unmap_one(struct mm_struct *mm,
1061 				 struct vm_area_struct *vma,
1062 				 unsigned long addr, pte_t oldpte)
1063 {
1064 	if (adi_state.enabled && (pte_val(oldpte) & _PAGE_MCD_4V))
1065 		return adi_save_tags(mm, vma, addr, oldpte);
1066 	return 0;
1067 }
1068 
1069 static inline int io_remap_pfn_range(struct vm_area_struct *vma,
1070 				     unsigned long from, unsigned long pfn,
1071 				     unsigned long size, pgprot_t prot)
1072 {
1073 	unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
1074 	int space = GET_IOSPACE(pfn);
1075 	unsigned long phys_base;
1076 
1077 	phys_base = offset | (((unsigned long) space) << 32UL);
1078 
1079 	return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
1080 }
1081 #define io_remap_pfn_range io_remap_pfn_range
1082 
1083 static inline unsigned long __untagged_addr(unsigned long start)
1084 {
1085 	if (adi_capable()) {
1086 		long addr = start;
1087 
1088 		/* If userspace has passed a versioned address, kernel
1089 		 * will not find it in the VMAs since it does not store
1090 		 * the version tags in the list of VMAs. Storing version
1091 		 * tags in list of VMAs is impractical since they can be
1092 		 * changed any time from userspace without dropping into
1093 		 * kernel. Any address search in VMAs will be done with
1094 		 * non-versioned addresses. Ensure the ADI version bits
1095 		 * are dropped here by sign extending the last bit before
1096 		 * ADI bits. IOMMU does not implement version tags.
1097 		 */
1098 		return (addr << (long)adi_nbits()) >> (long)adi_nbits();
1099 	}
1100 
1101 	return start;
1102 }
1103 #define untagged_addr(addr) \
1104 	((__typeof__(addr))(__untagged_addr((unsigned long)(addr))))
1105 
1106 static inline bool pte_access_permitted(pte_t pte, bool write)
1107 {
1108 	u64 prot;
1109 
1110 	if (tlb_type == hypervisor) {
1111 		prot = _PAGE_PRESENT_4V | _PAGE_P_4V;
1112 		if (write)
1113 			prot |= _PAGE_WRITE_4V;
1114 	} else {
1115 		prot = _PAGE_PRESENT_4U | _PAGE_P_4U;
1116 		if (write)
1117 			prot |= _PAGE_WRITE_4U;
1118 	}
1119 
1120 	return (pte_val(pte) & (prot | _PAGE_SPECIAL)) == prot;
1121 }
1122 #define pte_access_permitted pte_access_permitted
1123 
1124 #include <asm/tlbflush.h>
1125 
1126 /* We provide our own get_unmapped_area to cope with VA holes and
1127  * SHM area cache aliasing for userland.
1128  */
1129 #define HAVE_ARCH_UNMAPPED_AREA
1130 #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1131 
1132 /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
1133  * the largest alignment possible such that larget PTEs can be used.
1134  */
1135 unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
1136 				   unsigned long, unsigned long,
1137 				   unsigned long);
1138 #define HAVE_ARCH_FB_UNMAPPED_AREA
1139 
1140 void sun4v_register_fault_status(void);
1141 void sun4v_ktsb_register(void);
1142 void __init cheetah_ecache_flush_init(void);
1143 void sun4v_patch_tlb_handlers(void);
1144 
1145 extern unsigned long cmdline_memory_size;
1146 
1147 asmlinkage void do_sparc64_fault(struct pt_regs *regs);
1148 
1149 #define pmd_pgtable(PMD)	((pte_t *)pmd_page_vaddr(PMD))
1150 
1151 #ifdef CONFIG_HUGETLB_PAGE
1152 
1153 #define pud_leaf_size pud_leaf_size
1154 extern unsigned long pud_leaf_size(pud_t pud);
1155 
1156 #define pmd_leaf_size pmd_leaf_size
1157 extern unsigned long pmd_leaf_size(pmd_t pmd);
1158 
1159 #define pte_leaf_size pte_leaf_size
1160 extern unsigned long pte_leaf_size(pte_t pte);
1161 
1162 #endif /* CONFIG_HUGETLB_PAGE */
1163 
1164 #endif /* !(__ASSEMBLY__) */
1165 
1166 #endif /* !(_SPARC64_PGTABLE_H) */
1167