1 /*
2  * arch/sh/kernel/cpu/sh4a/clock-sh7724.c
3  *
4  * SH7724 clock framework support
5  *
6  * Copyright (C) 2009 Magnus Damm
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; either version 2 of the License
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
20  */
21 #include <linux/init.h>
22 #include <linux/kernel.h>
23 #include <linux/io.h>
24 #include <linux/clk.h>
25 #include <asm/clkdev.h>
26 #include <asm/clock.h>
27 #include <asm/hwblk.h>
28 #include <cpu/sh7724.h>
29 
30 /* SH7724 registers */
31 #define FRQCRA		0xa4150000
32 #define FRQCRB		0xa4150004
33 #define VCLKCR		0xa4150048
34 #define FCLKACR		0xa4150008
35 #define FCLKBCR		0xa415000c
36 #define IRDACLKCR	0xa4150018
37 #define PLLCR		0xa4150024
38 #define SPUCLKCR	0xa415003c
39 #define FLLFRQ		0xa4150050
40 #define LSTATS		0xa4150060
41 
42 /* Fixed 32 KHz root clock for RTC and Power Management purposes */
43 static struct clk r_clk = {
44 	.name           = "rclk",
45 	.id             = -1,
46 	.rate           = 32768,
47 };
48 
49 /*
50  * Default rate for the root input clock, reset this with clk_set_rate()
51  * from the platform code.
52  */
53 struct clk extal_clk = {
54 	.name		= "extal",
55 	.id		= -1,
56 	.rate		= 33333333,
57 };
58 
59 /* The fll multiplies the 32khz r_clk, may be used instead of extal */
60 static unsigned long fll_recalc(struct clk *clk)
61 {
62 	unsigned long mult = 0;
63 	unsigned long div = 1;
64 
65 	if (__raw_readl(PLLCR) & 0x1000)
66 		mult = __raw_readl(FLLFRQ) & 0x3ff;
67 
68 	if (__raw_readl(FLLFRQ) & 0x4000)
69 		div = 2;
70 
71 	return (clk->parent->rate * mult) / div;
72 }
73 
74 static struct clk_ops fll_clk_ops = {
75 	.recalc		= fll_recalc,
76 };
77 
78 static struct clk fll_clk = {
79 	.name           = "fll_clk",
80 	.id             = -1,
81 	.ops		= &fll_clk_ops,
82 	.parent		= &r_clk,
83 	.flags		= CLK_ENABLE_ON_INIT,
84 };
85 
86 static unsigned long pll_recalc(struct clk *clk)
87 {
88 	unsigned long mult = 1;
89 
90 	if (__raw_readl(PLLCR) & 0x4000)
91 		mult = (((__raw_readl(FRQCRA) >> 24) & 0x3f) + 1) * 2;
92 
93 	return clk->parent->rate * mult;
94 }
95 
96 static struct clk_ops pll_clk_ops = {
97 	.recalc		= pll_recalc,
98 };
99 
100 static struct clk pll_clk = {
101 	.name		= "pll_clk",
102 	.id		= -1,
103 	.ops		= &pll_clk_ops,
104 	.flags		= CLK_ENABLE_ON_INIT,
105 };
106 
107 /* A fixed divide-by-3 block use by the div6 clocks */
108 static unsigned long div3_recalc(struct clk *clk)
109 {
110 	return clk->parent->rate / 3;
111 }
112 
113 static struct clk_ops div3_clk_ops = {
114 	.recalc		= div3_recalc,
115 };
116 
117 static struct clk div3_clk = {
118 	.name		= "div3_clk",
119 	.id		= -1,
120 	.ops		= &div3_clk_ops,
121 	.parent		= &pll_clk,
122 };
123 
124 struct clk *main_clks[] = {
125 	&r_clk,
126 	&extal_clk,
127 	&fll_clk,
128 	&pll_clk,
129 	&div3_clk,
130 };
131 
132 static void div4_kick(struct clk *clk)
133 {
134 	unsigned long value;
135 
136 	/* set KICK bit in FRQCRA to update hardware setting */
137 	value = __raw_readl(FRQCRA);
138 	value |= (1 << 31);
139 	__raw_writel(value, FRQCRA);
140 }
141 
142 static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 0, 24, 32, 36, 48, 0, 72 };
143 
144 static struct clk_div_mult_table div4_div_mult_table = {
145 	.divisors = divisors,
146 	.nr_divisors = ARRAY_SIZE(divisors),
147 };
148 
149 static struct clk_div4_table div4_table = {
150 	.div_mult_table = &div4_div_mult_table,
151 	.kick = div4_kick,
152 };
153 
154 enum { DIV4_I, DIV4_SH, DIV4_B, DIV4_P, DIV4_M1, DIV4_NR };
155 
156 #define DIV4(_str, _reg, _bit, _mask, _flags) \
157   SH_CLK_DIV4(_str, &pll_clk, _reg, _bit, _mask, _flags)
158 
159 struct clk div4_clks[DIV4_NR] = {
160 	[DIV4_I] = DIV4("cpu_clk", FRQCRA, 20, 0x2f7d, CLK_ENABLE_ON_INIT),
161 	[DIV4_SH] = DIV4("shyway_clk", FRQCRA, 12, 0x2f7c, CLK_ENABLE_ON_INIT),
162 	[DIV4_B] = DIV4("bus_clk", FRQCRA, 8, 0x2f7c, CLK_ENABLE_ON_INIT),
163 	[DIV4_P] = DIV4("peripheral_clk", FRQCRA, 0, 0x2f7c, 0),
164 	[DIV4_M1] = DIV4("vpu_clk", FRQCRB, 4, 0x2f7c, CLK_ENABLE_ON_INIT),
165 };
166 
167 enum { DIV6_V, DIV6_FA, DIV6_FB, DIV6_I, DIV6_S, DIV6_NR };
168 
169 struct clk div6_clks[DIV6_NR] = {
170 	[DIV6_V] = SH_CLK_DIV6(&div3_clk, VCLKCR, 0),
171 	[DIV6_FA] = SH_CLK_DIV6(&div3_clk, FCLKACR, 0),
172 	[DIV6_FB] = SH_CLK_DIV6(&div3_clk, FCLKBCR, 0),
173 	[DIV6_I] = SH_CLK_DIV6(&div3_clk, IRDACLKCR, 0),
174 	[DIV6_S] = SH_CLK_DIV6(&div3_clk, SPUCLKCR, CLK_ENABLE_ON_INIT),
175 };
176 
177 static struct clk mstp_clks[HWBLK_NR] = {
178 	SH_HWBLK_CLK(HWBLK_TLB, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
179 	SH_HWBLK_CLK(HWBLK_IC, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
180 	SH_HWBLK_CLK(HWBLK_OC, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
181 	SH_HWBLK_CLK(HWBLK_RSMEM, &div4_clks[DIV4_B], CLK_ENABLE_ON_INIT),
182 	SH_HWBLK_CLK(HWBLK_ILMEM, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
183 	SH_HWBLK_CLK(HWBLK_L2C, &div4_clks[DIV4_SH], CLK_ENABLE_ON_INIT),
184 	SH_HWBLK_CLK(HWBLK_FPU, &div4_clks[DIV4_I], CLK_ENABLE_ON_INIT),
185 	SH_HWBLK_CLK(HWBLK_INTC, &div4_clks[DIV4_P], CLK_ENABLE_ON_INIT),
186 	SH_HWBLK_CLK(HWBLK_DMAC0, &div4_clks[DIV4_B], 0),
187 	SH_HWBLK_CLK(HWBLK_SHYWAY, &div4_clks[DIV4_SH], CLK_ENABLE_ON_INIT),
188 	SH_HWBLK_CLK(HWBLK_HUDI, &div4_clks[DIV4_P], 0),
189 	SH_HWBLK_CLK(HWBLK_UBC, &div4_clks[DIV4_I], 0),
190 	SH_HWBLK_CLK(HWBLK_TMU0, &div4_clks[DIV4_P], 0),
191 	SH_HWBLK_CLK(HWBLK_CMT, &r_clk, 0),
192 	SH_HWBLK_CLK(HWBLK_RWDT, &r_clk, 0),
193 	SH_HWBLK_CLK(HWBLK_DMAC1, &div4_clks[DIV4_B], 0),
194 	SH_HWBLK_CLK(HWBLK_TMU1, &div4_clks[DIV4_P], 0),
195 	SH_HWBLK_CLK(HWBLK_SCIF0, &div4_clks[DIV4_P], 0),
196 	SH_HWBLK_CLK(HWBLK_SCIF1, &div4_clks[DIV4_P], 0),
197 	SH_HWBLK_CLK(HWBLK_SCIF2, &div4_clks[DIV4_P], 0),
198 	SH_HWBLK_CLK(HWBLK_SCIF3, &div4_clks[DIV4_B], 0),
199 	SH_HWBLK_CLK(HWBLK_SCIF4, &div4_clks[DIV4_B], 0),
200 	SH_HWBLK_CLK(HWBLK_SCIF5, &div4_clks[DIV4_B], 0),
201 	SH_HWBLK_CLK(HWBLK_MSIOF0, &div4_clks[DIV4_B], 0),
202 	SH_HWBLK_CLK(HWBLK_MSIOF1, &div4_clks[DIV4_B], 0),
203 
204 	SH_HWBLK_CLK(HWBLK_KEYSC, &r_clk, 0),
205 	SH_HWBLK_CLK(HWBLK_RTC, &r_clk, 0),
206 	SH_HWBLK_CLK(HWBLK_IIC0, &div4_clks[DIV4_P], 0),
207 	SH_HWBLK_CLK(HWBLK_IIC1, &div4_clks[DIV4_P], 0),
208 
209 	SH_HWBLK_CLK(HWBLK_MMC, &div4_clks[DIV4_B], 0),
210 	SH_HWBLK_CLK(HWBLK_ETHER, &div4_clks[DIV4_B], 0),
211 	SH_HWBLK_CLK(HWBLK_ATAPI, &div4_clks[DIV4_B], 0),
212 	SH_HWBLK_CLK(HWBLK_TPU, &div4_clks[DIV4_B], 0),
213 	SH_HWBLK_CLK(HWBLK_IRDA, &div4_clks[DIV4_P], 0),
214 	SH_HWBLK_CLK(HWBLK_TSIF, &div4_clks[DIV4_B], 0),
215 	SH_HWBLK_CLK(HWBLK_USB1, &div4_clks[DIV4_B], 0),
216 	SH_HWBLK_CLK(HWBLK_USB0, &div4_clks[DIV4_B], 0),
217 	SH_HWBLK_CLK(HWBLK_2DG, &div4_clks[DIV4_B], 0),
218 	SH_HWBLK_CLK(HWBLK_SDHI0, &div4_clks[DIV4_B], 0),
219 	SH_HWBLK_CLK(HWBLK_SDHI1, &div4_clks[DIV4_B], 0),
220 	SH_HWBLK_CLK(HWBLK_VEU1, &div4_clks[DIV4_B], 0),
221 	SH_HWBLK_CLK(HWBLK_CEU1, &div4_clks[DIV4_B], 0),
222 	SH_HWBLK_CLK(HWBLK_BEU1, &div4_clks[DIV4_B], 0),
223 	SH_HWBLK_CLK(HWBLK_2DDMAC, &div4_clks[DIV4_SH], 0),
224 	SH_HWBLK_CLK(HWBLK_SPU, &div4_clks[DIV4_B], 0),
225 	SH_HWBLK_CLK(HWBLK_JPU, &div4_clks[DIV4_B], 0),
226 	SH_HWBLK_CLK(HWBLK_VOU, &div4_clks[DIV4_B], 0),
227 	SH_HWBLK_CLK(HWBLK_BEU0, &div4_clks[DIV4_B], 0),
228 	SH_HWBLK_CLK(HWBLK_CEU0, &div4_clks[DIV4_B], 0),
229 	SH_HWBLK_CLK(HWBLK_VEU0, &div4_clks[DIV4_B], 0),
230 	SH_HWBLK_CLK(HWBLK_VPU, &div4_clks[DIV4_B], 0),
231 	SH_HWBLK_CLK(HWBLK_LCDC, &div4_clks[DIV4_B], 0),
232 };
233 
234 #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
235 
236 static struct clk_lookup lookups[] = {
237 	/* DIV4 clocks */
238 	CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
239 	CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),
240 	CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),
241 	CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
242 	CLKDEV_CON_ID("vpu_clk", &div4_clks[DIV4_M1]),
243 
244 	/* DIV6 clocks */
245 	CLKDEV_CON_ID("video_clk", &div6_clks[DIV6_V]),
246 	CLKDEV_CON_ID("fsia_clk", &div6_clks[DIV6_FA]),
247 	CLKDEV_CON_ID("fsib_clk", &div6_clks[DIV6_FB]),
248 	CLKDEV_CON_ID("irda_clk", &div6_clks[DIV6_I]),
249 	CLKDEV_CON_ID("spu_clk", &div6_clks[DIV6_S]),
250 
251 	/* MSTP clocks */
252 	CLKDEV_CON_ID("tlb0", &mstp_clks[HWBLK_TLB]),
253 	CLKDEV_CON_ID("ic0", &mstp_clks[HWBLK_IC]),
254 	CLKDEV_CON_ID("oc0", &mstp_clks[HWBLK_OC]),
255 	CLKDEV_CON_ID("rs0", &mstp_clks[HWBLK_RSMEM]),
256 	CLKDEV_CON_ID("ilmem0", &mstp_clks[HWBLK_ILMEM]),
257 	CLKDEV_CON_ID("l2c0", &mstp_clks[HWBLK_L2C]),
258 	CLKDEV_CON_ID("fpu0", &mstp_clks[HWBLK_FPU]),
259 	CLKDEV_CON_ID("intc0", &mstp_clks[HWBLK_INTC]),
260 	CLKDEV_CON_ID("dmac0", &mstp_clks[HWBLK_DMAC0]),
261 	CLKDEV_CON_ID("sh0", &mstp_clks[HWBLK_SHYWAY]),
262 	CLKDEV_CON_ID("hudi0", &mstp_clks[HWBLK_HUDI]),
263 	CLKDEV_CON_ID("ubc0", &mstp_clks[HWBLK_UBC]),
264 	{
265 		/* TMU0 */
266 		.dev_id		= "sh_tmu.0",
267 		.con_id		= "tmu_fck",
268 		.clk		= &mstp_clks[HWBLK_TMU0],
269 	}, {
270 		/* TMU1 */
271 		.dev_id		= "sh_tmu.1",
272 		.con_id		= "tmu_fck",
273 		.clk		= &mstp_clks[HWBLK_TMU0],
274 	}, {
275 		/* TMU2 */
276 		.dev_id		= "sh_tmu.2",
277 		.con_id		= "tmu_fck",
278 		.clk		= &mstp_clks[HWBLK_TMU0],
279 	}, {
280 		/* TMU3 */
281 		.dev_id		= "sh_tmu.3",
282 		.con_id		= "tmu_fck",
283 		.clk		= &mstp_clks[HWBLK_TMU1],
284 	},
285 	CLKDEV_CON_ID("cmt_fck", &mstp_clks[HWBLK_CMT]),
286 	CLKDEV_CON_ID("rwdt0", &mstp_clks[HWBLK_RWDT]),
287 	CLKDEV_CON_ID("dmac1", &mstp_clks[HWBLK_DMAC1]),
288 	{
289 		/* TMU4 */
290 		.dev_id		= "sh_tmu.4",
291 		.con_id		= "tmu_fck",
292 		.clk		= &mstp_clks[HWBLK_TMU1],
293 	}, {
294 		/* TMU5 */
295 		.dev_id		= "sh_tmu.5",
296 		.con_id		= "tmu_fck",
297 		.clk		= &mstp_clks[HWBLK_TMU1],
298 	}, {
299 		/* SCIF0 */
300 		.dev_id		= "sh-sci.0",
301 		.con_id		= "sci_fck",
302 		.clk		= &mstp_clks[HWBLK_SCIF0],
303 	}, {
304 		/* SCIF1 */
305 		.dev_id		= "sh-sci.1",
306 		.con_id		= "sci_fck",
307 		.clk		= &mstp_clks[HWBLK_SCIF1],
308 	}, {
309 		/* SCIF2 */
310 		.dev_id		= "sh-sci.2",
311 		.con_id		= "sci_fck",
312 		.clk		= &mstp_clks[HWBLK_SCIF2],
313 	}, {
314 		/* SCIF3 */
315 		.dev_id		= "sh-sci.3",
316 		.con_id		= "sci_fck",
317 		.clk		= &mstp_clks[HWBLK_SCIF3],
318 	}, {
319 		/* SCIF4 */
320 		.dev_id		= "sh-sci.4",
321 		.con_id		= "sci_fck",
322 		.clk		= &mstp_clks[HWBLK_SCIF4],
323 	}, {
324 		/* SCIF5 */
325 		.dev_id		= "sh-sci.5",
326 		.con_id		= "sci_fck",
327 		.clk		= &mstp_clks[HWBLK_SCIF5],
328 	},
329 	CLKDEV_CON_ID("msiof0", &mstp_clks[HWBLK_MSIOF0]),
330 	CLKDEV_CON_ID("msiof1", &mstp_clks[HWBLK_MSIOF1]),
331 	CLKDEV_CON_ID("keysc0", &mstp_clks[HWBLK_KEYSC]),
332 	CLKDEV_CON_ID("rtc0", &mstp_clks[HWBLK_RTC]),
333 	CLKDEV_CON_ID("i2c0", &mstp_clks[HWBLK_IIC0]),
334 	CLKDEV_CON_ID("i2c1", &mstp_clks[HWBLK_IIC1]),
335 	CLKDEV_CON_ID("mmc0", &mstp_clks[HWBLK_MMC]),
336 	CLKDEV_CON_ID("eth0", &mstp_clks[HWBLK_ETHER]),
337 	CLKDEV_CON_ID("atapi0", &mstp_clks[HWBLK_ATAPI]),
338 	CLKDEV_CON_ID("tpu0", &mstp_clks[HWBLK_TPU]),
339 	CLKDEV_CON_ID("irda0", &mstp_clks[HWBLK_IRDA]),
340 	CLKDEV_CON_ID("tsif0", &mstp_clks[HWBLK_TSIF]),
341 	CLKDEV_CON_ID("usb1", &mstp_clks[HWBLK_USB1]),
342 	CLKDEV_CON_ID("usb0", &mstp_clks[HWBLK_USB0]),
343 	CLKDEV_CON_ID("2dg0", &mstp_clks[HWBLK_2DG]),
344 	CLKDEV_CON_ID("sdhi0", &mstp_clks[HWBLK_SDHI0]),
345 	CLKDEV_CON_ID("sdhi1", &mstp_clks[HWBLK_SDHI1]),
346 	CLKDEV_CON_ID("veu1", &mstp_clks[HWBLK_VEU1]),
347 	CLKDEV_CON_ID("ceu1", &mstp_clks[HWBLK_CEU1]),
348 	CLKDEV_CON_ID("beu1", &mstp_clks[HWBLK_BEU1]),
349 	CLKDEV_CON_ID("2ddmac0", &mstp_clks[HWBLK_2DDMAC]),
350 	CLKDEV_CON_ID("spu0", &mstp_clks[HWBLK_SPU]),
351 	CLKDEV_CON_ID("jpu0", &mstp_clks[HWBLK_JPU]),
352 	CLKDEV_CON_ID("vou0", &mstp_clks[HWBLK_VOU]),
353 	CLKDEV_CON_ID("beu0", &mstp_clks[HWBLK_BEU0]),
354 	CLKDEV_CON_ID("ceu0", &mstp_clks[HWBLK_CEU0]),
355 	CLKDEV_CON_ID("veu0", &mstp_clks[HWBLK_VEU0]),
356 	CLKDEV_CON_ID("vpu0", &mstp_clks[HWBLK_VPU]),
357 	CLKDEV_CON_ID("lcdc0", &mstp_clks[HWBLK_LCDC]),
358 };
359 
360 int __init arch_clk_init(void)
361 {
362 	int k, ret = 0;
363 
364 	/* autodetect extal or fll configuration */
365 	if (__raw_readl(PLLCR) & 0x1000)
366 		pll_clk.parent = &fll_clk;
367 	else
368 		pll_clk.parent = &extal_clk;
369 
370 	for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
371 		ret = clk_register(main_clks[k]);
372 
373 	clkdev_add_table(lookups, ARRAY_SIZE(lookups));
374 
375 	if (!ret)
376 		ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
377 
378 	if (!ret)
379 		ret = sh_clk_div6_register(div6_clks, DIV6_NR);
380 
381 	if (!ret)
382 		ret = sh_hwblk_clk_register(mstp_clks, HWBLK_NR);
383 
384 	return ret;
385 }
386