16ecc0a4dSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
236ddf31bSPaul Mundt /*
336ddf31bSPaul Mundt  * arch/sh/kernel/cpu/sh4/clock-sh4-202.c
436ddf31bSPaul Mundt  *
536ddf31bSPaul Mundt  * Additional SH4-202 support for the clock framework
636ddf31bSPaul Mundt  *
736ddf31bSPaul Mundt  *  Copyright (C) 2005  Paul Mundt
836ddf31bSPaul Mundt  */
936ddf31bSPaul Mundt #include <linux/init.h>
1036ddf31bSPaul Mundt #include <linux/kernel.h>
1136ddf31bSPaul Mundt #include <linux/err.h>
129c352bcaSMagnus Damm #include <linux/io.h>
136d803ba7SJean-Christop PLAGNIOL-VILLARD #include <linux/clkdev.h>
1436ddf31bSPaul Mundt #include <asm/clock.h>
1536ddf31bSPaul Mundt #include <asm/freq.h>
1636ddf31bSPaul Mundt 
1736ddf31bSPaul Mundt #define CPG2_FRQCR3	0xfe0a0018
1836ddf31bSPaul Mundt 
1936ddf31bSPaul Mundt static int frqcr3_divisors[] = { 1, 2, 3, 4, 6, 8, 16 };
2036ddf31bSPaul Mundt static int frqcr3_values[]   = { 0, 1, 2, 3, 4, 5, 6  };
2136ddf31bSPaul Mundt 
emi_clk_recalc(struct clk * clk)22b68d8201SPaul Mundt static unsigned long emi_clk_recalc(struct clk *clk)
2336ddf31bSPaul Mundt {
249d56dd3bSPaul Mundt 	int idx = __raw_readl(CPG2_FRQCR3) & 0x0007;
25b68d8201SPaul Mundt 	return clk->parent->rate / frqcr3_divisors[idx];
2636ddf31bSPaul Mundt }
2736ddf31bSPaul Mundt 
frqcr3_lookup(struct clk * clk,unsigned long rate)2836ddf31bSPaul Mundt static inline int frqcr3_lookup(struct clk *clk, unsigned long rate)
2936ddf31bSPaul Mundt {
3036ddf31bSPaul Mundt 	int divisor = clk->parent->rate / rate;
3136ddf31bSPaul Mundt 	int i;
3236ddf31bSPaul Mundt 
3336ddf31bSPaul Mundt 	for (i = 0; i < ARRAY_SIZE(frqcr3_divisors); i++)
3436ddf31bSPaul Mundt 		if (frqcr3_divisors[i] == divisor)
3536ddf31bSPaul Mundt 			return frqcr3_values[i];
3636ddf31bSPaul Mundt 
3736ddf31bSPaul Mundt 	/* Safe fallback */
3836ddf31bSPaul Mundt 	return 5;
3936ddf31bSPaul Mundt }
4036ddf31bSPaul Mundt 
413b874415SMagnus Damm static struct sh_clk_ops sh4202_emi_clk_ops = {
4236ddf31bSPaul Mundt 	.recalc		= emi_clk_recalc,
4336ddf31bSPaul Mundt };
4436ddf31bSPaul Mundt 
4536ddf31bSPaul Mundt static struct clk sh4202_emi_clk = {
464ff29ff8SPaul Mundt 	.flags		= CLK_ENABLE_ON_INIT,
4736ddf31bSPaul Mundt 	.ops		= &sh4202_emi_clk_ops,
4836ddf31bSPaul Mundt };
4936ddf31bSPaul Mundt 
femi_clk_recalc(struct clk * clk)50b68d8201SPaul Mundt static unsigned long femi_clk_recalc(struct clk *clk)
5136ddf31bSPaul Mundt {
529d56dd3bSPaul Mundt 	int idx = (__raw_readl(CPG2_FRQCR3) >> 3) & 0x0007;
53b68d8201SPaul Mundt 	return clk->parent->rate / frqcr3_divisors[idx];
5436ddf31bSPaul Mundt }
5536ddf31bSPaul Mundt 
563b874415SMagnus Damm static struct sh_clk_ops sh4202_femi_clk_ops = {
5736ddf31bSPaul Mundt 	.recalc		= femi_clk_recalc,
5836ddf31bSPaul Mundt };
5936ddf31bSPaul Mundt 
6036ddf31bSPaul Mundt static struct clk sh4202_femi_clk = {
614ff29ff8SPaul Mundt 	.flags		= CLK_ENABLE_ON_INIT,
6236ddf31bSPaul Mundt 	.ops		= &sh4202_femi_clk_ops,
6336ddf31bSPaul Mundt };
6436ddf31bSPaul Mundt 
shoc_clk_init(struct clk * clk)6536ddf31bSPaul Mundt static void shoc_clk_init(struct clk *clk)
6636ddf31bSPaul Mundt {
6736ddf31bSPaul Mundt 	int i;
6836ddf31bSPaul Mundt 
6936ddf31bSPaul Mundt 	/*
7036ddf31bSPaul Mundt 	 * For some reason, the shoc_clk seems to be set to some really
7136ddf31bSPaul Mundt 	 * insane value at boot (values outside of the allowable frequency
7236ddf31bSPaul Mundt 	 * range for instance). We deal with this by scaling it back down
7336ddf31bSPaul Mundt 	 * to something sensible just in case.
7436ddf31bSPaul Mundt 	 *
7536ddf31bSPaul Mundt 	 * Start scaling from the high end down until we find something
7636ddf31bSPaul Mundt 	 * that passes rate verification..
7736ddf31bSPaul Mundt 	 */
7836ddf31bSPaul Mundt 	for (i = 0; i < ARRAY_SIZE(frqcr3_divisors); i++) {
7936ddf31bSPaul Mundt 		int divisor = frqcr3_divisors[i];
8036ddf31bSPaul Mundt 
81638fa4aaSPaul Mundt 		if (clk->ops->set_rate(clk, clk->parent->rate / divisor) == 0)
8236ddf31bSPaul Mundt 			break;
8336ddf31bSPaul Mundt 	}
8436ddf31bSPaul Mundt 
8536ddf31bSPaul Mundt 	WARN_ON(i == ARRAY_SIZE(frqcr3_divisors));	/* Undefined clock */
8636ddf31bSPaul Mundt }
8736ddf31bSPaul Mundt 
shoc_clk_recalc(struct clk * clk)88b68d8201SPaul Mundt static unsigned long shoc_clk_recalc(struct clk *clk)
8936ddf31bSPaul Mundt {
909d56dd3bSPaul Mundt 	int idx = (__raw_readl(CPG2_FRQCR3) >> 6) & 0x0007;
91b68d8201SPaul Mundt 	return clk->parent->rate / frqcr3_divisors[idx];
9236ddf31bSPaul Mundt }
9336ddf31bSPaul Mundt 
shoc_clk_verify_rate(struct clk * clk,unsigned long rate)9436ddf31bSPaul Mundt static int shoc_clk_verify_rate(struct clk *clk, unsigned long rate)
9536ddf31bSPaul Mundt {
961d118562SPaul Mundt 	struct clk *bclk = clk_get(NULL, "bus_clk");
9736ddf31bSPaul Mundt 	unsigned long bclk_rate = clk_get_rate(bclk);
9836ddf31bSPaul Mundt 
9936ddf31bSPaul Mundt 	clk_put(bclk);
10036ddf31bSPaul Mundt 
10136ddf31bSPaul Mundt 	if (rate > bclk_rate)
10236ddf31bSPaul Mundt 		return 1;
10336ddf31bSPaul Mundt 	if (rate > 66000000)
10436ddf31bSPaul Mundt 		return 1;
10536ddf31bSPaul Mundt 
10636ddf31bSPaul Mundt 	return 0;
10736ddf31bSPaul Mundt }
10836ddf31bSPaul Mundt 
shoc_clk_set_rate(struct clk * clk,unsigned long rate)10935a96c73SPaul Mundt static int shoc_clk_set_rate(struct clk *clk, unsigned long rate)
11036ddf31bSPaul Mundt {
11136ddf31bSPaul Mundt 	unsigned long frqcr3;
11236ddf31bSPaul Mundt 	unsigned int tmp;
11336ddf31bSPaul Mundt 
11436ddf31bSPaul Mundt 	/* Make sure we have something sensible to switch to */
11536ddf31bSPaul Mundt 	if (shoc_clk_verify_rate(clk, rate) != 0)
11636ddf31bSPaul Mundt 		return -EINVAL;
11736ddf31bSPaul Mundt 
11836ddf31bSPaul Mundt 	tmp = frqcr3_lookup(clk, rate);
11936ddf31bSPaul Mundt 
1209d56dd3bSPaul Mundt 	frqcr3 = __raw_readl(CPG2_FRQCR3);
12136ddf31bSPaul Mundt 	frqcr3 &= ~(0x0007 << 6);
12236ddf31bSPaul Mundt 	frqcr3 |= tmp << 6;
1239d56dd3bSPaul Mundt 	__raw_writel(frqcr3, CPG2_FRQCR3);
12436ddf31bSPaul Mundt 
125f5c84cf5SPaul Mundt 	clk->rate = clk->parent->rate / frqcr3_divisors[tmp];
12636ddf31bSPaul Mundt 
12736ddf31bSPaul Mundt 	return 0;
12836ddf31bSPaul Mundt }
12936ddf31bSPaul Mundt 
1303b874415SMagnus Damm static struct sh_clk_ops sh4202_shoc_clk_ops = {
13136ddf31bSPaul Mundt 	.init		= shoc_clk_init,
13236ddf31bSPaul Mundt 	.recalc		= shoc_clk_recalc,
13336ddf31bSPaul Mundt 	.set_rate	= shoc_clk_set_rate,
13436ddf31bSPaul Mundt };
13536ddf31bSPaul Mundt 
13636ddf31bSPaul Mundt static struct clk sh4202_shoc_clk = {
1374ff29ff8SPaul Mundt 	.flags		= CLK_ENABLE_ON_INIT,
13836ddf31bSPaul Mundt 	.ops		= &sh4202_shoc_clk_ops,
13936ddf31bSPaul Mundt };
14036ddf31bSPaul Mundt 
14136ddf31bSPaul Mundt static struct clk *sh4202_onchip_clocks[] = {
14236ddf31bSPaul Mundt 	&sh4202_emi_clk,
14336ddf31bSPaul Mundt 	&sh4202_femi_clk,
14436ddf31bSPaul Mundt 	&sh4202_shoc_clk,
14536ddf31bSPaul Mundt };
14636ddf31bSPaul Mundt 
1479c352bcaSMagnus Damm static struct clk_lookup lookups[] = {
1489c352bcaSMagnus Damm 	/* main clocks */
1499c352bcaSMagnus Damm 	CLKDEV_CON_ID("emi_clk", &sh4202_emi_clk),
1509c352bcaSMagnus Damm 	CLKDEV_CON_ID("femi_clk", &sh4202_femi_clk),
1519c352bcaSMagnus Damm 	CLKDEV_CON_ID("shoc_clk", &sh4202_shoc_clk),
1529c352bcaSMagnus Damm };
1539c352bcaSMagnus Damm 
arch_clk_init(void)1549fe5ee0eSPaul Mundt int __init arch_clk_init(void)
15536ddf31bSPaul Mundt {
156253b0887SPaul Mundt 	struct clk *clk;
157f5c84cf5SPaul Mundt 	int i, ret = 0;
15836ddf31bSPaul Mundt 
159253b0887SPaul Mundt 	cpg_clk_init();
160253b0887SPaul Mundt 
161253b0887SPaul Mundt 	clk = clk_get(NULL, "master_clk");
16236ddf31bSPaul Mundt 	for (i = 0; i < ARRAY_SIZE(sh4202_onchip_clocks); i++) {
16336ddf31bSPaul Mundt 		struct clk *clkp = sh4202_onchip_clocks[i];
16436ddf31bSPaul Mundt 
16536ddf31bSPaul Mundt 		clkp->parent = clk;
166f5c84cf5SPaul Mundt 		ret |= clk_register(clkp);
16736ddf31bSPaul Mundt 	}
16836ddf31bSPaul Mundt 
16936ddf31bSPaul Mundt 	clk_put(clk);
17036ddf31bSPaul Mundt 
1719c352bcaSMagnus Damm 	clkdev_add_table(lookups, ARRAY_SIZE(lookups));
1729c352bcaSMagnus Damm 
173f5c84cf5SPaul Mundt 	return ret;
17436ddf31bSPaul Mundt }
175