1234a0538SKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
251ce3068SPhil Edworthy /*
351ce3068SPhil Edworthy  * arch/sh/kernel/cpu/sh2a/clock-sh7264.c
451ce3068SPhil Edworthy  *
551ce3068SPhil Edworthy  * SH7264 clock framework support
651ce3068SPhil Edworthy  *
751ce3068SPhil Edworthy  * Copyright (C) 2012  Phil Edworthy
851ce3068SPhil Edworthy  */
951ce3068SPhil Edworthy #include <linux/init.h>
1051ce3068SPhil Edworthy #include <linux/kernel.h>
1151ce3068SPhil Edworthy #include <linux/io.h>
1251ce3068SPhil Edworthy #include <linux/clkdev.h>
1351ce3068SPhil Edworthy #include <asm/clock.h>
1451ce3068SPhil Edworthy 
1551ce3068SPhil Edworthy /* SH7264 registers */
1651ce3068SPhil Edworthy #define FRQCR		0xfffe0010
1751ce3068SPhil Edworthy #define STBCR3		0xfffe0408
1851ce3068SPhil Edworthy #define STBCR4		0xfffe040c
1951ce3068SPhil Edworthy #define STBCR5		0xfffe0410
2051ce3068SPhil Edworthy #define STBCR6		0xfffe0414
2151ce3068SPhil Edworthy #define STBCR7		0xfffe0418
2251ce3068SPhil Edworthy #define STBCR8		0xfffe041c
2351ce3068SPhil Edworthy 
2451ce3068SPhil Edworthy static const unsigned int pll1rate[] = {8, 12};
2551ce3068SPhil Edworthy 
2651ce3068SPhil Edworthy static unsigned int pll1_div;
2751ce3068SPhil Edworthy 
2851ce3068SPhil Edworthy /* Fixed 32 KHz root clock for RTC */
2951ce3068SPhil Edworthy static struct clk r_clk = {
3051ce3068SPhil Edworthy 	.rate           = 32768,
3151ce3068SPhil Edworthy };
3251ce3068SPhil Edworthy 
3351ce3068SPhil Edworthy /*
3451ce3068SPhil Edworthy  * Default rate for the root input clock, reset this with clk_set_rate()
3551ce3068SPhil Edworthy  * from the platform code.
3651ce3068SPhil Edworthy  */
3751ce3068SPhil Edworthy static struct clk extal_clk = {
3851ce3068SPhil Edworthy 	.rate		= 18000000,
3951ce3068SPhil Edworthy };
4051ce3068SPhil Edworthy 
pll_recalc(struct clk * clk)4151ce3068SPhil Edworthy static unsigned long pll_recalc(struct clk *clk)
4251ce3068SPhil Edworthy {
4351ce3068SPhil Edworthy 	unsigned long rate = clk->parent->rate / pll1_div;
4451ce3068SPhil Edworthy 	return rate * pll1rate[(__raw_readw(FRQCR) >> 8) & 1];
4551ce3068SPhil Edworthy }
4651ce3068SPhil Edworthy 
4751ce3068SPhil Edworthy static struct sh_clk_ops pll_clk_ops = {
4851ce3068SPhil Edworthy 	.recalc		= pll_recalc,
4951ce3068SPhil Edworthy };
5051ce3068SPhil Edworthy 
5151ce3068SPhil Edworthy static struct clk pll_clk = {
5251ce3068SPhil Edworthy 	.ops		= &pll_clk_ops,
5351ce3068SPhil Edworthy 	.parent		= &extal_clk,
5451ce3068SPhil Edworthy 	.flags		= CLK_ENABLE_ON_INIT,
5551ce3068SPhil Edworthy };
5651ce3068SPhil Edworthy 
5751ce3068SPhil Edworthy struct clk *main_clks[] = {
5851ce3068SPhil Edworthy 	&r_clk,
5951ce3068SPhil Edworthy 	&extal_clk,
6051ce3068SPhil Edworthy 	&pll_clk,
6151ce3068SPhil Edworthy };
6251ce3068SPhil Edworthy 
6351ce3068SPhil Edworthy static int div2[] = { 1, 2, 3, 4, 6, 8, 12 };
6451ce3068SPhil Edworthy 
6551ce3068SPhil Edworthy static struct clk_div_mult_table div4_div_mult_table = {
6651ce3068SPhil Edworthy 	.divisors = div2,
6751ce3068SPhil Edworthy 	.nr_divisors = ARRAY_SIZE(div2),
6851ce3068SPhil Edworthy };
6951ce3068SPhil Edworthy 
7051ce3068SPhil Edworthy static struct clk_div4_table div4_table = {
7151ce3068SPhil Edworthy 	.div_mult_table = &div4_div_mult_table,
7251ce3068SPhil Edworthy };
7351ce3068SPhil Edworthy 
7451ce3068SPhil Edworthy enum { DIV4_I, DIV4_P,
7551ce3068SPhil Edworthy        DIV4_NR };
7651ce3068SPhil Edworthy 
7751ce3068SPhil Edworthy #define DIV4(_reg, _bit, _mask, _flags) \
7851ce3068SPhil Edworthy   SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
7951ce3068SPhil Edworthy 
8051ce3068SPhil Edworthy /* The mask field specifies the div2 entries that are valid */
8151ce3068SPhil Edworthy struct clk div4_clks[DIV4_NR] = {
8251ce3068SPhil Edworthy 	[DIV4_I] = DIV4(FRQCR, 4, 0x7,  CLK_ENABLE_REG_16BIT
8351ce3068SPhil Edworthy 					| CLK_ENABLE_ON_INIT),
8451ce3068SPhil Edworthy 	[DIV4_P] = DIV4(FRQCR, 0, 0x78, CLK_ENABLE_REG_16BIT),
8551ce3068SPhil Edworthy };
8651ce3068SPhil Edworthy 
8751ce3068SPhil Edworthy enum {	MSTP77, MSTP74, MSTP72,
8851ce3068SPhil Edworthy 	MSTP60,
8951ce3068SPhil Edworthy 	MSTP35, MSTP34, MSTP33, MSTP32, MSTP30,
9051ce3068SPhil Edworthy 	MSTP_NR };
9151ce3068SPhil Edworthy 
9251ce3068SPhil Edworthy static struct clk mstp_clks[MSTP_NR] = {
9351ce3068SPhil Edworthy 	[MSTP77] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR7, 7, 0), /* SCIF */
9451ce3068SPhil Edworthy 	[MSTP74] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR7, 4, 0), /* VDC */
9551ce3068SPhil Edworthy 	[MSTP72] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR7, 2, 0), /* CMT */
9651ce3068SPhil Edworthy 	[MSTP60] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR6, 0, 0), /* USB */
9751ce3068SPhil Edworthy 	[MSTP35] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 6, 0), /* MTU2 */
9851ce3068SPhil Edworthy 	[MSTP34] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 4, 0), /* SDHI0 */
9951ce3068SPhil Edworthy 	[MSTP33] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 3, 0), /* SDHI1 */
10051ce3068SPhil Edworthy 	[MSTP32] = SH_CLK_MSTP8(&div4_clks[DIV4_P], STBCR3, 2, 0), /* ADC */
10151ce3068SPhil Edworthy 	[MSTP30] = SH_CLK_MSTP8(&r_clk, STBCR3, 0, 0),	/* RTC */
10251ce3068SPhil Edworthy };
10351ce3068SPhil Edworthy 
10451ce3068SPhil Edworthy static struct clk_lookup lookups[] = {
10551ce3068SPhil Edworthy 	/* main clocks */
10651ce3068SPhil Edworthy 	CLKDEV_CON_ID("rclk", &r_clk),
10751ce3068SPhil Edworthy 	CLKDEV_CON_ID("extal", &extal_clk),
10851ce3068SPhil Edworthy 	CLKDEV_CON_ID("pll_clk", &pll_clk),
10951ce3068SPhil Edworthy 
11051ce3068SPhil Edworthy 	/* DIV4 clocks */
11151ce3068SPhil Edworthy 	CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),
11251ce3068SPhil Edworthy 	CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),
11351ce3068SPhil Edworthy 
11451ce3068SPhil Edworthy 	/* MSTP clocks */
115fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.0", &mstp_clks[MSTP77]),
116fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.1", &mstp_clks[MSTP77]),
117fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.2", &mstp_clks[MSTP77]),
118fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.3", &mstp_clks[MSTP77]),
119fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.4", &mstp_clks[MSTP77]),
120fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.5", &mstp_clks[MSTP77]),
121fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.6", &mstp_clks[MSTP77]),
122fa3d39bfSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-sci.7", &mstp_clks[MSTP77]),
12351ce3068SPhil Edworthy 	CLKDEV_CON_ID("vdc3", &mstp_clks[MSTP74]),
1249b17e48cSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-cmt-16.0", &mstp_clks[MSTP72]),
12551ce3068SPhil Edworthy 	CLKDEV_CON_ID("usb0", &mstp_clks[MSTP60]),
1265204601cSLaurent Pinchart 	CLKDEV_ICK_ID("fck", "sh-mtu2", &mstp_clks[MSTP35]),
12751ce3068SPhil Edworthy 	CLKDEV_CON_ID("sdhi0", &mstp_clks[MSTP34]),
12851ce3068SPhil Edworthy 	CLKDEV_CON_ID("sdhi1", &mstp_clks[MSTP33]),
12951ce3068SPhil Edworthy 	CLKDEV_CON_ID("adc0", &mstp_clks[MSTP32]),
13051ce3068SPhil Edworthy 	CLKDEV_CON_ID("rtc0", &mstp_clks[MSTP30]),
13151ce3068SPhil Edworthy };
13251ce3068SPhil Edworthy 
arch_clk_init(void)13351ce3068SPhil Edworthy int __init arch_clk_init(void)
13451ce3068SPhil Edworthy {
13551ce3068SPhil Edworthy 	int k, ret = 0;
13651ce3068SPhil Edworthy 
13751ce3068SPhil Edworthy 	if (test_mode_pin(MODE_PIN0)) {
13851ce3068SPhil Edworthy 		if (test_mode_pin(MODE_PIN1))
13951ce3068SPhil Edworthy 			pll1_div = 3;
14051ce3068SPhil Edworthy 		else
14151ce3068SPhil Edworthy 			pll1_div = 4;
14251ce3068SPhil Edworthy 	} else
14351ce3068SPhil Edworthy 		pll1_div = 1;
14451ce3068SPhil Edworthy 
14551ce3068SPhil Edworthy 	for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
14651ce3068SPhil Edworthy 		ret = clk_register(main_clks[k]);
14751ce3068SPhil Edworthy 
14851ce3068SPhil Edworthy 	clkdev_add_table(lookups, ARRAY_SIZE(lookups));
14951ce3068SPhil Edworthy 
15051ce3068SPhil Edworthy 	if (!ret)
15151ce3068SPhil Edworthy 		ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
15251ce3068SPhil Edworthy 
15351ce3068SPhil Edworthy 	if (!ret)
15451ce3068SPhil Edworthy 		ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
15551ce3068SPhil Edworthy 
15651ce3068SPhil Edworthy 	return ret;
15751ce3068SPhil Edworthy }
158