xref: /openbmc/linux/arch/s390/kernel/entry.S (revision 3b27d139)
1/*
2 *    S390 low-level entry points.
3 *
4 *    Copyright IBM Corp. 1999, 2012
5 *    Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
6 *		 Hartmut Penner (hp@de.ibm.com),
7 *		 Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
8 *		 Heiko Carstens <heiko.carstens@de.ibm.com>
9 */
10
11#include <linux/init.h>
12#include <linux/linkage.h>
13#include <asm/processor.h>
14#include <asm/cache.h>
15#include <asm/errno.h>
16#include <asm/ptrace.h>
17#include <asm/thread_info.h>
18#include <asm/asm-offsets.h>
19#include <asm/unistd.h>
20#include <asm/page.h>
21#include <asm/sigp.h>
22#include <asm/irq.h>
23#include <asm/fpu-internal.h>
24#include <asm/vx-insn.h>
25
26__PT_R0      =	__PT_GPRS
27__PT_R1      =	__PT_GPRS + 8
28__PT_R2      =	__PT_GPRS + 16
29__PT_R3      =	__PT_GPRS + 24
30__PT_R4      =	__PT_GPRS + 32
31__PT_R5      =	__PT_GPRS + 40
32__PT_R6      =	__PT_GPRS + 48
33__PT_R7      =	__PT_GPRS + 56
34__PT_R8      =	__PT_GPRS + 64
35__PT_R9      =	__PT_GPRS + 72
36__PT_R10     =	__PT_GPRS + 80
37__PT_R11     =	__PT_GPRS + 88
38__PT_R12     =	__PT_GPRS + 96
39__PT_R13     =	__PT_GPRS + 104
40__PT_R14     =	__PT_GPRS + 112
41__PT_R15     =	__PT_GPRS + 120
42
43STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
44STACK_SIZE  = 1 << STACK_SHIFT
45STACK_INIT = STACK_SIZE - STACK_FRAME_OVERHEAD - __PT_SIZE
46
47_TIF_WORK	= (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
48		   _TIF_UPROBE)
49_TIF_TRACE	= (_TIF_SYSCALL_TRACE | _TIF_SYSCALL_AUDIT | _TIF_SECCOMP | \
50		   _TIF_SYSCALL_TRACEPOINT)
51_CIF_WORK	= (_CIF_MCCK_PENDING | _CIF_ASCE | _CIF_FPU)
52_PIF_WORK	= (_PIF_PER_TRAP)
53
54#define BASED(name) name-cleanup_critical(%r13)
55
56	.macro	TRACE_IRQS_ON
57#ifdef CONFIG_TRACE_IRQFLAGS
58	basr	%r2,%r0
59	brasl	%r14,trace_hardirqs_on_caller
60#endif
61	.endm
62
63	.macro	TRACE_IRQS_OFF
64#ifdef CONFIG_TRACE_IRQFLAGS
65	basr	%r2,%r0
66	brasl	%r14,trace_hardirqs_off_caller
67#endif
68	.endm
69
70	.macro	LOCKDEP_SYS_EXIT
71#ifdef CONFIG_LOCKDEP
72	tm	__PT_PSW+1(%r11),0x01	# returning to user ?
73	jz	.+10
74	brasl	%r14,lockdep_sys_exit
75#endif
76	.endm
77
78	.macro	CHECK_STACK stacksize,savearea
79#ifdef CONFIG_CHECK_STACK
80	tml	%r15,\stacksize - CONFIG_STACK_GUARD
81	lghi	%r14,\savearea
82	jz	stack_overflow
83#endif
84	.endm
85
86	.macro	SWITCH_ASYNC savearea,timer
87	tmhh	%r8,0x0001		# interrupting from user ?
88	jnz	1f
89	lgr	%r14,%r9
90	slg	%r14,BASED(.Lcritical_start)
91	clg	%r14,BASED(.Lcritical_length)
92	jhe	0f
93	lghi	%r11,\savearea		# inside critical section, do cleanup
94	brasl	%r14,cleanup_critical
95	tmhh	%r8,0x0001		# retest problem state after cleanup
96	jnz	1f
970:	lg	%r14,__LC_ASYNC_STACK	# are we already on the async stack?
98	slgr	%r14,%r15
99	srag	%r14,%r14,STACK_SHIFT
100	jnz	2f
101	CHECK_STACK 1<<STACK_SHIFT,\savearea
102	aghi	%r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
103	j	3f
1041:	LAST_BREAK %r14
105	UPDATE_VTIME %r14,%r15,\timer
1062:	lg	%r15,__LC_ASYNC_STACK	# load async stack
1073:	la	%r11,STACK_FRAME_OVERHEAD(%r15)
108	.endm
109
110	.macro UPDATE_VTIME w1,w2,enter_timer
111	lg	\w1,__LC_EXIT_TIMER
112	lg	\w2,__LC_LAST_UPDATE_TIMER
113	slg	\w1,\enter_timer
114	slg	\w2,__LC_EXIT_TIMER
115	alg	\w1,__LC_USER_TIMER
116	alg	\w2,__LC_SYSTEM_TIMER
117	stg	\w1,__LC_USER_TIMER
118	stg	\w2,__LC_SYSTEM_TIMER
119	mvc	__LC_LAST_UPDATE_TIMER(8),\enter_timer
120	.endm
121
122	.macro	LAST_BREAK scratch
123	srag	\scratch,%r10,23
124	jz	.+10
125	stg	%r10,__TI_last_break(%r12)
126	.endm
127
128	.macro REENABLE_IRQS
129	stg	%r8,__LC_RETURN_PSW
130	ni	__LC_RETURN_PSW,0xbf
131	ssm	__LC_RETURN_PSW
132	.endm
133
134	.macro STCK savearea
135#ifdef CONFIG_HAVE_MARCH_Z9_109_FEATURES
136	.insn	s,0xb27c0000,\savearea		# store clock fast
137#else
138	.insn	s,0xb2050000,\savearea		# store clock
139#endif
140	.endm
141
142	.section .kprobes.text, "ax"
143
144/*
145 * Scheduler resume function, called by switch_to
146 *  gpr2 = (task_struct *) prev
147 *  gpr3 = (task_struct *) next
148 * Returns:
149 *  gpr2 = prev
150 */
151ENTRY(__switch_to)
152	stmg	%r6,%r15,__SF_GPRS(%r15)	# store gprs of prev task
153	lgr	%r1,%r2
154	aghi	%r1,__TASK_thread		# thread_struct of prev task
155	lg	%r4,__TASK_thread_info(%r2)	# get thread_info of prev
156	lg	%r5,__TASK_thread_info(%r3)	# get thread_info of next
157	stg	%r15,__THREAD_ksp(%r1)		# store kernel stack of prev
158	lgr	%r1,%r3
159	aghi	%r1,__TASK_thread		# thread_struct of next task
160	lgr	%r15,%r5
161	aghi	%r15,STACK_INIT			# end of kernel stack of next
162	stg	%r3,__LC_CURRENT		# store task struct of next
163	stg	%r5,__LC_THREAD_INFO		# store thread info of next
164	stg	%r15,__LC_KERNEL_STACK		# store end of kernel stack
165	lg	%r15,__THREAD_ksp(%r1)		# load kernel stack of next
166	lctl	%c4,%c4,__TASK_pid(%r3)		# load pid to control reg. 4
167	mvc	__LC_CURRENT_PID+4(4,%r0),__TASK_pid(%r3) # store pid of next
168	lmg	%r6,%r15,__SF_GPRS(%r15)	# load gprs of next task
169	br	%r14
170
171.L__critical_start:
172
173#if IS_ENABLED(CONFIG_KVM)
174/*
175 * sie64a calling convention:
176 * %r2 pointer to sie control block
177 * %r3 guest register save area
178 */
179ENTRY(sie64a)
180	stmg	%r6,%r14,__SF_GPRS(%r15)	# save kernel registers
181	stg	%r2,__SF_EMPTY(%r15)		# save control block pointer
182	stg	%r3,__SF_EMPTY+8(%r15)		# save guest register save area
183	xc	__SF_EMPTY+16(16,%r15),__SF_EMPTY+16(%r15) # host id & reason
184	tm	__LC_CPU_FLAGS+7,_CIF_FPU	# load guest fp/vx registers ?
185	jno	.Lsie_load_guest_gprs
186	brasl	%r14,load_fpu_regs		# load guest fp/vx regs
187.Lsie_load_guest_gprs:
188	lmg	%r0,%r13,0(%r3)			# load guest gprs 0-13
189	lg	%r14,__LC_GMAP			# get gmap pointer
190	ltgr	%r14,%r14
191	jz	.Lsie_gmap
192	lctlg	%c1,%c1,__GMAP_ASCE(%r14)	# load primary asce
193.Lsie_gmap:
194	lg	%r14,__SF_EMPTY(%r15)		# get control block pointer
195	oi	__SIE_PROG0C+3(%r14),1		# we are going into SIE now
196	tm	__SIE_PROG20+3(%r14),3		# last exit...
197	jnz	.Lsie_skip
198	tm	__LC_CPU_FLAGS+7,_CIF_FPU
199	jo	.Lsie_skip			# exit if fp/vx regs changed
200	tm	__LC_MACHINE_FLAGS+6,0x20	# MACHINE_FLAG_LPP
201	jz	.Lsie_enter
202	.insn	s,0xb2800000,__LC_CURRENT_PID	# set guest id to pid
203.Lsie_enter:
204	sie	0(%r14)
205	tm	__LC_MACHINE_FLAGS+6,0x20	# MACHINE_FLAG_LPP
206	jz	.Lsie_skip
207	.insn	s,0xb2800000,__SF_EMPTY+16(%r15)# set host id
208.Lsie_skip:
209	ni	__SIE_PROG0C+3(%r14),0xfe	# no longer in SIE
210	lctlg	%c1,%c1,__LC_USER_ASCE		# load primary asce
211.Lsie_done:
212# some program checks are suppressing. C code (e.g. do_protection_exception)
213# will rewind the PSW by the ILC, which is 4 bytes in case of SIE. Other
214# instructions between sie64a and .Lsie_done should not cause program
215# interrupts. So lets use a nop (47 00 00 00) as a landing pad.
216# See also .Lcleanup_sie
217.Lrewind_pad:
218	nop	0
219	.globl sie_exit
220sie_exit:
221	lg	%r14,__SF_EMPTY+8(%r15)		# load guest register save area
222	stmg	%r0,%r13,0(%r14)		# save guest gprs 0-13
223	lmg	%r6,%r14,__SF_GPRS(%r15)	# restore kernel registers
224	lg	%r2,__SF_EMPTY+24(%r15)		# return exit reason code
225	br	%r14
226.Lsie_fault:
227	lghi	%r14,-EFAULT
228	stg	%r14,__SF_EMPTY+24(%r15)	# set exit reason code
229	j	sie_exit
230
231	EX_TABLE(.Lrewind_pad,.Lsie_fault)
232	EX_TABLE(sie_exit,.Lsie_fault)
233#endif
234
235/*
236 * SVC interrupt handler routine. System calls are synchronous events and
237 * are executed with interrupts enabled.
238 */
239
240ENTRY(system_call)
241	stpt	__LC_SYNC_ENTER_TIMER
242.Lsysc_stmg:
243	stmg	%r8,%r15,__LC_SAVE_AREA_SYNC
244	lg	%r10,__LC_LAST_BREAK
245	lg	%r12,__LC_THREAD_INFO
246	lghi	%r14,_PIF_SYSCALL
247.Lsysc_per:
248	lg	%r15,__LC_KERNEL_STACK
249	la	%r11,STACK_FRAME_OVERHEAD(%r15)	# pointer to pt_regs
250	LAST_BREAK %r13
251.Lsysc_vtime:
252	UPDATE_VTIME %r10,%r13,__LC_SYNC_ENTER_TIMER
253	stmg	%r0,%r7,__PT_R0(%r11)
254	mvc	__PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
255	mvc	__PT_PSW(16,%r11),__LC_SVC_OLD_PSW
256	mvc	__PT_INT_CODE(4,%r11),__LC_SVC_ILC
257	stg	%r14,__PT_FLAGS(%r11)
258.Lsysc_do_svc:
259	lg	%r10,__TI_sysc_table(%r12)	# address of system call table
260	llgh	%r8,__PT_INT_CODE+2(%r11)
261	slag	%r8,%r8,2			# shift and test for svc 0
262	jnz	.Lsysc_nr_ok
263	# svc 0: system call number in %r1
264	llgfr	%r1,%r1				# clear high word in r1
265	cghi	%r1,NR_syscalls
266	jnl	.Lsysc_nr_ok
267	sth	%r1,__PT_INT_CODE+2(%r11)
268	slag	%r8,%r1,2
269.Lsysc_nr_ok:
270	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
271	stg	%r2,__PT_ORIG_GPR2(%r11)
272	stg	%r7,STACK_FRAME_OVERHEAD(%r15)
273	lgf	%r9,0(%r8,%r10)			# get system call add.
274	tm	__TI_flags+7(%r12),_TIF_TRACE
275	jnz	.Lsysc_tracesys
276	basr	%r14,%r9			# call sys_xxxx
277	stg	%r2,__PT_R2(%r11)		# store return value
278
279.Lsysc_return:
280	LOCKDEP_SYS_EXIT
281.Lsysc_tif:
282	tm	__PT_FLAGS+7(%r11),_PIF_WORK
283	jnz	.Lsysc_work
284	tm	__TI_flags+7(%r12),_TIF_WORK
285	jnz	.Lsysc_work			# check for work
286	tm	__LC_CPU_FLAGS+7,_CIF_WORK
287	jnz	.Lsysc_work
288.Lsysc_restore:
289	lg	%r14,__LC_VDSO_PER_CPU
290	lmg	%r0,%r10,__PT_R0(%r11)
291	mvc	__LC_RETURN_PSW(16),__PT_PSW(%r11)
292	stpt	__LC_EXIT_TIMER
293	mvc	__VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
294	lmg	%r11,%r15,__PT_R11(%r11)
295	lpswe	__LC_RETURN_PSW
296.Lsysc_done:
297
298#
299# One of the work bits is on. Find out which one.
300#
301.Lsysc_work:
302	tm	__LC_CPU_FLAGS+7,_CIF_MCCK_PENDING
303	jo	.Lsysc_mcck_pending
304	tm	__TI_flags+7(%r12),_TIF_NEED_RESCHED
305	jo	.Lsysc_reschedule
306#ifdef CONFIG_UPROBES
307	tm	__TI_flags+7(%r12),_TIF_UPROBE
308	jo	.Lsysc_uprobe_notify
309#endif
310	tm	__PT_FLAGS+7(%r11),_PIF_PER_TRAP
311	jo	.Lsysc_singlestep
312	tm	__TI_flags+7(%r12),_TIF_SIGPENDING
313	jo	.Lsysc_sigpending
314	tm	__TI_flags+7(%r12),_TIF_NOTIFY_RESUME
315	jo	.Lsysc_notify_resume
316	tm	__LC_CPU_FLAGS+7,_CIF_FPU
317	jo	.Lsysc_vxrs
318	tm	__LC_CPU_FLAGS+7,_CIF_ASCE
319	jo	.Lsysc_uaccess
320	j	.Lsysc_return		# beware of critical section cleanup
321
322#
323# _TIF_NEED_RESCHED is set, call schedule
324#
325.Lsysc_reschedule:
326	larl	%r14,.Lsysc_return
327	jg	schedule
328
329#
330# _CIF_MCCK_PENDING is set, call handler
331#
332.Lsysc_mcck_pending:
333	larl	%r14,.Lsysc_return
334	jg	s390_handle_mcck	# TIF bit will be cleared by handler
335
336#
337# _CIF_ASCE is set, load user space asce
338#
339.Lsysc_uaccess:
340	ni	__LC_CPU_FLAGS+7,255-_CIF_ASCE
341	lctlg	%c1,%c1,__LC_USER_ASCE		# load primary asce
342	j	.Lsysc_return
343
344#
345# CIF_FPU is set, restore floating-point controls and floating-point registers.
346#
347.Lsysc_vxrs:
348	larl	%r14,.Lsysc_return
349	jg	load_fpu_regs
350
351#
352# _TIF_SIGPENDING is set, call do_signal
353#
354.Lsysc_sigpending:
355	lgr	%r2,%r11		# pass pointer to pt_regs
356	brasl	%r14,do_signal
357	tm	__PT_FLAGS+7(%r11),_PIF_SYSCALL
358	jno	.Lsysc_return
359	lmg	%r2,%r7,__PT_R2(%r11)	# load svc arguments
360	lg	%r10,__TI_sysc_table(%r12)	# address of system call table
361	lghi	%r8,0			# svc 0 returns -ENOSYS
362	llgh	%r1,__PT_INT_CODE+2(%r11)	# load new svc number
363	cghi	%r1,NR_syscalls
364	jnl	.Lsysc_nr_ok		# invalid svc number -> do svc 0
365	slag	%r8,%r1,2
366	j	.Lsysc_nr_ok		# restart svc
367
368#
369# _TIF_NOTIFY_RESUME is set, call do_notify_resume
370#
371.Lsysc_notify_resume:
372	lgr	%r2,%r11		# pass pointer to pt_regs
373	larl	%r14,.Lsysc_return
374	jg	do_notify_resume
375
376#
377# _TIF_UPROBE is set, call uprobe_notify_resume
378#
379#ifdef CONFIG_UPROBES
380.Lsysc_uprobe_notify:
381	lgr	%r2,%r11		# pass pointer to pt_regs
382	larl	%r14,.Lsysc_return
383	jg	uprobe_notify_resume
384#endif
385
386#
387# _PIF_PER_TRAP is set, call do_per_trap
388#
389.Lsysc_singlestep:
390	ni	__PT_FLAGS+7(%r11),255-_PIF_PER_TRAP
391	lgr	%r2,%r11		# pass pointer to pt_regs
392	larl	%r14,.Lsysc_return
393	jg	do_per_trap
394
395#
396# call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
397# and after the system call
398#
399.Lsysc_tracesys:
400	lgr	%r2,%r11		# pass pointer to pt_regs
401	la	%r3,0
402	llgh	%r0,__PT_INT_CODE+2(%r11)
403	stg	%r0,__PT_R2(%r11)
404	brasl	%r14,do_syscall_trace_enter
405	lghi	%r0,NR_syscalls
406	clgr	%r0,%r2
407	jnh	.Lsysc_tracenogo
408	sllg	%r8,%r2,2
409	lgf	%r9,0(%r8,%r10)
410.Lsysc_tracego:
411	lmg	%r3,%r7,__PT_R3(%r11)
412	stg	%r7,STACK_FRAME_OVERHEAD(%r15)
413	lg	%r2,__PT_ORIG_GPR2(%r11)
414	basr	%r14,%r9		# call sys_xxx
415	stg	%r2,__PT_R2(%r11)	# store return value
416.Lsysc_tracenogo:
417	tm	__TI_flags+7(%r12),_TIF_TRACE
418	jz	.Lsysc_return
419	lgr	%r2,%r11		# pass pointer to pt_regs
420	larl	%r14,.Lsysc_return
421	jg	do_syscall_trace_exit
422
423#
424# a new process exits the kernel with ret_from_fork
425#
426ENTRY(ret_from_fork)
427	la	%r11,STACK_FRAME_OVERHEAD(%r15)
428	lg	%r12,__LC_THREAD_INFO
429	brasl	%r14,schedule_tail
430	TRACE_IRQS_ON
431	ssm	__LC_SVC_NEW_PSW	# reenable interrupts
432	tm	__PT_PSW+1(%r11),0x01	# forking a kernel thread ?
433	jne	.Lsysc_tracenogo
434	# it's a kernel thread
435	lmg	%r9,%r10,__PT_R9(%r11)	# load gprs
436ENTRY(kernel_thread_starter)
437	la	%r2,0(%r10)
438	basr	%r14,%r9
439	j	.Lsysc_tracenogo
440
441/*
442 * Program check handler routine
443 */
444
445ENTRY(pgm_check_handler)
446	stpt	__LC_SYNC_ENTER_TIMER
447	stmg	%r8,%r15,__LC_SAVE_AREA_SYNC
448	lg	%r10,__LC_LAST_BREAK
449	lg	%r12,__LC_THREAD_INFO
450	larl	%r13,cleanup_critical
451	lmg	%r8,%r9,__LC_PGM_OLD_PSW
452	tmhh	%r8,0x0001		# test problem state bit
453	jnz	2f			# -> fault in user space
454#if IS_ENABLED(CONFIG_KVM)
455	# cleanup critical section for sie64a
456	lgr	%r14,%r9
457	slg	%r14,BASED(.Lsie_critical_start)
458	clg	%r14,BASED(.Lsie_critical_length)
459	jhe	0f
460	brasl	%r14,.Lcleanup_sie
461#endif
4620:	tmhh	%r8,0x4000		# PER bit set in old PSW ?
463	jnz	1f			# -> enabled, can't be a double fault
464	tm	__LC_PGM_ILC+3,0x80	# check for per exception
465	jnz	.Lpgm_svcper		# -> single stepped svc
4661:	CHECK_STACK STACK_SIZE,__LC_SAVE_AREA_SYNC
467	aghi	%r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
468	j	3f
4692:	LAST_BREAK %r14
470	UPDATE_VTIME %r14,%r15,__LC_SYNC_ENTER_TIMER
471	lg	%r15,__LC_KERNEL_STACK
472	lg	%r14,__TI_task(%r12)
473	aghi	%r14,__TASK_thread	# pointer to thread_struct
474	lghi	%r13,__LC_PGM_TDB
475	tm	__LC_PGM_ILC+2,0x02	# check for transaction abort
476	jz	3f
477	mvc	__THREAD_trap_tdb(256,%r14),0(%r13)
4783:	la	%r11,STACK_FRAME_OVERHEAD(%r15)
479	stmg	%r0,%r7,__PT_R0(%r11)
480	mvc	__PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
481	stmg	%r8,%r9,__PT_PSW(%r11)
482	mvc	__PT_INT_CODE(4,%r11),__LC_PGM_ILC
483	mvc	__PT_INT_PARM_LONG(8,%r11),__LC_TRANS_EXC_CODE
484	xc	__PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
485	stg	%r10,__PT_ARGS(%r11)
486	tm	__LC_PGM_ILC+3,0x80	# check for per exception
487	jz	4f
488	tmhh	%r8,0x0001		# kernel per event ?
489	jz	.Lpgm_kprobe
490	oi	__PT_FLAGS+7(%r11),_PIF_PER_TRAP
491	mvc	__THREAD_per_address(8,%r14),__LC_PER_ADDRESS
492	mvc	__THREAD_per_cause(2,%r14),__LC_PER_CODE
493	mvc	__THREAD_per_paid(1,%r14),__LC_PER_ACCESS_ID
4944:	REENABLE_IRQS
495	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
496	larl	%r1,pgm_check_table
497	llgh	%r10,__PT_INT_CODE+2(%r11)
498	nill	%r10,0x007f
499	sll	%r10,2
500	je	.Lpgm_return
501	lgf	%r1,0(%r10,%r1)		# load address of handler routine
502	lgr	%r2,%r11		# pass pointer to pt_regs
503	basr	%r14,%r1		# branch to interrupt-handler
504.Lpgm_return:
505	LOCKDEP_SYS_EXIT
506	tm	__PT_PSW+1(%r11),0x01	# returning to user ?
507	jno	.Lsysc_restore
508	j	.Lsysc_tif
509
510#
511# PER event in supervisor state, must be kprobes
512#
513.Lpgm_kprobe:
514	REENABLE_IRQS
515	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
516	lgr	%r2,%r11		# pass pointer to pt_regs
517	brasl	%r14,do_per_trap
518	j	.Lpgm_return
519
520#
521# single stepped system call
522#
523.Lpgm_svcper:
524	mvc	__LC_RETURN_PSW(8),__LC_SVC_NEW_PSW
525	larl	%r14,.Lsysc_per
526	stg	%r14,__LC_RETURN_PSW+8
527	lghi	%r14,_PIF_SYSCALL | _PIF_PER_TRAP
528	lpswe	__LC_RETURN_PSW		# branch to .Lsysc_per and enable irqs
529
530/*
531 * IO interrupt handler routine
532 */
533ENTRY(io_int_handler)
534	STCK	__LC_INT_CLOCK
535	stpt	__LC_ASYNC_ENTER_TIMER
536	stmg	%r8,%r15,__LC_SAVE_AREA_ASYNC
537	lg	%r10,__LC_LAST_BREAK
538	lg	%r12,__LC_THREAD_INFO
539	larl	%r13,cleanup_critical
540	lmg	%r8,%r9,__LC_IO_OLD_PSW
541	SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
542	stmg	%r0,%r7,__PT_R0(%r11)
543	mvc	__PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
544	stmg	%r8,%r9,__PT_PSW(%r11)
545	mvc	__PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
546	xc	__PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
547	TRACE_IRQS_OFF
548	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
549.Lio_loop:
550	lgr	%r2,%r11		# pass pointer to pt_regs
551	lghi	%r3,IO_INTERRUPT
552	tm	__PT_INT_CODE+8(%r11),0x80	# adapter interrupt ?
553	jz	.Lio_call
554	lghi	%r3,THIN_INTERRUPT
555.Lio_call:
556	brasl	%r14,do_IRQ
557	tm	__LC_MACHINE_FLAGS+6,0x10	# MACHINE_FLAG_LPAR
558	jz	.Lio_return
559	tpi	0
560	jz	.Lio_return
561	mvc	__PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
562	j	.Lio_loop
563.Lio_return:
564	LOCKDEP_SYS_EXIT
565	TRACE_IRQS_ON
566.Lio_tif:
567	tm	__TI_flags+7(%r12),_TIF_WORK
568	jnz	.Lio_work		# there is work to do (signals etc.)
569	tm	__LC_CPU_FLAGS+7,_CIF_WORK
570	jnz	.Lio_work
571.Lio_restore:
572	lg	%r14,__LC_VDSO_PER_CPU
573	lmg	%r0,%r10,__PT_R0(%r11)
574	mvc	__LC_RETURN_PSW(16),__PT_PSW(%r11)
575	stpt	__LC_EXIT_TIMER
576	mvc	__VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
577	lmg	%r11,%r15,__PT_R11(%r11)
578	lpswe	__LC_RETURN_PSW
579.Lio_done:
580
581#
582# There is work todo, find out in which context we have been interrupted:
583# 1) if we return to user space we can do all _TIF_WORK work
584# 2) if we return to kernel code and kvm is enabled check if we need to
585#    modify the psw to leave SIE
586# 3) if we return to kernel code and preemptive scheduling is enabled check
587#    the preemption counter and if it is zero call preempt_schedule_irq
588# Before any work can be done, a switch to the kernel stack is required.
589#
590.Lio_work:
591	tm	__PT_PSW+1(%r11),0x01	# returning to user ?
592	jo	.Lio_work_user		# yes -> do resched & signal
593#ifdef CONFIG_PREEMPT
594	# check for preemptive scheduling
595	icm	%r0,15,__TI_precount(%r12)
596	jnz	.Lio_restore		# preemption is disabled
597	tm	__TI_flags+7(%r12),_TIF_NEED_RESCHED
598	jno	.Lio_restore
599	# switch to kernel stack
600	lg	%r1,__PT_R15(%r11)
601	aghi	%r1,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
602	mvc	STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
603	xc	__SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
604	la	%r11,STACK_FRAME_OVERHEAD(%r1)
605	lgr	%r15,%r1
606	# TRACE_IRQS_ON already done at .Lio_return, call
607	# TRACE_IRQS_OFF to keep things symmetrical
608	TRACE_IRQS_OFF
609	brasl	%r14,preempt_schedule_irq
610	j	.Lio_return
611#else
612	j	.Lio_restore
613#endif
614
615#
616# Need to do work before returning to userspace, switch to kernel stack
617#
618.Lio_work_user:
619	lg	%r1,__LC_KERNEL_STACK
620	mvc	STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
621	xc	__SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
622	la	%r11,STACK_FRAME_OVERHEAD(%r1)
623	lgr	%r15,%r1
624
625#
626# One of the work bits is on. Find out which one.
627#
628.Lio_work_tif:
629	tm	__LC_CPU_FLAGS+7,_CIF_MCCK_PENDING
630	jo	.Lio_mcck_pending
631	tm	__TI_flags+7(%r12),_TIF_NEED_RESCHED
632	jo	.Lio_reschedule
633	tm	__TI_flags+7(%r12),_TIF_SIGPENDING
634	jo	.Lio_sigpending
635	tm	__TI_flags+7(%r12),_TIF_NOTIFY_RESUME
636	jo	.Lio_notify_resume
637	tm	__LC_CPU_FLAGS+7,_CIF_FPU
638	jo	.Lio_vxrs
639	tm	__LC_CPU_FLAGS+7,_CIF_ASCE
640	jo	.Lio_uaccess
641	j	.Lio_return		# beware of critical section cleanup
642
643#
644# _CIF_MCCK_PENDING is set, call handler
645#
646.Lio_mcck_pending:
647	# TRACE_IRQS_ON already done at .Lio_return
648	brasl	%r14,s390_handle_mcck	# TIF bit will be cleared by handler
649	TRACE_IRQS_OFF
650	j	.Lio_return
651
652#
653# _CIF_ASCE is set, load user space asce
654#
655.Lio_uaccess:
656	ni	__LC_CPU_FLAGS+7,255-_CIF_ASCE
657	lctlg	%c1,%c1,__LC_USER_ASCE		# load primary asce
658	j	.Lio_return
659
660#
661# CIF_FPU is set, restore floating-point controls and floating-point registers.
662#
663.Lio_vxrs:
664	larl	%r14,.Lio_return
665	jg	load_fpu_regs
666
667#
668# _TIF_NEED_RESCHED is set, call schedule
669#
670.Lio_reschedule:
671	# TRACE_IRQS_ON already done at .Lio_return
672	ssm	__LC_SVC_NEW_PSW	# reenable interrupts
673	brasl	%r14,schedule		# call scheduler
674	ssm	__LC_PGM_NEW_PSW	# disable I/O and ext. interrupts
675	TRACE_IRQS_OFF
676	j	.Lio_return
677
678#
679# _TIF_SIGPENDING or is set, call do_signal
680#
681.Lio_sigpending:
682	# TRACE_IRQS_ON already done at .Lio_return
683	ssm	__LC_SVC_NEW_PSW	# reenable interrupts
684	lgr	%r2,%r11		# pass pointer to pt_regs
685	brasl	%r14,do_signal
686	ssm	__LC_PGM_NEW_PSW	# disable I/O and ext. interrupts
687	TRACE_IRQS_OFF
688	j	.Lio_return
689
690#
691# _TIF_NOTIFY_RESUME or is set, call do_notify_resume
692#
693.Lio_notify_resume:
694	# TRACE_IRQS_ON already done at .Lio_return
695	ssm	__LC_SVC_NEW_PSW	# reenable interrupts
696	lgr	%r2,%r11		# pass pointer to pt_regs
697	brasl	%r14,do_notify_resume
698	ssm	__LC_PGM_NEW_PSW	# disable I/O and ext. interrupts
699	TRACE_IRQS_OFF
700	j	.Lio_return
701
702/*
703 * External interrupt handler routine
704 */
705ENTRY(ext_int_handler)
706	STCK	__LC_INT_CLOCK
707	stpt	__LC_ASYNC_ENTER_TIMER
708	stmg	%r8,%r15,__LC_SAVE_AREA_ASYNC
709	lg	%r10,__LC_LAST_BREAK
710	lg	%r12,__LC_THREAD_INFO
711	larl	%r13,cleanup_critical
712	lmg	%r8,%r9,__LC_EXT_OLD_PSW
713	SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
714	stmg	%r0,%r7,__PT_R0(%r11)
715	mvc	__PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
716	stmg	%r8,%r9,__PT_PSW(%r11)
717	lghi	%r1,__LC_EXT_PARAMS2
718	mvc	__PT_INT_CODE(4,%r11),__LC_EXT_CPU_ADDR
719	mvc	__PT_INT_PARM(4,%r11),__LC_EXT_PARAMS
720	mvc	__PT_INT_PARM_LONG(8,%r11),0(%r1)
721	xc	__PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
722	TRACE_IRQS_OFF
723	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
724	lgr	%r2,%r11		# pass pointer to pt_regs
725	lghi	%r3,EXT_INTERRUPT
726	brasl	%r14,do_IRQ
727	j	.Lio_return
728
729/*
730 * Load idle PSW. The second "half" of this function is in .Lcleanup_idle.
731 */
732ENTRY(psw_idle)
733	stg	%r3,__SF_EMPTY(%r15)
734	larl	%r1,.Lpsw_idle_lpsw+4
735	stg	%r1,__SF_EMPTY+8(%r15)
736	STCK	__CLOCK_IDLE_ENTER(%r2)
737	stpt	__TIMER_IDLE_ENTER(%r2)
738.Lpsw_idle_lpsw:
739	lpswe	__SF_EMPTY(%r15)
740	br	%r14
741.Lpsw_idle_end:
742
743/* Store floating-point controls and floating-point or vector extension
744 * registers instead.  A critical section cleanup assures that the registers
745 * are stored even if interrupted for some other work.	The register %r2
746 * designates a struct fpu to store register contents.	If the specified
747 * structure does not contain a register save area, the register store is
748 * omitted (see also comments in arch_dup_task_struct()).
749 *
750 * The CIF_FPU flag is set in any case.  The CIF_FPU triggers a lazy restore
751 * of the register contents at system call or io return.
752 */
753ENTRY(save_fpu_regs)
754	lg	%r2,__LC_CURRENT
755	aghi	%r2,__TASK_thread
756	tm	__LC_CPU_FLAGS+7,_CIF_FPU
757	bor	%r14
758	stfpc	__THREAD_FPU_fpc(%r2)
759.Lsave_fpu_regs_fpc_end:
760	lg	%r3,__THREAD_FPU_regs(%r2)
761	ltgr	%r3,%r3
762	jz	.Lsave_fpu_regs_done	  # no save area -> set CIF_FPU
763	tm	__THREAD_FPU_flags+3(%r2),FPU_USE_VX
764	jz	.Lsave_fpu_regs_fp	  # no -> store FP regs
765.Lsave_fpu_regs_vx_low:
766	VSTM	%v0,%v15,0,%r3		  # vstm 0,15,0(3)
767.Lsave_fpu_regs_vx_high:
768	VSTM	%v16,%v31,256,%r3	  # vstm 16,31,256(3)
769	j	.Lsave_fpu_regs_done	  # -> set CIF_FPU flag
770.Lsave_fpu_regs_fp:
771	std	0,0(%r3)
772	std	1,8(%r3)
773	std	2,16(%r3)
774	std	3,24(%r3)
775	std	4,32(%r3)
776	std	5,40(%r3)
777	std	6,48(%r3)
778	std	7,56(%r3)
779	std	8,64(%r3)
780	std	9,72(%r3)
781	std	10,80(%r3)
782	std	11,88(%r3)
783	std	12,96(%r3)
784	std	13,104(%r3)
785	std	14,112(%r3)
786	std	15,120(%r3)
787.Lsave_fpu_regs_done:
788	oi	__LC_CPU_FLAGS+7,_CIF_FPU
789	br	%r14
790.Lsave_fpu_regs_end:
791
792/* Load floating-point controls and floating-point or vector extension
793 * registers.  A critical section cleanup assures that the register contents
794 * are loaded even if interrupted for some other work.	Depending on the saved
795 * FP/VX state, the vector-enablement control, CR0.46, is either set or cleared.
796 *
797 * There are special calling conventions to fit into sysc and io return work:
798 *	%r15:	<kernel stack>
799 * The function requires:
800 *	%r4 and __SF_EMPTY+32(%r15)
801 */
802load_fpu_regs:
803	lg	%r4,__LC_CURRENT
804	aghi	%r4,__TASK_thread
805	tm	__LC_CPU_FLAGS+7,_CIF_FPU
806	bnor	%r14
807	lfpc	__THREAD_FPU_fpc(%r4)
808	stctg	%c0,%c0,__SF_EMPTY+32(%r15)	# store CR0
809	tm	__THREAD_FPU_flags+3(%r4),FPU_USE_VX	# VX-enabled task ?
810	lg	%r4,__THREAD_FPU_regs(%r4)	# %r4 <- reg save area
811	jz	.Lload_fpu_regs_fp_ctl		# -> no VX, load FP regs
812.Lload_fpu_regs_vx_ctl:
813	tm	__SF_EMPTY+32+5(%r15),2		# test VX control
814	jo	.Lload_fpu_regs_vx
815	oi	__SF_EMPTY+32+5(%r15),2		# set VX control
816	lctlg	%c0,%c0,__SF_EMPTY+32(%r15)
817.Lload_fpu_regs_vx:
818	VLM	%v0,%v15,0,%r4
819.Lload_fpu_regs_vx_high:
820	VLM	%v16,%v31,256,%r4
821	j	.Lload_fpu_regs_done
822.Lload_fpu_regs_fp_ctl:
823	tm	__SF_EMPTY+32+5(%r15),2		# test VX control
824	jz	.Lload_fpu_regs_fp
825	ni	__SF_EMPTY+32+5(%r15),253	# clear VX control
826	lctlg	%c0,%c0,__SF_EMPTY+32(%r15)
827.Lload_fpu_regs_fp:
828	ld	0,0(%r4)
829	ld	1,8(%r4)
830	ld	2,16(%r4)
831	ld	3,24(%r4)
832	ld	4,32(%r4)
833	ld	5,40(%r4)
834	ld	6,48(%r4)
835	ld	7,56(%r4)
836	ld	8,64(%r4)
837	ld	9,72(%r4)
838	ld	10,80(%r4)
839	ld	11,88(%r4)
840	ld	12,96(%r4)
841	ld	13,104(%r4)
842	ld	14,112(%r4)
843	ld	15,120(%r4)
844.Lload_fpu_regs_done:
845	ni	__LC_CPU_FLAGS+7,255-_CIF_FPU
846	br	%r14
847.Lload_fpu_regs_end:
848
849/* Test and set the vector enablement control in CR0.46 */
850ENTRY(__ctl_set_vx)
851	stctg	%c0,%c0,__SF_EMPTY(%r15)
852	tm	__SF_EMPTY+5(%r15),2
853	bor	%r14
854	oi	__SF_EMPTY+5(%r15),2
855	lctlg	%c0,%c0,__SF_EMPTY(%r15)
856	br	%r14
857.L__ctl_set_vx_end:
858
859.L__critical_end:
860
861/*
862 * Machine check handler routines
863 */
864ENTRY(mcck_int_handler)
865	STCK	__LC_MCCK_CLOCK
866	la	%r1,4095		# revalidate r1
867	spt	__LC_CPU_TIMER_SAVE_AREA-4095(%r1)	# revalidate cpu timer
868	lmg	%r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
869	lg	%r10,__LC_LAST_BREAK
870	lg	%r12,__LC_THREAD_INFO
871	larl	%r13,cleanup_critical
872	lmg	%r8,%r9,__LC_MCK_OLD_PSW
873	tm	__LC_MCCK_CODE,0x80	# system damage?
874	jo	.Lmcck_panic		# yes -> rest of mcck code invalid
875	lghi	%r14,__LC_CPU_TIMER_SAVE_AREA
876	mvc	__LC_MCCK_ENTER_TIMER(8),0(%r14)
877	tm	__LC_MCCK_CODE+5,0x02	# stored cpu timer value valid?
878	jo	3f
879	la	%r14,__LC_SYNC_ENTER_TIMER
880	clc	0(8,%r14),__LC_ASYNC_ENTER_TIMER
881	jl	0f
882	la	%r14,__LC_ASYNC_ENTER_TIMER
8830:	clc	0(8,%r14),__LC_EXIT_TIMER
884	jl	1f
885	la	%r14,__LC_EXIT_TIMER
8861:	clc	0(8,%r14),__LC_LAST_UPDATE_TIMER
887	jl	2f
888	la	%r14,__LC_LAST_UPDATE_TIMER
8892:	spt	0(%r14)
890	mvc	__LC_MCCK_ENTER_TIMER(8),0(%r14)
8913:	tm	__LC_MCCK_CODE+2,0x09	# mwp + ia of old psw valid?
892	jno	.Lmcck_panic		# no -> skip cleanup critical
893	SWITCH_ASYNC __LC_GPREGS_SAVE_AREA+64,__LC_MCCK_ENTER_TIMER
894.Lmcck_skip:
895	lghi	%r14,__LC_GPREGS_SAVE_AREA+64
896	stmg	%r0,%r7,__PT_R0(%r11)
897	mvc	__PT_R8(64,%r11),0(%r14)
898	stmg	%r8,%r9,__PT_PSW(%r11)
899	xc	__PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
900	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
901	lgr	%r2,%r11		# pass pointer to pt_regs
902	brasl	%r14,s390_do_machine_check
903	tm	__PT_PSW+1(%r11),0x01	# returning to user ?
904	jno	.Lmcck_return
905	lg	%r1,__LC_KERNEL_STACK	# switch to kernel stack
906	mvc	STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
907	xc	__SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
908	la	%r11,STACK_FRAME_OVERHEAD(%r1)
909	lgr	%r15,%r1
910	ssm	__LC_PGM_NEW_PSW	# turn dat on, keep irqs off
911	tm	__LC_CPU_FLAGS+7,_CIF_MCCK_PENDING
912	jno	.Lmcck_return
913	TRACE_IRQS_OFF
914	brasl	%r14,s390_handle_mcck
915	TRACE_IRQS_ON
916.Lmcck_return:
917	lg	%r14,__LC_VDSO_PER_CPU
918	lmg	%r0,%r10,__PT_R0(%r11)
919	mvc	__LC_RETURN_MCCK_PSW(16),__PT_PSW(%r11) # move return PSW
920	tm	__LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
921	jno	0f
922	stpt	__LC_EXIT_TIMER
923	mvc	__VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
9240:	lmg	%r11,%r15,__PT_R11(%r11)
925	lpswe	__LC_RETURN_MCCK_PSW
926
927.Lmcck_panic:
928	lg	%r15,__LC_PANIC_STACK
929	aghi	%r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
930	j	.Lmcck_skip
931
932#
933# PSW restart interrupt handler
934#
935ENTRY(restart_int_handler)
936	stg	%r15,__LC_SAVE_AREA_RESTART
937	lg	%r15,__LC_RESTART_STACK
938	aghi	%r15,-__PT_SIZE			# create pt_regs on stack
939	xc	0(__PT_SIZE,%r15),0(%r15)
940	stmg	%r0,%r14,__PT_R0(%r15)
941	mvc	__PT_R15(8,%r15),__LC_SAVE_AREA_RESTART
942	mvc	__PT_PSW(16,%r15),__LC_RST_OLD_PSW # store restart old psw
943	aghi	%r15,-STACK_FRAME_OVERHEAD	# create stack frame on stack
944	xc	0(STACK_FRAME_OVERHEAD,%r15),0(%r15)
945	lg	%r1,__LC_RESTART_FN		# load fn, parm & source cpu
946	lg	%r2,__LC_RESTART_DATA
947	lg	%r3,__LC_RESTART_SOURCE
948	ltgr	%r3,%r3				# test source cpu address
949	jm	1f				# negative -> skip source stop
9500:	sigp	%r4,%r3,SIGP_SENSE		# sigp sense to source cpu
951	brc	10,0b				# wait for status stored
9521:	basr	%r14,%r1			# call function
953	stap	__SF_EMPTY(%r15)		# store cpu address
954	llgh	%r3,__SF_EMPTY(%r15)
9552:	sigp	%r4,%r3,SIGP_STOP		# sigp stop to current cpu
956	brc	2,2b
9573:	j	3b
958
959	.section .kprobes.text, "ax"
960
961#ifdef CONFIG_CHECK_STACK
962/*
963 * The synchronous or the asynchronous stack overflowed. We are dead.
964 * No need to properly save the registers, we are going to panic anyway.
965 * Setup a pt_regs so that show_trace can provide a good call trace.
966 */
967stack_overflow:
968	lg	%r15,__LC_PANIC_STACK	# change to panic stack
969	la	%r11,STACK_FRAME_OVERHEAD(%r15)
970	stmg	%r0,%r7,__PT_R0(%r11)
971	stmg	%r8,%r9,__PT_PSW(%r11)
972	mvc	__PT_R8(64,%r11),0(%r14)
973	stg	%r10,__PT_ORIG_GPR2(%r11) # store last break to orig_gpr2
974	xc	__SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
975	lgr	%r2,%r11		# pass pointer to pt_regs
976	jg	kernel_stack_overflow
977#endif
978
979cleanup_critical:
980#if IS_ENABLED(CONFIG_KVM)
981	clg	%r9,BASED(.Lcleanup_table_sie)	# .Lsie_gmap
982	jl	0f
983	clg	%r9,BASED(.Lcleanup_table_sie+8)# .Lsie_done
984	jl	.Lcleanup_sie
985#endif
986	clg	%r9,BASED(.Lcleanup_table)	# system_call
987	jl	0f
988	clg	%r9,BASED(.Lcleanup_table+8)	# .Lsysc_do_svc
989	jl	.Lcleanup_system_call
990	clg	%r9,BASED(.Lcleanup_table+16)	# .Lsysc_tif
991	jl	0f
992	clg	%r9,BASED(.Lcleanup_table+24)	# .Lsysc_restore
993	jl	.Lcleanup_sysc_tif
994	clg	%r9,BASED(.Lcleanup_table+32)	# .Lsysc_done
995	jl	.Lcleanup_sysc_restore
996	clg	%r9,BASED(.Lcleanup_table+40)	# .Lio_tif
997	jl	0f
998	clg	%r9,BASED(.Lcleanup_table+48)	# .Lio_restore
999	jl	.Lcleanup_io_tif
1000	clg	%r9,BASED(.Lcleanup_table+56)	# .Lio_done
1001	jl	.Lcleanup_io_restore
1002	clg	%r9,BASED(.Lcleanup_table+64)	# psw_idle
1003	jl	0f
1004	clg	%r9,BASED(.Lcleanup_table+72)	# .Lpsw_idle_end
1005	jl	.Lcleanup_idle
1006	clg	%r9,BASED(.Lcleanup_table+80)	# save_fpu_regs
1007	jl	0f
1008	clg	%r9,BASED(.Lcleanup_table+88)	# .Lsave_fpu_regs_end
1009	jl	.Lcleanup_save_fpu_regs
1010	clg	%r9,BASED(.Lcleanup_table+96)	# load_fpu_regs
1011	jl	0f
1012	clg	%r9,BASED(.Lcleanup_table+104)	# .Lload_fpu_regs_end
1013	jl	.Lcleanup_load_fpu_regs
1014	clg	%r9,BASED(.Lcleanup_table+112)	# __ctl_set_vx
1015	jl	0f
1016	clg	%r9,BASED(.Lcleanup_table+120)	# .L__ctl_set_vx_end
1017	jl	.Lcleanup___ctl_set_vx
10180:	br	%r14
1019
1020	.align	8
1021.Lcleanup_table:
1022	.quad	system_call
1023	.quad	.Lsysc_do_svc
1024	.quad	.Lsysc_tif
1025	.quad	.Lsysc_restore
1026	.quad	.Lsysc_done
1027	.quad	.Lio_tif
1028	.quad	.Lio_restore
1029	.quad	.Lio_done
1030	.quad	psw_idle
1031	.quad	.Lpsw_idle_end
1032	.quad	save_fpu_regs
1033	.quad	.Lsave_fpu_regs_end
1034	.quad	load_fpu_regs
1035	.quad	.Lload_fpu_regs_end
1036	.quad	__ctl_set_vx
1037	.quad	.L__ctl_set_vx_end
1038
1039#if IS_ENABLED(CONFIG_KVM)
1040.Lcleanup_table_sie:
1041	.quad	.Lsie_gmap
1042	.quad	.Lsie_done
1043
1044.Lcleanup_sie:
1045	lg	%r9,__SF_EMPTY(%r15)		# get control block pointer
1046	tm	__LC_MACHINE_FLAGS+6,0x20	# MACHINE_FLAG_LPP
1047	jz	0f
1048	.insn	s,0xb2800000,__SF_EMPTY+16(%r15)# set host id
10490:	ni	__SIE_PROG0C+3(%r9),0xfe	# no longer in SIE
1050	lctlg	%c1,%c1,__LC_USER_ASCE		# load primary asce
1051	larl	%r9,sie_exit			# skip forward to sie_exit
1052	br	%r14
1053#endif
1054
1055.Lcleanup_system_call:
1056	# check if stpt has been executed
1057	clg	%r9,BASED(.Lcleanup_system_call_insn)
1058	jh	0f
1059	mvc	__LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
1060	cghi	%r11,__LC_SAVE_AREA_ASYNC
1061	je	0f
1062	mvc	__LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
10630:	# check if stmg has been executed
1064	clg	%r9,BASED(.Lcleanup_system_call_insn+8)
1065	jh	0f
1066	mvc	__LC_SAVE_AREA_SYNC(64),0(%r11)
10670:	# check if base register setup + TIF bit load has been done
1068	clg	%r9,BASED(.Lcleanup_system_call_insn+16)
1069	jhe	0f
1070	# set up saved registers r10 and r12
1071	stg	%r10,16(%r11)		# r10 last break
1072	stg	%r12,32(%r11)		# r12 thread-info pointer
10730:	# check if the user time update has been done
1074	clg	%r9,BASED(.Lcleanup_system_call_insn+24)
1075	jh	0f
1076	lg	%r15,__LC_EXIT_TIMER
1077	slg	%r15,__LC_SYNC_ENTER_TIMER
1078	alg	%r15,__LC_USER_TIMER
1079	stg	%r15,__LC_USER_TIMER
10800:	# check if the system time update has been done
1081	clg	%r9,BASED(.Lcleanup_system_call_insn+32)
1082	jh	0f
1083	lg	%r15,__LC_LAST_UPDATE_TIMER
1084	slg	%r15,__LC_EXIT_TIMER
1085	alg	%r15,__LC_SYSTEM_TIMER
1086	stg	%r15,__LC_SYSTEM_TIMER
10870:	# update accounting time stamp
1088	mvc	__LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
1089	# do LAST_BREAK
1090	lg	%r9,16(%r11)
1091	srag	%r9,%r9,23
1092	jz	0f
1093	mvc	__TI_last_break(8,%r12),16(%r11)
10940:	# set up saved register r11
1095	lg	%r15,__LC_KERNEL_STACK
1096	la	%r9,STACK_FRAME_OVERHEAD(%r15)
1097	stg	%r9,24(%r11)		# r11 pt_regs pointer
1098	# fill pt_regs
1099	mvc	__PT_R8(64,%r9),__LC_SAVE_AREA_SYNC
1100	stmg	%r0,%r7,__PT_R0(%r9)
1101	mvc	__PT_PSW(16,%r9),__LC_SVC_OLD_PSW
1102	mvc	__PT_INT_CODE(4,%r9),__LC_SVC_ILC
1103	xc	__PT_FLAGS(8,%r9),__PT_FLAGS(%r9)
1104	mvi	__PT_FLAGS+7(%r9),_PIF_SYSCALL
1105	# setup saved register r15
1106	stg	%r15,56(%r11)		# r15 stack pointer
1107	# set new psw address and exit
1108	larl	%r9,.Lsysc_do_svc
1109	br	%r14
1110.Lcleanup_system_call_insn:
1111	.quad	system_call
1112	.quad	.Lsysc_stmg
1113	.quad	.Lsysc_per
1114	.quad	.Lsysc_vtime+36
1115	.quad	.Lsysc_vtime+42
1116
1117.Lcleanup_sysc_tif:
1118	larl	%r9,.Lsysc_tif
1119	br	%r14
1120
1121.Lcleanup_sysc_restore:
1122	clg	%r9,BASED(.Lcleanup_sysc_restore_insn)
1123	je	0f
1124	lg	%r9,24(%r11)		# get saved pointer to pt_regs
1125	mvc	__LC_RETURN_PSW(16),__PT_PSW(%r9)
1126	mvc	0(64,%r11),__PT_R8(%r9)
1127	lmg	%r0,%r7,__PT_R0(%r9)
11280:	lmg	%r8,%r9,__LC_RETURN_PSW
1129	br	%r14
1130.Lcleanup_sysc_restore_insn:
1131	.quad	.Lsysc_done - 4
1132
1133.Lcleanup_io_tif:
1134	larl	%r9,.Lio_tif
1135	br	%r14
1136
1137.Lcleanup_io_restore:
1138	clg	%r9,BASED(.Lcleanup_io_restore_insn)
1139	je	0f
1140	lg	%r9,24(%r11)		# get saved r11 pointer to pt_regs
1141	mvc	__LC_RETURN_PSW(16),__PT_PSW(%r9)
1142	mvc	0(64,%r11),__PT_R8(%r9)
1143	lmg	%r0,%r7,__PT_R0(%r9)
11440:	lmg	%r8,%r9,__LC_RETURN_PSW
1145	br	%r14
1146.Lcleanup_io_restore_insn:
1147	.quad	.Lio_done - 4
1148
1149.Lcleanup_idle:
1150	# copy interrupt clock & cpu timer
1151	mvc	__CLOCK_IDLE_EXIT(8,%r2),__LC_INT_CLOCK
1152	mvc	__TIMER_IDLE_EXIT(8,%r2),__LC_ASYNC_ENTER_TIMER
1153	cghi	%r11,__LC_SAVE_AREA_ASYNC
1154	je	0f
1155	mvc	__CLOCK_IDLE_EXIT(8,%r2),__LC_MCCK_CLOCK
1156	mvc	__TIMER_IDLE_EXIT(8,%r2),__LC_MCCK_ENTER_TIMER
11570:	# check if stck & stpt have been executed
1158	clg	%r9,BASED(.Lcleanup_idle_insn)
1159	jhe	1f
1160	mvc	__CLOCK_IDLE_ENTER(8,%r2),__CLOCK_IDLE_EXIT(%r2)
1161	mvc	__TIMER_IDLE_ENTER(8,%r2),__TIMER_IDLE_EXIT(%r2)
11621:	# account system time going idle
1163	lg	%r9,__LC_STEAL_TIMER
1164	alg	%r9,__CLOCK_IDLE_ENTER(%r2)
1165	slg	%r9,__LC_LAST_UPDATE_CLOCK
1166	stg	%r9,__LC_STEAL_TIMER
1167	mvc	__LC_LAST_UPDATE_CLOCK(8),__CLOCK_IDLE_EXIT(%r2)
1168	lg	%r9,__LC_SYSTEM_TIMER
1169	alg	%r9,__LC_LAST_UPDATE_TIMER
1170	slg	%r9,__TIMER_IDLE_ENTER(%r2)
1171	stg	%r9,__LC_SYSTEM_TIMER
1172	mvc	__LC_LAST_UPDATE_TIMER(8),__TIMER_IDLE_EXIT(%r2)
1173	# prepare return psw
1174	nihh	%r8,0xfcfd		# clear irq & wait state bits
1175	lg	%r9,48(%r11)		# return from psw_idle
1176	br	%r14
1177.Lcleanup_idle_insn:
1178	.quad	.Lpsw_idle_lpsw
1179
1180.Lcleanup_save_fpu_regs:
1181	tm	__LC_CPU_FLAGS+7,_CIF_FPU
1182	bor	%r14
1183	clg	%r9,BASED(.Lcleanup_save_fpu_regs_done)
1184	jhe	5f
1185	clg	%r9,BASED(.Lcleanup_save_fpu_regs_fp)
1186	jhe	4f
1187	clg	%r9,BASED(.Lcleanup_save_fpu_regs_vx_high)
1188	jhe	3f
1189	clg	%r9,BASED(.Lcleanup_save_fpu_regs_vx_low)
1190	jhe	2f
1191	clg	%r9,BASED(.Lcleanup_save_fpu_fpc_end)
1192	jhe	1f
1193	lg	%r2,__LC_CURRENT
11940:	# Store floating-point controls
1195	stfpc	__THREAD_FPU_fpc(%r2)
11961:	# Load register save area and check if VX is active
1197	lg	%r3,__THREAD_FPU_regs(%r2)
1198	ltgr	%r3,%r3
1199	jz	5f			  # no save area -> set CIF_FPU
1200	tm	__THREAD_FPU_flags+3(%r2),FPU_USE_VX
1201	jz	4f			  # no VX -> store FP regs
12022:	# Store vector registers (V0-V15)
1203	VSTM	%v0,%v15,0,%r3		  # vstm 0,15,0(3)
12043:	# Store vector registers (V16-V31)
1205	VSTM	%v16,%v31,256,%r3	  # vstm 16,31,256(3)
1206	j	5f			  # -> done, set CIF_FPU flag
12074:	# Store floating-point registers
1208	std	0,0(%r3)
1209	std	1,8(%r3)
1210	std	2,16(%r3)
1211	std	3,24(%r3)
1212	std	4,32(%r3)
1213	std	5,40(%r3)
1214	std	6,48(%r3)
1215	std	7,56(%r3)
1216	std	8,64(%r3)
1217	std	9,72(%r3)
1218	std	10,80(%r3)
1219	std	11,88(%r3)
1220	std	12,96(%r3)
1221	std	13,104(%r3)
1222	std	14,112(%r3)
1223	std	15,120(%r3)
12245:	# Set CIF_FPU flag
1225	oi	__LC_CPU_FLAGS+7,_CIF_FPU
1226	lg	%r9,48(%r11)		# return from save_fpu_regs
1227	br	%r14
1228.Lcleanup_save_fpu_fpc_end:
1229	.quad	.Lsave_fpu_regs_fpc_end
1230.Lcleanup_save_fpu_regs_vx_low:
1231	.quad	.Lsave_fpu_regs_vx_low
1232.Lcleanup_save_fpu_regs_vx_high:
1233	.quad	.Lsave_fpu_regs_vx_high
1234.Lcleanup_save_fpu_regs_fp:
1235	.quad	.Lsave_fpu_regs_fp
1236.Lcleanup_save_fpu_regs_done:
1237	.quad	.Lsave_fpu_regs_done
1238
1239.Lcleanup_load_fpu_regs:
1240	tm	__LC_CPU_FLAGS+7,_CIF_FPU
1241	bnor	%r14
1242	clg	%r9,BASED(.Lcleanup_load_fpu_regs_done)
1243	jhe	1f
1244	clg	%r9,BASED(.Lcleanup_load_fpu_regs_fp)
1245	jhe	2f
1246	clg	%r9,BASED(.Lcleanup_load_fpu_regs_fp_ctl)
1247	jhe	3f
1248	clg	%r9,BASED(.Lcleanup_load_fpu_regs_vx_high)
1249	jhe	4f
1250	clg	%r9,BASED(.Lcleanup_load_fpu_regs_vx)
1251	jhe	5f
1252	clg	%r9,BASED(.Lcleanup_load_fpu_regs_vx_ctl)
1253	jhe	6f
1254	lg	%r4,__LC_CURRENT
1255	lfpc	__THREAD_FPU_fpc(%r4)
1256	tm	__THREAD_FPU_flags+3(%r4),FPU_USE_VX	# VX-enabled task ?
1257	lg	%r4,__THREAD_FPU_regs(%r4)	# %r4 <- reg save area
1258	jz	3f				# -> no VX, load FP regs
12596:	# Set VX-enablement control
1260	stctg	%c0,%c0,__SF_EMPTY+32(%r15)	# store CR0
1261	tm	__SF_EMPTY+32+5(%r15),2		# test VX control
1262	jo	5f
1263	oi	__SF_EMPTY+32+5(%r15),2		# set VX control
1264	lctlg	%c0,%c0,__SF_EMPTY+32(%r15)
12655:	# Load V0 ..V15 registers
1266	VLM	%v0,%v15,0,%r4
12674:	# Load V16..V31 registers
1268	VLM	%v16,%v31,256,%r4
1269	j	1f
12703:	# Clear VX-enablement control for FP
1271	stctg	%c0,%c0,__SF_EMPTY+32(%r15)	# store CR0
1272	tm	__SF_EMPTY+32+5(%r15),2		# test VX control
1273	jz	2f
1274	ni	__SF_EMPTY+32+5(%r15),253	# clear VX control
1275	lctlg	%c0,%c0,__SF_EMPTY+32(%r15)
12762:	# Load floating-point registers
1277	ld	0,0(%r4)
1278	ld	1,8(%r4)
1279	ld	2,16(%r4)
1280	ld	3,24(%r4)
1281	ld	4,32(%r4)
1282	ld	5,40(%r4)
1283	ld	6,48(%r4)
1284	ld	7,56(%r4)
1285	ld	8,64(%r4)
1286	ld	9,72(%r4)
1287	ld	10,80(%r4)
1288	ld	11,88(%r4)
1289	ld	12,96(%r4)
1290	ld	13,104(%r4)
1291	ld	14,112(%r4)
1292	ld	15,120(%r4)
12931:	# Clear CIF_FPU bit
1294	ni	__LC_CPU_FLAGS+7,255-_CIF_FPU
1295	lg	%r9,48(%r11)		# return from load_fpu_regs
1296	br	%r14
1297.Lcleanup_load_fpu_regs_vx_ctl:
1298	.quad	.Lload_fpu_regs_vx_ctl
1299.Lcleanup_load_fpu_regs_vx:
1300	.quad	.Lload_fpu_regs_vx
1301.Lcleanup_load_fpu_regs_vx_high:
1302	.quad	.Lload_fpu_regs_vx_high
1303.Lcleanup_load_fpu_regs_fp_ctl:
1304	.quad	.Lload_fpu_regs_fp_ctl
1305.Lcleanup_load_fpu_regs_fp:
1306	.quad	.Lload_fpu_regs_fp
1307.Lcleanup_load_fpu_regs_done:
1308	.quad	.Lload_fpu_regs_done
1309
1310.Lcleanup___ctl_set_vx:
1311	stctg	%c0,%c0,__SF_EMPTY(%r15)
1312	tm	__SF_EMPTY+5(%r15),2
1313	bor	%r14
1314	oi	__SF_EMPTY+5(%r15),2
1315	lctlg	%c0,%c0,__SF_EMPTY(%r15)
1316	lg	%r9,48(%r11)		# return from __ctl_set_vx
1317	br	%r14
1318
1319/*
1320 * Integer constants
1321 */
1322	.align	8
1323.Lcritical_start:
1324	.quad	.L__critical_start
1325.Lcritical_length:
1326	.quad	.L__critical_end - .L__critical_start
1327#if IS_ENABLED(CONFIG_KVM)
1328.Lsie_critical_start:
1329	.quad	.Lsie_gmap
1330.Lsie_critical_length:
1331	.quad	.Lsie_done - .Lsie_gmap
1332#endif
1333
1334	.section .rodata, "a"
1335#define SYSCALL(esame,emu)	.long esame
1336	.globl	sys_call_table
1337sys_call_table:
1338#include "syscalls.S"
1339#undef SYSCALL
1340
1341#ifdef CONFIG_COMPAT
1342
1343#define SYSCALL(esame,emu)	.long emu
1344	.globl	sys_call_table_emu
1345sys_call_table_emu:
1346#include "syscalls.S"
1347#undef SYSCALL
1348#endif
1349