196768914SSukadev Bhattiprolu /*
296768914SSukadev Bhattiprolu  * Copyright 2016-17 IBM Corp.
396768914SSukadev Bhattiprolu  *
496768914SSukadev Bhattiprolu  * This program is free software; you can redistribute it and/or
596768914SSukadev Bhattiprolu  * modify it under the terms of the GNU General Public License
696768914SSukadev Bhattiprolu  * as published by the Free Software Foundation; either version
796768914SSukadev Bhattiprolu  * 2 of the License, or (at your option) any later version.
896768914SSukadev Bhattiprolu  */
996768914SSukadev Bhattiprolu 
1096768914SSukadev Bhattiprolu #ifndef _VAS_H
1196768914SSukadev Bhattiprolu #define _VAS_H
1296768914SSukadev Bhattiprolu #include <linux/atomic.h>
1396768914SSukadev Bhattiprolu #include <linux/idr.h>
1496768914SSukadev Bhattiprolu #include <asm/vas.h>
15b25b33acSSukadev Bhattiprolu #include <linux/io.h>
16ece4e512SSukadev Bhattiprolu #include <linux/dcache.h>
17ece4e512SSukadev Bhattiprolu #include <linux/mutex.h>
1896768914SSukadev Bhattiprolu 
1996768914SSukadev Bhattiprolu /*
2096768914SSukadev Bhattiprolu  * Overview of Virtual Accelerator Switchboard (VAS).
2196768914SSukadev Bhattiprolu  *
2296768914SSukadev Bhattiprolu  * VAS is a hardware "switchboard" that allows senders and receivers to
2396768914SSukadev Bhattiprolu  * exchange messages with _minimal_ kernel involvment. The receivers are
2496768914SSukadev Bhattiprolu  * typically NX coprocessor engines that perform compression or encryption
2596768914SSukadev Bhattiprolu  * in hardware, but receivers can also be other software threads.
2696768914SSukadev Bhattiprolu  *
2796768914SSukadev Bhattiprolu  * Senders are user/kernel threads that submit compression/encryption or
2896768914SSukadev Bhattiprolu  * other requests to the receivers. Senders must format their messages as
2996768914SSukadev Bhattiprolu  * Coprocessor Request Blocks (CRB)s and submit them using the "copy" and
3096768914SSukadev Bhattiprolu  * "paste" instructions which were introduced in Power9.
3196768914SSukadev Bhattiprolu  *
3296768914SSukadev Bhattiprolu  * A Power node can have (upto?) 8 Power chips. There is one instance of
3396768914SSukadev Bhattiprolu  * VAS in each Power9 chip. Each instance of VAS has 64K windows or ports,
3496768914SSukadev Bhattiprolu  * Senders and receivers must each connect to a separate window before they
3596768914SSukadev Bhattiprolu  * can exchange messages through the switchboard.
3696768914SSukadev Bhattiprolu  *
3796768914SSukadev Bhattiprolu  * Each window is described by two types of window contexts:
3896768914SSukadev Bhattiprolu  *
3996768914SSukadev Bhattiprolu  *	Hypervisor Window Context (HVWC) of size VAS_HVWC_SIZE bytes
4096768914SSukadev Bhattiprolu  *
4196768914SSukadev Bhattiprolu  *	OS/User Window Context (UWC) of size VAS_UWC_SIZE bytes.
4296768914SSukadev Bhattiprolu  *
4396768914SSukadev Bhattiprolu  * A window context can be viewed as a set of 64-bit registers. The settings
4496768914SSukadev Bhattiprolu  * in these registers configure/control/determine the behavior of the VAS
4596768914SSukadev Bhattiprolu  * hardware when messages are sent/received through the window. The registers
4696768914SSukadev Bhattiprolu  * in the HVWC are configured by the kernel while the registers in the UWC can
4796768914SSukadev Bhattiprolu  * be configured by the kernel or by the user space application that is using
4896768914SSukadev Bhattiprolu  * the window.
4996768914SSukadev Bhattiprolu  *
5096768914SSukadev Bhattiprolu  * The HVWCs for all windows on a specific instance of VAS are in a contiguous
5196768914SSukadev Bhattiprolu  * range of hardware addresses or Base address region (BAR) referred to as the
5296768914SSukadev Bhattiprolu  * HVWC BAR for the instance. Similarly the UWCs for all windows on an instance
5396768914SSukadev Bhattiprolu  * are referred to as the UWC BAR for the instance.
5496768914SSukadev Bhattiprolu  *
5596768914SSukadev Bhattiprolu  * The two BARs for each instance are defined Power9 MMIO Ranges spreadsheet
5696768914SSukadev Bhattiprolu  * and available to the kernel in the VAS node's "reg" property in the device
5796768914SSukadev Bhattiprolu  * tree:
5896768914SSukadev Bhattiprolu  *
5996768914SSukadev Bhattiprolu  *	/proc/device-tree/vasm@.../reg
6096768914SSukadev Bhattiprolu  *
6196768914SSukadev Bhattiprolu  * (see vas_probe() for details on the reg property).
6296768914SSukadev Bhattiprolu  *
6396768914SSukadev Bhattiprolu  * The kernel maps the HVWC and UWC BAR regions into the kernel address
6496768914SSukadev Bhattiprolu  * space (hvwc_map and uwc_map). The kernel can then access the window
6596768914SSukadev Bhattiprolu  * contexts of a specific window using:
6696768914SSukadev Bhattiprolu  *
6796768914SSukadev Bhattiprolu  *	 hvwc = hvwc_map + winid * VAS_HVWC_SIZE.
6896768914SSukadev Bhattiprolu  *	 uwc = uwc_map + winid * VAS_UWC_SIZE.
6996768914SSukadev Bhattiprolu  *
7096768914SSukadev Bhattiprolu  * where winid is the window index (0..64K).
7196768914SSukadev Bhattiprolu  *
7296768914SSukadev Bhattiprolu  * As mentioned, a window context is used to "configure" a window. Besides
7396768914SSukadev Bhattiprolu  * this configuration address, each _send_ window also has a unique hardware
7496768914SSukadev Bhattiprolu  * "paste" address that is used to submit requests/CRBs (see vas_paste_crb()).
7596768914SSukadev Bhattiprolu  *
7696768914SSukadev Bhattiprolu  * The hardware paste address for a window is computed using the "paste
7796768914SSukadev Bhattiprolu  * base address" and "paste win id shift" reg properties in the VAS device
7896768914SSukadev Bhattiprolu  * tree node using:
7996768914SSukadev Bhattiprolu  *
8096768914SSukadev Bhattiprolu  *	paste_addr = paste_base + ((winid << paste_win_id_shift))
8196768914SSukadev Bhattiprolu  *
8296768914SSukadev Bhattiprolu  * (again, see vas_probe() for ->paste_base_addr and ->paste_win_id_shift).
8396768914SSukadev Bhattiprolu  *
8496768914SSukadev Bhattiprolu  * The kernel maps this hardware address into the sender's address space
8596768914SSukadev Bhattiprolu  * after which they can use the 'paste' instruction (new in Power9) to
8696768914SSukadev Bhattiprolu  * send a message (submit a request aka CRB) to the coprocessor.
8796768914SSukadev Bhattiprolu  *
8896768914SSukadev Bhattiprolu  * NOTE: In the initial version, senders can only in-kernel drivers/threads.
8996768914SSukadev Bhattiprolu  *	 Support for user space threads will be added in follow-on patches.
9096768914SSukadev Bhattiprolu  *
9196768914SSukadev Bhattiprolu  * TODO: Do we need to map the UWC into user address space so they can return
9296768914SSukadev Bhattiprolu  *	 credits? Its NA for NX but may be needed for other receive windows.
9396768914SSukadev Bhattiprolu  *
9496768914SSukadev Bhattiprolu  */
9596768914SSukadev Bhattiprolu 
9696768914SSukadev Bhattiprolu #define VAS_WINDOWS_PER_CHIP		(64 << 10)
9796768914SSukadev Bhattiprolu 
9896768914SSukadev Bhattiprolu /*
9996768914SSukadev Bhattiprolu  * Hypervisor and OS/USer Window Context sizes
10096768914SSukadev Bhattiprolu  */
10196768914SSukadev Bhattiprolu #define VAS_HVWC_SIZE			512
10296768914SSukadev Bhattiprolu #define VAS_UWC_SIZE			PAGE_SIZE
10396768914SSukadev Bhattiprolu 
10496768914SSukadev Bhattiprolu /*
10596768914SSukadev Bhattiprolu  * Initial per-process credits.
10696768914SSukadev Bhattiprolu  * Max send window credits:    4K-1 (12-bits in VAS_TX_WCRED)
10796768914SSukadev Bhattiprolu  * Max receive window credits: 64K-1 (16 bits in VAS_LRX_WCRED)
10896768914SSukadev Bhattiprolu  *
10996768914SSukadev Bhattiprolu  * TODO: Needs tuning for per-process credits
11096768914SSukadev Bhattiprolu  */
11151b53712SSukadev Bhattiprolu #define VAS_RX_WCREDS_MAX		((64 << 10) - 1)
11251b53712SSukadev Bhattiprolu #define VAS_TX_WCREDS_MAX		((4 << 10) - 1)
11396768914SSukadev Bhattiprolu #define VAS_WCREDS_DEFAULT		(1 << 10)
11496768914SSukadev Bhattiprolu 
11596768914SSukadev Bhattiprolu /*
11696768914SSukadev Bhattiprolu  * VAS Window Context Register Offsets and bitmasks.
11796768914SSukadev Bhattiprolu  * See Section 3.1.4 of VAS Work book
11896768914SSukadev Bhattiprolu  */
11996768914SSukadev Bhattiprolu #define VAS_LPID_OFFSET			0x010
12096768914SSukadev Bhattiprolu #define VAS_LPID			PPC_BITMASK(0, 11)
12196768914SSukadev Bhattiprolu 
12296768914SSukadev Bhattiprolu #define VAS_PID_OFFSET			0x018
12396768914SSukadev Bhattiprolu #define VAS_PID_ID			PPC_BITMASK(0, 19)
12496768914SSukadev Bhattiprolu 
12596768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_OFFSET		0x020
12696768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_DR		PPC_BIT(0)
12796768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_TA		PPC_BIT(1)
12896768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_PR		PPC_BIT(2)
12996768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_US		PPC_BIT(3)
13096768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_HV		PPC_BIT(4)
13196768914SSukadev Bhattiprolu #define VAS_XLATE_MSR_SF		PPC_BIT(5)
13296768914SSukadev Bhattiprolu 
13396768914SSukadev Bhattiprolu #define VAS_XLATE_LPCR_OFFSET		0x028
13496768914SSukadev Bhattiprolu #define VAS_XLATE_LPCR_PAGE_SIZE	PPC_BITMASK(0, 2)
13596768914SSukadev Bhattiprolu #define VAS_XLATE_LPCR_ISL		PPC_BIT(3)
13696768914SSukadev Bhattiprolu #define VAS_XLATE_LPCR_TC		PPC_BIT(4)
13796768914SSukadev Bhattiprolu #define VAS_XLATE_LPCR_SC		PPC_BIT(5)
13896768914SSukadev Bhattiprolu 
13996768914SSukadev Bhattiprolu #define VAS_XLATE_CTL_OFFSET		0x030
14096768914SSukadev Bhattiprolu #define VAS_XLATE_MODE			PPC_BITMASK(0, 1)
14196768914SSukadev Bhattiprolu 
14296768914SSukadev Bhattiprolu #define VAS_AMR_OFFSET			0x040
14396768914SSukadev Bhattiprolu #define VAS_AMR				PPC_BITMASK(0, 63)
14496768914SSukadev Bhattiprolu 
14596768914SSukadev Bhattiprolu #define VAS_SEIDR_OFFSET		0x048
14696768914SSukadev Bhattiprolu #define VAS_SEIDR			PPC_BITMASK(0, 63)
14796768914SSukadev Bhattiprolu 
14896768914SSukadev Bhattiprolu #define VAS_FAULT_TX_WIN_OFFSET		0x050
14996768914SSukadev Bhattiprolu #define VAS_FAULT_TX_WIN		PPC_BITMASK(48, 63)
15096768914SSukadev Bhattiprolu 
15196768914SSukadev Bhattiprolu #define VAS_OSU_INTR_SRC_RA_OFFSET	0x060
15296768914SSukadev Bhattiprolu #define VAS_OSU_INTR_SRC_RA		PPC_BITMASK(8, 63)
15396768914SSukadev Bhattiprolu 
15496768914SSukadev Bhattiprolu #define VAS_HV_INTR_SRC_RA_OFFSET	0x070
15596768914SSukadev Bhattiprolu #define VAS_HV_INTR_SRC_RA		PPC_BITMASK(8, 63)
15696768914SSukadev Bhattiprolu 
15796768914SSukadev Bhattiprolu #define VAS_PSWID_OFFSET		0x078
15896768914SSukadev Bhattiprolu #define VAS_PSWID_EA_HANDLE		PPC_BITMASK(0, 31)
15996768914SSukadev Bhattiprolu 
16096768914SSukadev Bhattiprolu #define VAS_SPARE1_OFFSET		0x080
16196768914SSukadev Bhattiprolu #define VAS_SPARE2_OFFSET		0x088
16296768914SSukadev Bhattiprolu #define VAS_SPARE3_OFFSET		0x090
16396768914SSukadev Bhattiprolu #define VAS_SPARE4_OFFSET		0x130
16496768914SSukadev Bhattiprolu #define VAS_SPARE5_OFFSET		0x160
16596768914SSukadev Bhattiprolu #define VAS_SPARE6_OFFSET		0x188
16696768914SSukadev Bhattiprolu 
16796768914SSukadev Bhattiprolu #define VAS_LFIFO_BAR_OFFSET		0x0A0
16896768914SSukadev Bhattiprolu #define VAS_LFIFO_BAR			PPC_BITMASK(8, 53)
16996768914SSukadev Bhattiprolu #define VAS_PAGE_MIGRATION_SELECT	PPC_BITMASK(54, 56)
17096768914SSukadev Bhattiprolu 
17196768914SSukadev Bhattiprolu #define VAS_LDATA_STAMP_CTL_OFFSET	0x0A8
17296768914SSukadev Bhattiprolu #define VAS_LDATA_STAMP			PPC_BITMASK(0, 1)
17396768914SSukadev Bhattiprolu #define VAS_XTRA_WRITE			PPC_BIT(2)
17496768914SSukadev Bhattiprolu 
17596768914SSukadev Bhattiprolu #define VAS_LDMA_CACHE_CTL_OFFSET	0x0B0
17696768914SSukadev Bhattiprolu #define VAS_LDMA_TYPE			PPC_BITMASK(0, 1)
17796768914SSukadev Bhattiprolu #define VAS_LDMA_FIFO_DISABLE		PPC_BIT(2)
17896768914SSukadev Bhattiprolu 
17996768914SSukadev Bhattiprolu #define VAS_LRFIFO_PUSH_OFFSET		0x0B8
18096768914SSukadev Bhattiprolu #define VAS_LRFIFO_PUSH			PPC_BITMASK(0, 15)
18196768914SSukadev Bhattiprolu 
18296768914SSukadev Bhattiprolu #define VAS_CURR_MSG_COUNT_OFFSET	0x0C0
18396768914SSukadev Bhattiprolu #define VAS_CURR_MSG_COUNT		PPC_BITMASK(0, 7)
18496768914SSukadev Bhattiprolu 
18596768914SSukadev Bhattiprolu #define VAS_LNOTIFY_AFTER_COUNT_OFFSET	0x0C8
18696768914SSukadev Bhattiprolu #define VAS_LNOTIFY_AFTER_COUNT		PPC_BITMASK(0, 7)
18796768914SSukadev Bhattiprolu 
18896768914SSukadev Bhattiprolu #define VAS_LRX_WCRED_OFFSET		0x0E0
18996768914SSukadev Bhattiprolu #define VAS_LRX_WCRED			PPC_BITMASK(0, 15)
19096768914SSukadev Bhattiprolu 
19196768914SSukadev Bhattiprolu #define VAS_LRX_WCRED_ADDER_OFFSET	0x190
19296768914SSukadev Bhattiprolu #define VAS_LRX_WCRED_ADDER		PPC_BITMASK(0, 15)
19396768914SSukadev Bhattiprolu 
19496768914SSukadev Bhattiprolu #define VAS_TX_WCRED_OFFSET		0x0F0
19596768914SSukadev Bhattiprolu #define VAS_TX_WCRED			PPC_BITMASK(4, 15)
19696768914SSukadev Bhattiprolu 
19796768914SSukadev Bhattiprolu #define VAS_TX_WCRED_ADDER_OFFSET	0x1A0
19896768914SSukadev Bhattiprolu #define VAS_TX_WCRED_ADDER		PPC_BITMASK(4, 15)
19996768914SSukadev Bhattiprolu 
20096768914SSukadev Bhattiprolu #define VAS_LFIFO_SIZE_OFFSET		0x100
20196768914SSukadev Bhattiprolu #define VAS_LFIFO_SIZE			PPC_BITMASK(0, 3)
20296768914SSukadev Bhattiprolu 
20396768914SSukadev Bhattiprolu #define VAS_WINCTL_OFFSET		0x108
20496768914SSukadev Bhattiprolu #define VAS_WINCTL_OPEN			PPC_BIT(0)
20596768914SSukadev Bhattiprolu #define VAS_WINCTL_REJ_NO_CREDIT	PPC_BIT(1)
20696768914SSukadev Bhattiprolu #define VAS_WINCTL_PIN			PPC_BIT(2)
20796768914SSukadev Bhattiprolu #define VAS_WINCTL_TX_WCRED_MODE	PPC_BIT(3)
20896768914SSukadev Bhattiprolu #define VAS_WINCTL_RX_WCRED_MODE	PPC_BIT(4)
20996768914SSukadev Bhattiprolu #define VAS_WINCTL_TX_WORD_MODE		PPC_BIT(5)
21096768914SSukadev Bhattiprolu #define VAS_WINCTL_RX_WORD_MODE		PPC_BIT(6)
21196768914SSukadev Bhattiprolu #define VAS_WINCTL_RSVD_TXBUF		PPC_BIT(7)
21296768914SSukadev Bhattiprolu #define VAS_WINCTL_THRESH_CTL		PPC_BITMASK(8, 9)
21396768914SSukadev Bhattiprolu #define VAS_WINCTL_FAULT_WIN		PPC_BIT(10)
21496768914SSukadev Bhattiprolu #define VAS_WINCTL_NX_WIN		PPC_BIT(11)
21596768914SSukadev Bhattiprolu 
21696768914SSukadev Bhattiprolu #define VAS_WIN_STATUS_OFFSET		0x110
21796768914SSukadev Bhattiprolu #define VAS_WIN_BUSY			PPC_BIT(1)
21896768914SSukadev Bhattiprolu 
21996768914SSukadev Bhattiprolu #define VAS_WIN_CTX_CACHING_CTL_OFFSET	0x118
22096768914SSukadev Bhattiprolu #define VAS_CASTOUT_REQ			PPC_BIT(0)
22196768914SSukadev Bhattiprolu #define VAS_PUSH_TO_MEM			PPC_BIT(1)
22296768914SSukadev Bhattiprolu #define VAS_WIN_CACHE_STATUS		PPC_BIT(4)
22396768914SSukadev Bhattiprolu 
22496768914SSukadev Bhattiprolu #define VAS_TX_RSVD_BUF_COUNT_OFFSET	0x120
22596768914SSukadev Bhattiprolu #define VAS_RXVD_BUF_COUNT		PPC_BITMASK(58, 63)
22696768914SSukadev Bhattiprolu 
22796768914SSukadev Bhattiprolu #define VAS_LRFIFO_WIN_PTR_OFFSET	0x128
22896768914SSukadev Bhattiprolu #define VAS_LRX_WIN_ID			PPC_BITMASK(0, 15)
22996768914SSukadev Bhattiprolu 
23096768914SSukadev Bhattiprolu /*
23196768914SSukadev Bhattiprolu  * Local Notification Control Register controls what happens in _response_
23296768914SSukadev Bhattiprolu  * to a paste command and hence applies only to receive windows.
23396768914SSukadev Bhattiprolu  */
23496768914SSukadev Bhattiprolu #define VAS_LNOTIFY_CTL_OFFSET		0x138
23596768914SSukadev Bhattiprolu #define VAS_NOTIFY_DISABLE		PPC_BIT(0)
23696768914SSukadev Bhattiprolu #define VAS_INTR_DISABLE		PPC_BIT(1)
23796768914SSukadev Bhattiprolu #define VAS_NOTIFY_EARLY		PPC_BIT(2)
23896768914SSukadev Bhattiprolu #define VAS_NOTIFY_OSU_INTR		PPC_BIT(3)
23996768914SSukadev Bhattiprolu 
24096768914SSukadev Bhattiprolu #define VAS_LNOTIFY_PID_OFFSET		0x140
24196768914SSukadev Bhattiprolu #define VAS_LNOTIFY_PID			PPC_BITMASK(0, 19)
24296768914SSukadev Bhattiprolu 
24396768914SSukadev Bhattiprolu #define VAS_LNOTIFY_LPID_OFFSET		0x148
24496768914SSukadev Bhattiprolu #define VAS_LNOTIFY_LPID		PPC_BITMASK(0, 11)
24596768914SSukadev Bhattiprolu 
24696768914SSukadev Bhattiprolu #define VAS_LNOTIFY_TID_OFFSET		0x150
24796768914SSukadev Bhattiprolu #define VAS_LNOTIFY_TID			PPC_BITMASK(0, 15)
24896768914SSukadev Bhattiprolu 
24996768914SSukadev Bhattiprolu #define VAS_LNOTIFY_SCOPE_OFFSET	0x158
25096768914SSukadev Bhattiprolu #define VAS_LNOTIFY_MIN_SCOPE		PPC_BITMASK(0, 1)
25196768914SSukadev Bhattiprolu #define VAS_LNOTIFY_MAX_SCOPE		PPC_BITMASK(2, 3)
25296768914SSukadev Bhattiprolu 
25396768914SSukadev Bhattiprolu #define VAS_NX_UTIL_OFFSET		0x1B0
25496768914SSukadev Bhattiprolu #define VAS_NX_UTIL			PPC_BITMASK(0, 63)
25596768914SSukadev Bhattiprolu 
25696768914SSukadev Bhattiprolu /* SE: Side effects */
25796768914SSukadev Bhattiprolu #define VAS_NX_UTIL_SE_OFFSET		0x1B8
25896768914SSukadev Bhattiprolu #define VAS_NX_UTIL_SE			PPC_BITMASK(0, 63)
25996768914SSukadev Bhattiprolu 
26096768914SSukadev Bhattiprolu #define VAS_NX_UTIL_ADDER_OFFSET	0x180
26196768914SSukadev Bhattiprolu #define VAS_NX_UTIL_ADDER		PPC_BITMASK(32, 63)
26296768914SSukadev Bhattiprolu 
26396768914SSukadev Bhattiprolu /*
2640a2c2c24SSukadev Bhattiprolu  * VREG(x):
2650a2c2c24SSukadev Bhattiprolu  * Expand a register's short name (eg: LPID) into two parameters:
2660a2c2c24SSukadev Bhattiprolu  *	- the register's short name in string form ("LPID"), and
2670a2c2c24SSukadev Bhattiprolu  *	- the name of the macro (eg: VAS_LPID_OFFSET), defining the
2680a2c2c24SSukadev Bhattiprolu  *	  register's offset in the window context
2690a2c2c24SSukadev Bhattiprolu  */
2700a2c2c24SSukadev Bhattiprolu #define VREG_SFX(n, s)	__stringify(n), VAS_##n##s
2710a2c2c24SSukadev Bhattiprolu #define VREG(r)		VREG_SFX(r, _OFFSET)
2720a2c2c24SSukadev Bhattiprolu 
2730a2c2c24SSukadev Bhattiprolu /*
27496768914SSukadev Bhattiprolu  * Local Notify Scope Control Register. (Receive windows only).
27596768914SSukadev Bhattiprolu  */
27696768914SSukadev Bhattiprolu enum vas_notify_scope {
27796768914SSukadev Bhattiprolu 	VAS_SCOPE_LOCAL,
27896768914SSukadev Bhattiprolu 	VAS_SCOPE_GROUP,
27996768914SSukadev Bhattiprolu 	VAS_SCOPE_VECTORED_GROUP,
28096768914SSukadev Bhattiprolu 	VAS_SCOPE_UNUSED,
28196768914SSukadev Bhattiprolu };
28296768914SSukadev Bhattiprolu 
28396768914SSukadev Bhattiprolu /*
28496768914SSukadev Bhattiprolu  * Local DMA Cache Control Register (Receive windows only).
28596768914SSukadev Bhattiprolu  */
28696768914SSukadev Bhattiprolu enum vas_dma_type {
28796768914SSukadev Bhattiprolu 	VAS_DMA_TYPE_INJECT,
28896768914SSukadev Bhattiprolu 	VAS_DMA_TYPE_WRITE,
28996768914SSukadev Bhattiprolu };
29096768914SSukadev Bhattiprolu 
29196768914SSukadev Bhattiprolu /*
29296768914SSukadev Bhattiprolu  * Local Notify Scope Control Register. (Receive windows only).
29396768914SSukadev Bhattiprolu  * Not applicable to NX receive windows.
29496768914SSukadev Bhattiprolu  */
29596768914SSukadev Bhattiprolu enum vas_notify_after_count {
29696768914SSukadev Bhattiprolu 	VAS_NOTIFY_AFTER_256 = 0,
29796768914SSukadev Bhattiprolu 	VAS_NOTIFY_NONE,
29896768914SSukadev Bhattiprolu 	VAS_NOTIFY_AFTER_2
29996768914SSukadev Bhattiprolu };
30096768914SSukadev Bhattiprolu 
30196768914SSukadev Bhattiprolu /*
30296768914SSukadev Bhattiprolu  * One per instance of VAS. Each instance will have a separate set of
30396768914SSukadev Bhattiprolu  * receive windows, one per coprocessor type.
30462c4eda4SSukadev Bhattiprolu  *
30562c4eda4SSukadev Bhattiprolu  * See also function header of set_vinst_win() for details on ->windows[]
30662c4eda4SSukadev Bhattiprolu  * and ->rxwin[] tables.
30796768914SSukadev Bhattiprolu  */
30896768914SSukadev Bhattiprolu struct vas_instance {
30996768914SSukadev Bhattiprolu 	int vas_id;
31096768914SSukadev Bhattiprolu 	struct ida ida;
31196768914SSukadev Bhattiprolu 	struct list_head node;
31296768914SSukadev Bhattiprolu 	struct platform_device *pdev;
31396768914SSukadev Bhattiprolu 
31496768914SSukadev Bhattiprolu 	u64 hvwc_bar_start;
31596768914SSukadev Bhattiprolu 	u64 uwc_bar_start;
31696768914SSukadev Bhattiprolu 	u64 paste_base_addr;
31796768914SSukadev Bhattiprolu 	u64 paste_win_id_shift;
31896768914SSukadev Bhattiprolu 
31996768914SSukadev Bhattiprolu 	struct mutex mutex;
32096768914SSukadev Bhattiprolu 	struct vas_window *rxwin[VAS_COP_TYPE_MAX];
32196768914SSukadev Bhattiprolu 	struct vas_window *windows[VAS_WINDOWS_PER_CHIP];
322ece4e512SSukadev Bhattiprolu 
323ece4e512SSukadev Bhattiprolu 	char *dbgname;
324ece4e512SSukadev Bhattiprolu 	struct dentry *dbgdir;
32596768914SSukadev Bhattiprolu };
32696768914SSukadev Bhattiprolu 
32796768914SSukadev Bhattiprolu /*
32896768914SSukadev Bhattiprolu  * In-kernel state a VAS window. One per window.
32996768914SSukadev Bhattiprolu  */
33096768914SSukadev Bhattiprolu struct vas_window {
33196768914SSukadev Bhattiprolu 	/* Fields common to send and receive windows */
33296768914SSukadev Bhattiprolu 	struct vas_instance *vinst;
33396768914SSukadev Bhattiprolu 	int winid;
33496768914SSukadev Bhattiprolu 	bool tx_win;		/* True if send window */
33596768914SSukadev Bhattiprolu 	bool nx_win;		/* True if NX window */
33696768914SSukadev Bhattiprolu 	bool user_win;		/* True if user space window */
33796768914SSukadev Bhattiprolu 	void *hvwc_map;		/* HV window context */
33896768914SSukadev Bhattiprolu 	void *uwc_map;		/* OS/User window context */
33996768914SSukadev Bhattiprolu 	pid_t pid;		/* Linux process id of owner */
34062f659e0SSukadev Bhattiprolu 	int wcreds_max;		/* Window credits */
34196768914SSukadev Bhattiprolu 
342ece4e512SSukadev Bhattiprolu 	char *dbgname;
343ece4e512SSukadev Bhattiprolu 	struct dentry *dbgdir;
344ece4e512SSukadev Bhattiprolu 
34596768914SSukadev Bhattiprolu 	/* Fields applicable only to send windows */
34696768914SSukadev Bhattiprolu 	void *paste_kaddr;
34796768914SSukadev Bhattiprolu 	char *paste_addr_name;
34896768914SSukadev Bhattiprolu 	struct vas_window *rxwin;
34996768914SSukadev Bhattiprolu 
35096768914SSukadev Bhattiprolu 	/* Feilds applicable only to receive windows */
35196768914SSukadev Bhattiprolu 	enum vas_cop_type cop;
35296768914SSukadev Bhattiprolu 	atomic_t num_txwins;
35396768914SSukadev Bhattiprolu };
35496768914SSukadev Bhattiprolu 
35596768914SSukadev Bhattiprolu /*
35696768914SSukadev Bhattiprolu  * Container for the hardware state of a window. One per-window.
35796768914SSukadev Bhattiprolu  *
35896768914SSukadev Bhattiprolu  * A VAS Window context is a 512-byte area in the hardware that contains
35996768914SSukadev Bhattiprolu  * a set of 64-bit registers. Individual bit-fields in these registers
36096768914SSukadev Bhattiprolu  * determine the configuration/operation of the hardware. struct vas_winctx
36196768914SSukadev Bhattiprolu  * is a container for the register fields in the window context.
36296768914SSukadev Bhattiprolu  */
36396768914SSukadev Bhattiprolu struct vas_winctx {
36496768914SSukadev Bhattiprolu 	void *rx_fifo;
36596768914SSukadev Bhattiprolu 	int rx_fifo_size;
36696768914SSukadev Bhattiprolu 	int wcreds_max;
36796768914SSukadev Bhattiprolu 	int rsvd_txbuf_count;
36896768914SSukadev Bhattiprolu 
36996768914SSukadev Bhattiprolu 	bool user_win;
37096768914SSukadev Bhattiprolu 	bool nx_win;
37196768914SSukadev Bhattiprolu 	bool fault_win;
37296768914SSukadev Bhattiprolu 	bool rsvd_txbuf_enable;
37396768914SSukadev Bhattiprolu 	bool pin_win;
37496768914SSukadev Bhattiprolu 	bool rej_no_credit;
37596768914SSukadev Bhattiprolu 	bool tx_wcred_mode;
37696768914SSukadev Bhattiprolu 	bool rx_wcred_mode;
37796768914SSukadev Bhattiprolu 	bool tx_word_mode;
37896768914SSukadev Bhattiprolu 	bool rx_word_mode;
37996768914SSukadev Bhattiprolu 	bool data_stamp;
38096768914SSukadev Bhattiprolu 	bool xtra_write;
38196768914SSukadev Bhattiprolu 	bool notify_disable;
38296768914SSukadev Bhattiprolu 	bool intr_disable;
38396768914SSukadev Bhattiprolu 	bool fifo_disable;
38496768914SSukadev Bhattiprolu 	bool notify_early;
38596768914SSukadev Bhattiprolu 	bool notify_os_intr_reg;
38696768914SSukadev Bhattiprolu 
38796768914SSukadev Bhattiprolu 	int lpid;
38896768914SSukadev Bhattiprolu 	int pidr;		/* value from SPRN_PID, not linux pid */
38996768914SSukadev Bhattiprolu 	int lnotify_lpid;
39096768914SSukadev Bhattiprolu 	int lnotify_pid;
39196768914SSukadev Bhattiprolu 	int lnotify_tid;
39296768914SSukadev Bhattiprolu 	u32 pswid;
39396768914SSukadev Bhattiprolu 	int rx_win_id;
39496768914SSukadev Bhattiprolu 	int fault_win_id;
39596768914SSukadev Bhattiprolu 	int tc_mode;
39696768914SSukadev Bhattiprolu 
39796768914SSukadev Bhattiprolu 	u64 irq_port;
39896768914SSukadev Bhattiprolu 
39996768914SSukadev Bhattiprolu 	enum vas_dma_type dma_type;
40096768914SSukadev Bhattiprolu 	enum vas_notify_scope min_scope;
40196768914SSukadev Bhattiprolu 	enum vas_notify_scope max_scope;
40296768914SSukadev Bhattiprolu 	enum vas_notify_after_count notify_after_count;
40396768914SSukadev Bhattiprolu };
40496768914SSukadev Bhattiprolu 
405ece4e512SSukadev Bhattiprolu extern struct mutex vas_mutex;
406ece4e512SSukadev Bhattiprolu 
4074dea2d1aSSukadev Bhattiprolu extern struct vas_instance *find_vas_instance(int vasid);
408ece4e512SSukadev Bhattiprolu extern void vas_init_dbgdir(void);
409ece4e512SSukadev Bhattiprolu extern void vas_instance_init_dbgdir(struct vas_instance *vinst);
410ece4e512SSukadev Bhattiprolu extern void vas_window_init_dbgdir(struct vas_window *win);
411ece4e512SSukadev Bhattiprolu extern void vas_window_free_dbgdir(struct vas_window *win);
4124dea2d1aSSukadev Bhattiprolu 
413b25b33acSSukadev Bhattiprolu static inline void vas_log_write(struct vas_window *win, char *name,
414b25b33acSSukadev Bhattiprolu 			void *regptr, u64 val)
415b25b33acSSukadev Bhattiprolu {
416b25b33acSSukadev Bhattiprolu 	if (val)
4170a2c2c24SSukadev Bhattiprolu 		pr_debug("%swin #%d: %s reg %p, val 0x%016llx\n",
418b25b33acSSukadev Bhattiprolu 				win->tx_win ? "Tx" : "Rx", win->winid, name,
419b25b33acSSukadev Bhattiprolu 				regptr, val);
420b25b33acSSukadev Bhattiprolu }
421b25b33acSSukadev Bhattiprolu 
422b25b33acSSukadev Bhattiprolu static inline void write_uwc_reg(struct vas_window *win, char *name,
423b25b33acSSukadev Bhattiprolu 			s32 reg, u64 val)
424b25b33acSSukadev Bhattiprolu {
425b25b33acSSukadev Bhattiprolu 	void *regptr;
426b25b33acSSukadev Bhattiprolu 
427b25b33acSSukadev Bhattiprolu 	regptr = win->uwc_map + reg;
428b25b33acSSukadev Bhattiprolu 	vas_log_write(win, name, regptr, val);
429b25b33acSSukadev Bhattiprolu 
430b25b33acSSukadev Bhattiprolu 	out_be64(regptr, val);
431b25b33acSSukadev Bhattiprolu }
432b25b33acSSukadev Bhattiprolu 
433b25b33acSSukadev Bhattiprolu static inline void write_hvwc_reg(struct vas_window *win, char *name,
434b25b33acSSukadev Bhattiprolu 			s32 reg, u64 val)
435b25b33acSSukadev Bhattiprolu {
436b25b33acSSukadev Bhattiprolu 	void *regptr;
437b25b33acSSukadev Bhattiprolu 
438b25b33acSSukadev Bhattiprolu 	regptr = win->hvwc_map + reg;
439b25b33acSSukadev Bhattiprolu 	vas_log_write(win, name, regptr, val);
440b25b33acSSukadev Bhattiprolu 
441b25b33acSSukadev Bhattiprolu 	out_be64(regptr, val);
442b25b33acSSukadev Bhattiprolu }
443b25b33acSSukadev Bhattiprolu 
444b25b33acSSukadev Bhattiprolu static inline u64 read_hvwc_reg(struct vas_window *win,
445b25b33acSSukadev Bhattiprolu 			char *name __maybe_unused, s32 reg)
446b25b33acSSukadev Bhattiprolu {
447b25b33acSSukadev Bhattiprolu 	return in_be64(win->hvwc_map+reg);
448b25b33acSSukadev Bhattiprolu }
449b25b33acSSukadev Bhattiprolu 
45096768914SSukadev Bhattiprolu #endif /* _VAS_H */
451