161305a96SBenjamin Herrenschmidt #ifndef __POWERNV_PCI_H
261305a96SBenjamin Herrenschmidt #define __POWERNV_PCI_H
361305a96SBenjamin Herrenschmidt 
461305a96SBenjamin Herrenschmidt struct pci_dn;
561305a96SBenjamin Herrenschmidt 
661305a96SBenjamin Herrenschmidt enum pnv_phb_type {
7aa0c033fSGavin Shan 	PNV_PHB_P5IOC2	= 0,
8aa0c033fSGavin Shan 	PNV_PHB_IODA1	= 1,
9aa0c033fSGavin Shan 	PNV_PHB_IODA2	= 2,
1061305a96SBenjamin Herrenschmidt };
1161305a96SBenjamin Herrenschmidt 
12cee72d5bSBenjamin Herrenschmidt /* Precise PHB model for error management */
13cee72d5bSBenjamin Herrenschmidt enum pnv_phb_model {
14cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_UNKNOWN,
15cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_P5IOC2,
16cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_P7IOC,
17aa0c033fSGavin Shan 	PNV_PHB_MODEL_PHB3,
18cee72d5bSBenjamin Herrenschmidt };
19cee72d5bSBenjamin Herrenschmidt 
20cee72d5bSBenjamin Herrenschmidt #define PNV_PCI_DIAG_BUF_SIZE	4096
217ebdf956SGavin Shan #define PNV_IODA_PE_DEV		(1 << 0)	/* PE has single PCI device	*/
227ebdf956SGavin Shan #define PNV_IODA_PE_BUS		(1 << 1)	/* PE has primary PCI bus	*/
237ebdf956SGavin Shan #define PNV_IODA_PE_BUS_ALL	(1 << 2)	/* PE has subordinate buses	*/
24cee72d5bSBenjamin Herrenschmidt 
25184cd4a3SBenjamin Herrenschmidt /* Data associated with a PE, including IOMMU tracking etc.. */
264cce9550SGavin Shan struct pnv_phb;
27184cd4a3SBenjamin Herrenschmidt struct pnv_ioda_pe {
287ebdf956SGavin Shan 	unsigned long		flags;
294cce9550SGavin Shan 	struct pnv_phb		*phb;
307ebdf956SGavin Shan 
31184cd4a3SBenjamin Herrenschmidt 	/* A PE can be associated with a single device or an
32184cd4a3SBenjamin Herrenschmidt 	 * entire bus (& children). In the former case, pdev
33184cd4a3SBenjamin Herrenschmidt 	 * is populated, in the later case, pbus is.
34184cd4a3SBenjamin Herrenschmidt 	 */
35184cd4a3SBenjamin Herrenschmidt 	struct pci_dev		*pdev;
36184cd4a3SBenjamin Herrenschmidt 	struct pci_bus		*pbus;
37184cd4a3SBenjamin Herrenschmidt 
38184cd4a3SBenjamin Herrenschmidt 	/* Effective RID (device RID for a device PE and base bus
39184cd4a3SBenjamin Herrenschmidt 	 * RID with devfn 0 for a bus PE)
40184cd4a3SBenjamin Herrenschmidt 	 */
41184cd4a3SBenjamin Herrenschmidt 	unsigned int		rid;
42184cd4a3SBenjamin Herrenschmidt 
43184cd4a3SBenjamin Herrenschmidt 	/* PE number */
44184cd4a3SBenjamin Herrenschmidt 	unsigned int		pe_number;
45184cd4a3SBenjamin Herrenschmidt 
46184cd4a3SBenjamin Herrenschmidt 	/* "Weight" assigned to the PE for the sake of DMA resource
47184cd4a3SBenjamin Herrenschmidt 	 * allocations
48184cd4a3SBenjamin Herrenschmidt 	 */
49184cd4a3SBenjamin Herrenschmidt 	unsigned int		dma_weight;
50184cd4a3SBenjamin Herrenschmidt 
51184cd4a3SBenjamin Herrenschmidt 	/* "Base" iommu table, ie, 4K TCEs, 32-bit DMA */
52184cd4a3SBenjamin Herrenschmidt 	int			tce32_seg;
53184cd4a3SBenjamin Herrenschmidt 	int			tce32_segcount;
54184cd4a3SBenjamin Herrenschmidt 	struct iommu_table	tce32_table;
55184cd4a3SBenjamin Herrenschmidt 
56184cd4a3SBenjamin Herrenschmidt 	/* XXX TODO: Add support for additional 64-bit iommus */
57184cd4a3SBenjamin Herrenschmidt 
58184cd4a3SBenjamin Herrenschmidt 	/* MSIs. MVE index is identical for for 32 and 64 bit MSI
59184cd4a3SBenjamin Herrenschmidt 	 * and -1 if not supported. (It's actually identical to the
60184cd4a3SBenjamin Herrenschmidt 	 * PE number)
61184cd4a3SBenjamin Herrenschmidt 	 */
62184cd4a3SBenjamin Herrenschmidt 	int			mve_number;
63184cd4a3SBenjamin Herrenschmidt 
64184cd4a3SBenjamin Herrenschmidt 	/* Link in list of PE#s */
657ebdf956SGavin Shan 	struct list_head	dma_link;
667ebdf956SGavin Shan 	struct list_head	list;
67184cd4a3SBenjamin Herrenschmidt };
68184cd4a3SBenjamin Herrenschmidt 
698747f363SGavin Shan /* IOC dependent EEH operations */
708747f363SGavin Shan #ifdef CONFIG_EEH
718747f363SGavin Shan struct pnv_eeh_ops {
728747f363SGavin Shan 	int (*post_init)(struct pci_controller *hose);
738747f363SGavin Shan 	int (*set_option)(struct eeh_pe *pe, int option);
748747f363SGavin Shan 	int (*get_state)(struct eeh_pe *pe);
758747f363SGavin Shan 	int (*reset)(struct eeh_pe *pe, int option);
768747f363SGavin Shan 	int (*get_log)(struct eeh_pe *pe, int severity,
778747f363SGavin Shan 		       char *drv_log, unsigned long len);
788747f363SGavin Shan 	int (*configure_bridge)(struct eeh_pe *pe);
798747f363SGavin Shan 	int (*next_error)(struct eeh_pe **pe);
808747f363SGavin Shan };
818747f363SGavin Shan #endif /* CONFIG_EEH */
828747f363SGavin Shan 
8361305a96SBenjamin Herrenschmidt struct pnv_phb {
8461305a96SBenjamin Herrenschmidt 	struct pci_controller	*hose;
8561305a96SBenjamin Herrenschmidt 	enum pnv_phb_type	type;
86cee72d5bSBenjamin Herrenschmidt 	enum pnv_phb_model	model;
878747f363SGavin Shan 	u64			hub_id;
8861305a96SBenjamin Herrenschmidt 	u64			opal_id;
8961305a96SBenjamin Herrenschmidt 	void __iomem		*regs;
90db1266c8SGavin Shan 	int			initialized;
9161305a96SBenjamin Herrenschmidt 	spinlock_t		lock;
9261305a96SBenjamin Herrenschmidt 
938747f363SGavin Shan #ifdef CONFIG_EEH
948747f363SGavin Shan 	struct pnv_eeh_ops	*eeh_ops;
958747f363SGavin Shan 	int			eeh_enabled;
968747f363SGavin Shan #endif
978747f363SGavin Shan 
98c1a2562aSBenjamin Herrenschmidt #ifdef CONFIG_PCI_MSI
99c1a2562aSBenjamin Herrenschmidt 	unsigned int		msi_base;
100c1a2562aSBenjamin Herrenschmidt 	unsigned int		msi32_support;
101fb1b55d6SGavin Shan 	struct msi_bitmap	msi_bmp;
102c1a2562aSBenjamin Herrenschmidt #endif
103c1a2562aSBenjamin Herrenschmidt 	int (*msi_setup)(struct pnv_phb *phb, struct pci_dev *dev,
104137436c9SGavin Shan 			 unsigned int hwirq, unsigned int virq,
105137436c9SGavin Shan 			 unsigned int is_64, struct msi_msg *msg);
10661305a96SBenjamin Herrenschmidt 	void (*dma_dev_setup)(struct pnv_phb *phb, struct pci_dev *pdev);
10761305a96SBenjamin Herrenschmidt 	void (*fixup_phb)(struct pci_controller *hose);
10861305a96SBenjamin Herrenschmidt 	u32 (*bdfn_to_pe)(struct pnv_phb *phb, struct pci_bus *bus, u32 devfn);
10973ed148aSBenjamin Herrenschmidt 	void (*shutdown)(struct pnv_phb *phb);
11061305a96SBenjamin Herrenschmidt 
11161305a96SBenjamin Herrenschmidt 	union {
11261305a96SBenjamin Herrenschmidt 		struct {
11361305a96SBenjamin Herrenschmidt 			struct iommu_table iommu_table;
11461305a96SBenjamin Herrenschmidt 		} p5ioc2;
115184cd4a3SBenjamin Herrenschmidt 
116184cd4a3SBenjamin Herrenschmidt 		struct {
117184cd4a3SBenjamin Herrenschmidt 			/* Global bridge info */
118184cd4a3SBenjamin Herrenschmidt 			unsigned int		total_pe;
119184cd4a3SBenjamin Herrenschmidt 			unsigned int		m32_size;
120184cd4a3SBenjamin Herrenschmidt 			unsigned int		m32_segsize;
121184cd4a3SBenjamin Herrenschmidt 			unsigned int		m32_pci_base;
122184cd4a3SBenjamin Herrenschmidt 			unsigned int		io_size;
123184cd4a3SBenjamin Herrenschmidt 			unsigned int		io_segsize;
124184cd4a3SBenjamin Herrenschmidt 			unsigned int		io_pci_base;
125184cd4a3SBenjamin Herrenschmidt 
126184cd4a3SBenjamin Herrenschmidt 			/* PE allocation bitmap */
127184cd4a3SBenjamin Herrenschmidt 			unsigned long		*pe_alloc;
128184cd4a3SBenjamin Herrenschmidt 
129184cd4a3SBenjamin Herrenschmidt 			/* M32 & IO segment maps */
130184cd4a3SBenjamin Herrenschmidt 			unsigned int		*m32_segmap;
131184cd4a3SBenjamin Herrenschmidt 			unsigned int		*io_segmap;
132184cd4a3SBenjamin Herrenschmidt 			struct pnv_ioda_pe	*pe_array;
133184cd4a3SBenjamin Herrenschmidt 
134137436c9SGavin Shan 			/* IRQ chip */
135137436c9SGavin Shan 			int			irq_chip_init;
136137436c9SGavin Shan 			struct irq_chip		irq_chip;
137137436c9SGavin Shan 
1387ebdf956SGavin Shan 			/* Sorted list of used PE's based
1397ebdf956SGavin Shan 			 * on the sequence of creation
1407ebdf956SGavin Shan 			 */
1417ebdf956SGavin Shan 			struct list_head	pe_list;
1427ebdf956SGavin Shan 
143184cd4a3SBenjamin Herrenschmidt 			/* Reverse map of PEs, will have to extend if
144184cd4a3SBenjamin Herrenschmidt 			 * we are to support more than 256 PEs, indexed
145184cd4a3SBenjamin Herrenschmidt 			 * bus { bus, devfn }
146184cd4a3SBenjamin Herrenschmidt 			 */
147184cd4a3SBenjamin Herrenschmidt 			unsigned char		pe_rmap[0x10000];
148184cd4a3SBenjamin Herrenschmidt 
149184cd4a3SBenjamin Herrenschmidt 			/* 32-bit TCE tables allocation */
150184cd4a3SBenjamin Herrenschmidt 			unsigned long		tce32_count;
151184cd4a3SBenjamin Herrenschmidt 
152184cd4a3SBenjamin Herrenschmidt 			/* Total "weight" for the sake of DMA resources
153184cd4a3SBenjamin Herrenschmidt 			 * allocation
154184cd4a3SBenjamin Herrenschmidt 			 */
155184cd4a3SBenjamin Herrenschmidt 			unsigned int		dma_weight;
156184cd4a3SBenjamin Herrenschmidt 			unsigned int		dma_pe_count;
157184cd4a3SBenjamin Herrenschmidt 
158184cd4a3SBenjamin Herrenschmidt 			/* Sorted list of used PE's, sorted at
159184cd4a3SBenjamin Herrenschmidt 			 * boot for resource allocation purposes
160184cd4a3SBenjamin Herrenschmidt 			 */
1617ebdf956SGavin Shan 			struct list_head	pe_dma_list;
162184cd4a3SBenjamin Herrenschmidt 		} ioda;
16361305a96SBenjamin Herrenschmidt 	};
164cee72d5bSBenjamin Herrenschmidt 
165cee72d5bSBenjamin Herrenschmidt 	/* PHB status structure */
166cee72d5bSBenjamin Herrenschmidt 	union {
167cee72d5bSBenjamin Herrenschmidt 		unsigned char			blob[PNV_PCI_DIAG_BUF_SIZE];
168cee72d5bSBenjamin Herrenschmidt 		struct OpalIoP7IOCPhbErrorData	p7ioc;
169cee72d5bSBenjamin Herrenschmidt 	} diag;
17061305a96SBenjamin Herrenschmidt };
17161305a96SBenjamin Herrenschmidt 
17261305a96SBenjamin Herrenschmidt extern struct pci_ops pnv_pci_ops;
1738747f363SGavin Shan #ifdef CONFIG_EEH
1748747f363SGavin Shan extern struct pnv_eeh_ops ioda_eeh_ops;
1758747f363SGavin Shan #endif
17661305a96SBenjamin Herrenschmidt 
17761305a96SBenjamin Herrenschmidt extern void pnv_pci_setup_iommu_table(struct iommu_table *tbl,
17861305a96SBenjamin Herrenschmidt 				      void *tce_mem, u64 tce_size,
17961305a96SBenjamin Herrenschmidt 				      u64 dma_offset);
18061305a96SBenjamin Herrenschmidt extern void pnv_pci_init_p5ioc2_hub(struct device_node *np);
181184cd4a3SBenjamin Herrenschmidt extern void pnv_pci_init_ioda_hub(struct device_node *np);
182aa0c033fSGavin Shan extern void pnv_pci_init_ioda2_phb(struct device_node *np);
1834cce9550SGavin Shan extern void pnv_pci_ioda_tce_invalidate(struct iommu_table *tbl,
1844cce9550SGavin Shan 					u64 *startp, u64 *endp);
18573ed148aSBenjamin Herrenschmidt 
18661305a96SBenjamin Herrenschmidt #endif /* __POWERNV_PCI_H */
187