161305a96SBenjamin Herrenschmidt #ifndef __POWERNV_PCI_H
261305a96SBenjamin Herrenschmidt #define __POWERNV_PCI_H
361305a96SBenjamin Herrenschmidt 
461305a96SBenjamin Herrenschmidt struct pci_dn;
561305a96SBenjamin Herrenschmidt 
661305a96SBenjamin Herrenschmidt enum pnv_phb_type {
7aa0c033fSGavin Shan 	PNV_PHB_P5IOC2	= 0,
8aa0c033fSGavin Shan 	PNV_PHB_IODA1	= 1,
9aa0c033fSGavin Shan 	PNV_PHB_IODA2	= 2,
1061305a96SBenjamin Herrenschmidt };
1161305a96SBenjamin Herrenschmidt 
12cee72d5bSBenjamin Herrenschmidt /* Precise PHB model for error management */
13cee72d5bSBenjamin Herrenschmidt enum pnv_phb_model {
14cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_UNKNOWN,
15cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_P5IOC2,
16cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_P7IOC,
17aa0c033fSGavin Shan 	PNV_PHB_MODEL_PHB3,
18cee72d5bSBenjamin Herrenschmidt };
19cee72d5bSBenjamin Herrenschmidt 
205c9d6d75SGavin Shan #define PNV_PCI_DIAG_BUF_SIZE	8192
217ebdf956SGavin Shan #define PNV_IODA_PE_DEV		(1 << 0)	/* PE has single PCI device	*/
227ebdf956SGavin Shan #define PNV_IODA_PE_BUS		(1 << 1)	/* PE has primary PCI bus	*/
237ebdf956SGavin Shan #define PNV_IODA_PE_BUS_ALL	(1 << 2)	/* PE has subordinate buses	*/
24cee72d5bSBenjamin Herrenschmidt 
25184cd4a3SBenjamin Herrenschmidt /* Data associated with a PE, including IOMMU tracking etc.. */
264cce9550SGavin Shan struct pnv_phb;
27184cd4a3SBenjamin Herrenschmidt struct pnv_ioda_pe {
287ebdf956SGavin Shan 	unsigned long		flags;
294cce9550SGavin Shan 	struct pnv_phb		*phb;
307ebdf956SGavin Shan 
31184cd4a3SBenjamin Herrenschmidt 	/* A PE can be associated with a single device or an
32184cd4a3SBenjamin Herrenschmidt 	 * entire bus (& children). In the former case, pdev
33184cd4a3SBenjamin Herrenschmidt 	 * is populated, in the later case, pbus is.
34184cd4a3SBenjamin Herrenschmidt 	 */
35184cd4a3SBenjamin Herrenschmidt 	struct pci_dev		*pdev;
36184cd4a3SBenjamin Herrenschmidt 	struct pci_bus		*pbus;
37184cd4a3SBenjamin Herrenschmidt 
38184cd4a3SBenjamin Herrenschmidt 	/* Effective RID (device RID for a device PE and base bus
39184cd4a3SBenjamin Herrenschmidt 	 * RID with devfn 0 for a bus PE)
40184cd4a3SBenjamin Herrenschmidt 	 */
41184cd4a3SBenjamin Herrenschmidt 	unsigned int		rid;
42184cd4a3SBenjamin Herrenschmidt 
43184cd4a3SBenjamin Herrenschmidt 	/* PE number */
44184cd4a3SBenjamin Herrenschmidt 	unsigned int		pe_number;
45184cd4a3SBenjamin Herrenschmidt 
46184cd4a3SBenjamin Herrenschmidt 	/* "Weight" assigned to the PE for the sake of DMA resource
47184cd4a3SBenjamin Herrenschmidt 	 * allocations
48184cd4a3SBenjamin Herrenschmidt 	 */
49184cd4a3SBenjamin Herrenschmidt 	unsigned int		dma_weight;
50184cd4a3SBenjamin Herrenschmidt 
51184cd4a3SBenjamin Herrenschmidt 	/* "Base" iommu table, ie, 4K TCEs, 32-bit DMA */
52184cd4a3SBenjamin Herrenschmidt 	int			tce32_seg;
53184cd4a3SBenjamin Herrenschmidt 	int			tce32_segcount;
54184cd4a3SBenjamin Herrenschmidt 	struct iommu_table	tce32_table;
558e0a1611SAlexey Kardashevskiy 	phys_addr_t		tce_inval_reg_phys;
56184cd4a3SBenjamin Herrenschmidt 
57cd15b048SBenjamin Herrenschmidt 	/* 64-bit TCE bypass region */
58cd15b048SBenjamin Herrenschmidt 	bool			tce_bypass_enabled;
59cd15b048SBenjamin Herrenschmidt 	uint64_t		tce_bypass_base;
60184cd4a3SBenjamin Herrenschmidt 
61184cd4a3SBenjamin Herrenschmidt 	/* MSIs. MVE index is identical for for 32 and 64 bit MSI
62184cd4a3SBenjamin Herrenschmidt 	 * and -1 if not supported. (It's actually identical to the
63184cd4a3SBenjamin Herrenschmidt 	 * PE number)
64184cd4a3SBenjamin Herrenschmidt 	 */
65184cd4a3SBenjamin Herrenschmidt 	int			mve_number;
66184cd4a3SBenjamin Herrenschmidt 
67184cd4a3SBenjamin Herrenschmidt 	/* Link in list of PE#s */
687ebdf956SGavin Shan 	struct list_head	dma_link;
697ebdf956SGavin Shan 	struct list_head	list;
70184cd4a3SBenjamin Herrenschmidt };
71184cd4a3SBenjamin Herrenschmidt 
728747f363SGavin Shan /* IOC dependent EEH operations */
738747f363SGavin Shan #ifdef CONFIG_EEH
748747f363SGavin Shan struct pnv_eeh_ops {
758747f363SGavin Shan 	int (*post_init)(struct pci_controller *hose);
768747f363SGavin Shan 	int (*set_option)(struct eeh_pe *pe, int option);
778747f363SGavin Shan 	int (*get_state)(struct eeh_pe *pe);
788747f363SGavin Shan 	int (*reset)(struct eeh_pe *pe, int option);
798747f363SGavin Shan 	int (*get_log)(struct eeh_pe *pe, int severity,
808747f363SGavin Shan 		       char *drv_log, unsigned long len);
818747f363SGavin Shan 	int (*configure_bridge)(struct eeh_pe *pe);
828747f363SGavin Shan 	int (*next_error)(struct eeh_pe **pe);
838747f363SGavin Shan };
848747f363SGavin Shan #endif /* CONFIG_EEH */
858747f363SGavin Shan 
86f5bc6b70SGavin Shan #define PNV_PHB_FLAG_EEH	(1 << 0)
87f5bc6b70SGavin Shan 
8861305a96SBenjamin Herrenschmidt struct pnv_phb {
8961305a96SBenjamin Herrenschmidt 	struct pci_controller	*hose;
9061305a96SBenjamin Herrenschmidt 	enum pnv_phb_type	type;
91cee72d5bSBenjamin Herrenschmidt 	enum pnv_phb_model	model;
928747f363SGavin Shan 	u64			hub_id;
9361305a96SBenjamin Herrenschmidt 	u64			opal_id;
94f5bc6b70SGavin Shan 	int			flags;
9561305a96SBenjamin Herrenschmidt 	void __iomem		*regs;
96db1266c8SGavin Shan 	int			initialized;
9761305a96SBenjamin Herrenschmidt 	spinlock_t		lock;
9861305a96SBenjamin Herrenschmidt 
998747f363SGavin Shan #ifdef CONFIG_EEH
1008747f363SGavin Shan 	struct pnv_eeh_ops	*eeh_ops;
1018747f363SGavin Shan #endif
1028747f363SGavin Shan 
10337c367f2SGavin Shan #ifdef CONFIG_DEBUG_FS
1047f52a526SGavin Shan 	int			has_dbgfs;
10537c367f2SGavin Shan 	struct dentry		*dbgfs;
10637c367f2SGavin Shan #endif
10737c367f2SGavin Shan 
108c1a2562aSBenjamin Herrenschmidt #ifdef CONFIG_PCI_MSI
109c1a2562aSBenjamin Herrenschmidt 	unsigned int		msi_base;
110c1a2562aSBenjamin Herrenschmidt 	unsigned int		msi32_support;
111fb1b55d6SGavin Shan 	struct msi_bitmap	msi_bmp;
112c1a2562aSBenjamin Herrenschmidt #endif
113c1a2562aSBenjamin Herrenschmidt 	int (*msi_setup)(struct pnv_phb *phb, struct pci_dev *dev,
114137436c9SGavin Shan 			 unsigned int hwirq, unsigned int virq,
115137436c9SGavin Shan 			 unsigned int is_64, struct msi_msg *msg);
11661305a96SBenjamin Herrenschmidt 	void (*dma_dev_setup)(struct pnv_phb *phb, struct pci_dev *pdev);
117cd15b048SBenjamin Herrenschmidt 	int (*dma_set_mask)(struct pnv_phb *phb, struct pci_dev *pdev,
118cd15b048SBenjamin Herrenschmidt 			    u64 dma_mask);
11961305a96SBenjamin Herrenschmidt 	void (*fixup_phb)(struct pci_controller *hose);
12061305a96SBenjamin Herrenschmidt 	u32 (*bdfn_to_pe)(struct pnv_phb *phb, struct pci_bus *bus, u32 devfn);
12173ed148aSBenjamin Herrenschmidt 	void (*shutdown)(struct pnv_phb *phb);
12261305a96SBenjamin Herrenschmidt 
12361305a96SBenjamin Herrenschmidt 	union {
12461305a96SBenjamin Herrenschmidt 		struct {
12561305a96SBenjamin Herrenschmidt 			struct iommu_table iommu_table;
12661305a96SBenjamin Herrenschmidt 		} p5ioc2;
127184cd4a3SBenjamin Herrenschmidt 
128184cd4a3SBenjamin Herrenschmidt 		struct {
129184cd4a3SBenjamin Herrenschmidt 			/* Global bridge info */
130184cd4a3SBenjamin Herrenschmidt 			unsigned int		total_pe;
13136954dc7SGavin Shan 			unsigned int		reserved_pe;
132184cd4a3SBenjamin Herrenschmidt 			unsigned int		m32_size;
133184cd4a3SBenjamin Herrenschmidt 			unsigned int		m32_segsize;
134184cd4a3SBenjamin Herrenschmidt 			unsigned int		m32_pci_base;
135184cd4a3SBenjamin Herrenschmidt 			unsigned int		io_size;
136184cd4a3SBenjamin Herrenschmidt 			unsigned int		io_segsize;
137184cd4a3SBenjamin Herrenschmidt 			unsigned int		io_pci_base;
138184cd4a3SBenjamin Herrenschmidt 
139184cd4a3SBenjamin Herrenschmidt 			/* PE allocation bitmap */
140184cd4a3SBenjamin Herrenschmidt 			unsigned long		*pe_alloc;
141184cd4a3SBenjamin Herrenschmidt 
142184cd4a3SBenjamin Herrenschmidt 			/* M32 & IO segment maps */
143184cd4a3SBenjamin Herrenschmidt 			unsigned int		*m32_segmap;
144184cd4a3SBenjamin Herrenschmidt 			unsigned int		*io_segmap;
145184cd4a3SBenjamin Herrenschmidt 			struct pnv_ioda_pe	*pe_array;
146184cd4a3SBenjamin Herrenschmidt 
147137436c9SGavin Shan 			/* IRQ chip */
148137436c9SGavin Shan 			int			irq_chip_init;
149137436c9SGavin Shan 			struct irq_chip		irq_chip;
150137436c9SGavin Shan 
1517ebdf956SGavin Shan 			/* Sorted list of used PE's based
1527ebdf956SGavin Shan 			 * on the sequence of creation
1537ebdf956SGavin Shan 			 */
1547ebdf956SGavin Shan 			struct list_head	pe_list;
1557ebdf956SGavin Shan 
156184cd4a3SBenjamin Herrenschmidt 			/* Reverse map of PEs, will have to extend if
157184cd4a3SBenjamin Herrenschmidt 			 * we are to support more than 256 PEs, indexed
158184cd4a3SBenjamin Herrenschmidt 			 * bus { bus, devfn }
159184cd4a3SBenjamin Herrenschmidt 			 */
160184cd4a3SBenjamin Herrenschmidt 			unsigned char		pe_rmap[0x10000];
161184cd4a3SBenjamin Herrenschmidt 
162184cd4a3SBenjamin Herrenschmidt 			/* 32-bit TCE tables allocation */
163184cd4a3SBenjamin Herrenschmidt 			unsigned long		tce32_count;
164184cd4a3SBenjamin Herrenschmidt 
165184cd4a3SBenjamin Herrenschmidt 			/* Total "weight" for the sake of DMA resources
166184cd4a3SBenjamin Herrenschmidt 			 * allocation
167184cd4a3SBenjamin Herrenschmidt 			 */
168184cd4a3SBenjamin Herrenschmidt 			unsigned int		dma_weight;
169184cd4a3SBenjamin Herrenschmidt 			unsigned int		dma_pe_count;
170184cd4a3SBenjamin Herrenschmidt 
171184cd4a3SBenjamin Herrenschmidt 			/* Sorted list of used PE's, sorted at
172184cd4a3SBenjamin Herrenschmidt 			 * boot for resource allocation purposes
173184cd4a3SBenjamin Herrenschmidt 			 */
1747ebdf956SGavin Shan 			struct list_head	pe_dma_list;
175184cd4a3SBenjamin Herrenschmidt 		} ioda;
17661305a96SBenjamin Herrenschmidt 	};
177cee72d5bSBenjamin Herrenschmidt 
178ca1de5deSBrian W Hart 	/* PHB and hub status structure */
179cee72d5bSBenjamin Herrenschmidt 	union {
180cee72d5bSBenjamin Herrenschmidt 		unsigned char			blob[PNV_PCI_DIAG_BUF_SIZE];
181cee72d5bSBenjamin Herrenschmidt 		struct OpalIoP7IOCPhbErrorData	p7ioc;
18293aef2a7SGavin Shan 		struct OpalIoPhb3ErrorData	phb3;
183ca1de5deSBrian W Hart 		struct OpalIoP7IOCErrorData 	hub_diag;
184cee72d5bSBenjamin Herrenschmidt 	} diag;
185ca1de5deSBrian W Hart 
18661305a96SBenjamin Herrenschmidt };
18761305a96SBenjamin Herrenschmidt 
18861305a96SBenjamin Herrenschmidt extern struct pci_ops pnv_pci_ops;
1898747f363SGavin Shan #ifdef CONFIG_EEH
1908747f363SGavin Shan extern struct pnv_eeh_ops ioda_eeh_ops;
1918747f363SGavin Shan #endif
19261305a96SBenjamin Herrenschmidt 
19393aef2a7SGavin Shan void pnv_pci_dump_phb_diag_data(struct pci_controller *hose,
19493aef2a7SGavin Shan 				unsigned char *log_buff);
1959bf41be6SGavin Shan int pnv_pci_cfg_read(struct device_node *dn,
1969bf41be6SGavin Shan 		     int where, int size, u32 *val);
1979bf41be6SGavin Shan int pnv_pci_cfg_write(struct device_node *dn,
1989bf41be6SGavin Shan 		      int where, int size, u32 val);
19961305a96SBenjamin Herrenschmidt extern void pnv_pci_setup_iommu_table(struct iommu_table *tbl,
20061305a96SBenjamin Herrenschmidt 				      void *tce_mem, u64 tce_size,
20161305a96SBenjamin Herrenschmidt 				      u64 dma_offset);
20261305a96SBenjamin Herrenschmidt extern void pnv_pci_init_p5ioc2_hub(struct device_node *np);
203184cd4a3SBenjamin Herrenschmidt extern void pnv_pci_init_ioda_hub(struct device_node *np);
204aa0c033fSGavin Shan extern void pnv_pci_init_ioda2_phb(struct device_node *np);
2054cce9550SGavin Shan extern void pnv_pci_ioda_tce_invalidate(struct iommu_table *tbl,
2063ad26e5cSBenjamin Herrenschmidt 					__be64 *startp, __be64 *endp, bool rm);
20773ed148aSBenjamin Herrenschmidt 
20861305a96SBenjamin Herrenschmidt #endif /* __POWERNV_PCI_H */
209