1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
261305a96SBenjamin Herrenschmidt #ifndef __POWERNV_PCI_H
361305a96SBenjamin Herrenschmidt #define __POWERNV_PCI_H
461305a96SBenjamin Herrenschmidt 
5f456834aSIan Munsie #include <linux/iommu.h>
6f456834aSIan Munsie #include <asm/iommu.h>
7f456834aSIan Munsie #include <asm/msi_bitmap.h>
8f456834aSIan Munsie 
961305a96SBenjamin Herrenschmidt struct pci_dn;
1061305a96SBenjamin Herrenschmidt 
1161305a96SBenjamin Herrenschmidt enum pnv_phb_type {
122de50e96SRussell Currey 	PNV_PHB_IODA1		= 0,
132de50e96SRussell Currey 	PNV_PHB_IODA2		= 1,
147f2c39e9SFrederic Barrat 	PNV_PHB_NPU_NVLINK	= 2,
157f2c39e9SFrederic Barrat 	PNV_PHB_NPU_OCAPI	= 3,
1661305a96SBenjamin Herrenschmidt };
1761305a96SBenjamin Herrenschmidt 
18cee72d5bSBenjamin Herrenschmidt /* Precise PHB model for error management */
19cee72d5bSBenjamin Herrenschmidt enum pnv_phb_model {
20cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_UNKNOWN,
21cee72d5bSBenjamin Herrenschmidt 	PNV_PHB_MODEL_P7IOC,
22aa0c033fSGavin Shan 	PNV_PHB_MODEL_PHB3,
235d2aa710SAlistair Popple 	PNV_PHB_MODEL_NPU,
24616badd2SAlistair Popple 	PNV_PHB_MODEL_NPU2,
25cee72d5bSBenjamin Herrenschmidt };
26cee72d5bSBenjamin Herrenschmidt 
275c9d6d75SGavin Shan #define PNV_PCI_DIAG_BUF_SIZE	8192
287ebdf956SGavin Shan #define PNV_IODA_PE_DEV		(1 << 0)	/* PE has single PCI device	*/
297ebdf956SGavin Shan #define PNV_IODA_PE_BUS		(1 << 1)	/* PE has primary PCI bus	*/
307ebdf956SGavin Shan #define PNV_IODA_PE_BUS_ALL	(1 << 2)	/* PE has subordinate buses	*/
31262af557SGuo Chao #define PNV_IODA_PE_MASTER	(1 << 3)	/* Master PE in compound case	*/
32262af557SGuo Chao #define PNV_IODA_PE_SLAVE	(1 << 4)	/* Slave PE in compound case	*/
33781a868fSWei Yang #define PNV_IODA_PE_VF		(1 << 5)	/* PE for one VF 		*/
34cee72d5bSBenjamin Herrenschmidt 
3531bbd45aSRussell Currey /* Indicates operations are frozen for a PE: MMIO in PESTA & DMA in PESTB. */
3631bbd45aSRussell Currey #define PNV_IODA_STOPPED_STATE	0x8000000000000000
3731bbd45aSRussell Currey 
38184cd4a3SBenjamin Herrenschmidt /* Data associated with a PE, including IOMMU tracking etc.. */
394cce9550SGavin Shan struct pnv_phb;
40184cd4a3SBenjamin Herrenschmidt struct pnv_ioda_pe {
417ebdf956SGavin Shan 	unsigned long		flags;
424cce9550SGavin Shan 	struct pnv_phb		*phb;
43c5f7700bSGavin Shan 	int			device_count;
447ebdf956SGavin Shan 
45184cd4a3SBenjamin Herrenschmidt 	/* A PE can be associated with a single device or an
46184cd4a3SBenjamin Herrenschmidt 	 * entire bus (& children). In the former case, pdev
47184cd4a3SBenjamin Herrenschmidt 	 * is populated, in the later case, pbus is.
48184cd4a3SBenjamin Herrenschmidt 	 */
49781a868fSWei Yang #ifdef CONFIG_PCI_IOV
50781a868fSWei Yang 	struct pci_dev          *parent_dev;
51781a868fSWei Yang #endif
52184cd4a3SBenjamin Herrenschmidt 	struct pci_dev		*pdev;
53184cd4a3SBenjamin Herrenschmidt 	struct pci_bus		*pbus;
54184cd4a3SBenjamin Herrenschmidt 
55184cd4a3SBenjamin Herrenschmidt 	/* Effective RID (device RID for a device PE and base bus
56184cd4a3SBenjamin Herrenschmidt 	 * RID with devfn 0 for a bus PE)
57184cd4a3SBenjamin Herrenschmidt 	 */
58184cd4a3SBenjamin Herrenschmidt 	unsigned int		rid;
59184cd4a3SBenjamin Herrenschmidt 
60184cd4a3SBenjamin Herrenschmidt 	/* PE number */
61184cd4a3SBenjamin Herrenschmidt 	unsigned int		pe_number;
62184cd4a3SBenjamin Herrenschmidt 
63184cd4a3SBenjamin Herrenschmidt 	/* "Base" iommu table, ie, 4K TCEs, 32-bit DMA */
64b348aa65SAlexey Kardashevskiy 	struct iommu_table_group table_group;
650bd97167SAlexey Kardashevskiy 	struct npu_comp		*npucomp;
66184cd4a3SBenjamin Herrenschmidt 
67cd15b048SBenjamin Herrenschmidt 	/* 64-bit TCE bypass region */
68cd15b048SBenjamin Herrenschmidt 	bool			tce_bypass_enabled;
69cd15b048SBenjamin Herrenschmidt 	uint64_t		tce_bypass_base;
70184cd4a3SBenjamin Herrenschmidt 
71184cd4a3SBenjamin Herrenschmidt 	/* MSIs. MVE index is identical for for 32 and 64 bit MSI
72184cd4a3SBenjamin Herrenschmidt 	 * and -1 if not supported. (It's actually identical to the
73184cd4a3SBenjamin Herrenschmidt 	 * PE number)
74184cd4a3SBenjamin Herrenschmidt 	 */
75184cd4a3SBenjamin Herrenschmidt 	int			mve_number;
76184cd4a3SBenjamin Herrenschmidt 
77262af557SGuo Chao 	/* PEs in compound case */
78262af557SGuo Chao 	struct pnv_ioda_pe	*master;
79262af557SGuo Chao 	struct list_head	slaves;
80262af557SGuo Chao 
8125529100SFrederic Barrat 	/* PCI peer-to-peer*/
8225529100SFrederic Barrat 	int			p2p_initiator_count;
8325529100SFrederic Barrat 
84184cd4a3SBenjamin Herrenschmidt 	/* Link in list of PE#s */
857ebdf956SGavin Shan 	struct list_head	list;
86184cd4a3SBenjamin Herrenschmidt };
87184cd4a3SBenjamin Herrenschmidt 
88f5bc6b70SGavin Shan #define PNV_PHB_FLAG_EEH	(1 << 0)
89f5bc6b70SGavin Shan 
9061305a96SBenjamin Herrenschmidt struct pnv_phb {
9161305a96SBenjamin Herrenschmidt 	struct pci_controller	*hose;
9261305a96SBenjamin Herrenschmidt 	enum pnv_phb_type	type;
93cee72d5bSBenjamin Herrenschmidt 	enum pnv_phb_model	model;
948747f363SGavin Shan 	u64			hub_id;
9561305a96SBenjamin Herrenschmidt 	u64			opal_id;
96f5bc6b70SGavin Shan 	int			flags;
9761305a96SBenjamin Herrenschmidt 	void __iomem		*regs;
98fd141d1aSBenjamin Herrenschmidt 	u64			regs_phys;
99db1266c8SGavin Shan 	int			initialized;
10061305a96SBenjamin Herrenschmidt 	spinlock_t		lock;
10161305a96SBenjamin Herrenschmidt 
10237c367f2SGavin Shan #ifdef CONFIG_DEBUG_FS
1037f52a526SGavin Shan 	int			has_dbgfs;
10437c367f2SGavin Shan 	struct dentry		*dbgfs;
10537c367f2SGavin Shan #endif
10637c367f2SGavin Shan 
107c1a2562aSBenjamin Herrenschmidt 	unsigned int		msi_base;
108c1a2562aSBenjamin Herrenschmidt 	unsigned int		msi32_support;
109fb1b55d6SGavin Shan 	struct msi_bitmap	msi_bmp;
110c1a2562aSBenjamin Herrenschmidt 	int (*msi_setup)(struct pnv_phb *phb, struct pci_dev *dev,
111137436c9SGavin Shan 			 unsigned int hwirq, unsigned int virq,
112137436c9SGavin Shan 			 unsigned int is_64, struct msi_msg *msg);
11361305a96SBenjamin Herrenschmidt 	void (*dma_dev_setup)(struct pnv_phb *phb, struct pci_dev *pdev);
114262af557SGuo Chao 	int (*init_m64)(struct pnv_phb *phb);
11549dec922SGavin Shan 	int (*get_pe_state)(struct pnv_phb *phb, int pe_no);
11649dec922SGavin Shan 	void (*freeze_pe)(struct pnv_phb *phb, int pe_no);
11749dec922SGavin Shan 	int (*unfreeze_pe)(struct pnv_phb *phb, int pe_no, int opt);
11861305a96SBenjamin Herrenschmidt 
119184cd4a3SBenjamin Herrenschmidt 	struct {
120184cd4a3SBenjamin Herrenschmidt 		/* Global bridge info */
12192b8f137SGavin Shan 		unsigned int		total_pe_num;
12292b8f137SGavin Shan 		unsigned int		reserved_pe_idx;
12363803c39SGavin Shan 		unsigned int		root_pe_idx;
12463803c39SGavin Shan 		bool			root_pe_populated;
125262af557SGuo Chao 
126262af557SGuo Chao 		/* 32-bit MMIO window */
127184cd4a3SBenjamin Herrenschmidt 		unsigned int		m32_size;
128184cd4a3SBenjamin Herrenschmidt 		unsigned int		m32_segsize;
129184cd4a3SBenjamin Herrenschmidt 		unsigned int		m32_pci_base;
130262af557SGuo Chao 
131262af557SGuo Chao 		/* 64-bit MMIO window */
132262af557SGuo Chao 		unsigned int		m64_bar_idx;
133262af557SGuo Chao 		unsigned long		m64_size;
134262af557SGuo Chao 		unsigned long		m64_segsize;
135262af557SGuo Chao 		unsigned long		m64_base;
136262af557SGuo Chao 		unsigned long		m64_bar_alloc;
137262af557SGuo Chao 
138262af557SGuo Chao 		/* IO ports */
139184cd4a3SBenjamin Herrenschmidt 		unsigned int		io_size;
140184cd4a3SBenjamin Herrenschmidt 		unsigned int		io_segsize;
141184cd4a3SBenjamin Herrenschmidt 		unsigned int		io_pci_base;
142184cd4a3SBenjamin Herrenschmidt 
14313ce7598SGavin Shan 		/* PE allocation */
144781a868fSWei Yang 		struct mutex		pe_alloc_mutex;
14513ce7598SGavin Shan 		unsigned long		*pe_alloc;
14613ce7598SGavin Shan 		struct pnv_ioda_pe	*pe_array;
147184cd4a3SBenjamin Herrenschmidt 
148184cd4a3SBenjamin Herrenschmidt 		/* M32 & IO segment maps */
14993289d8cSGavin Shan 		unsigned int		*m64_segmap;
150184cd4a3SBenjamin Herrenschmidt 		unsigned int		*m32_segmap;
151184cd4a3SBenjamin Herrenschmidt 		unsigned int		*io_segmap;
152184cd4a3SBenjamin Herrenschmidt 
1532b923ed1SGavin Shan 		/* DMA32 segment maps - IODA1 only */
1542b923ed1SGavin Shan 		unsigned int		dma32_count;
1552b923ed1SGavin Shan 		unsigned int		*dma32_segmap;
1562b923ed1SGavin Shan 
157137436c9SGavin Shan 		/* IRQ chip */
158137436c9SGavin Shan 		int			irq_chip_init;
159137436c9SGavin Shan 		struct irq_chip		irq_chip;
160137436c9SGavin Shan 
1617ebdf956SGavin Shan 		/* Sorted list of used PE's based
1627ebdf956SGavin Shan 		 * on the sequence of creation
1637ebdf956SGavin Shan 		 */
1647ebdf956SGavin Shan 		struct list_head	pe_list;
165781a868fSWei Yang 		struct mutex            pe_list_mutex;
1667ebdf956SGavin Shan 
167c127562aSGavin Shan 		/* Reverse map of PEs, indexed by {bus, devfn} */
168c127562aSGavin Shan 		unsigned int		pe_rmap[0x10000];
169184cd4a3SBenjamin Herrenschmidt 	} ioda;
170cee72d5bSBenjamin Herrenschmidt 
1715cb1f8fdSRussell Currey 	/* PHB and hub diagnostics */
1725cb1f8fdSRussell Currey 	unsigned int		diag_data_size;
1735cb1f8fdSRussell Currey 	u8			*diag_data;
174ca1de5deSBrian W Hart 
17525529100SFrederic Barrat 	int p2p_target_count;
17661305a96SBenjamin Herrenschmidt };
17761305a96SBenjamin Herrenschmidt 
17861305a96SBenjamin Herrenschmidt extern struct pci_ops pnv_pci_ops;
17961305a96SBenjamin Herrenschmidt 
18093aef2a7SGavin Shan void pnv_pci_dump_phb_diag_data(struct pci_controller *hose,
18193aef2a7SGavin Shan 				unsigned char *log_buff);
1823532a741SGavin Shan int pnv_pci_cfg_read(struct pci_dn *pdn,
1839bf41be6SGavin Shan 		     int where, int size, u32 *val);
1843532a741SGavin Shan int pnv_pci_cfg_write(struct pci_dn *pdn,
1859bf41be6SGavin Shan 		      int where, int size, u32 val);
1860eaf4defSAlexey Kardashevskiy extern struct iommu_table *pnv_pci_table_alloc(int nid);
1870eaf4defSAlexey Kardashevskiy 
188184cd4a3SBenjamin Herrenschmidt extern void pnv_pci_init_ioda_hub(struct device_node *np);
189aa0c033fSGavin Shan extern void pnv_pci_init_ioda2_phb(struct device_node *np);
1905d2aa710SAlistair Popple extern void pnv_pci_init_npu_phb(struct device_node *np);
1917f2c39e9SFrederic Barrat extern void pnv_pci_init_npu2_opencapi_phb(struct device_node *np);
1920e759bd7SAlexey Kardashevskiy extern void pnv_npu2_map_lpar(struct pnv_ioda_pe *gpe, unsigned long msr);
193d92a208dSGavin Shan extern void pnv_pci_reset_secondary_bus(struct pci_dev *dev);
194cadf364dSGavin Shan extern int pnv_eeh_phb_reset(struct pci_controller *hose, int option);
19573ed148aSBenjamin Herrenschmidt 
19692ae0353SDaniel Axtens extern void pnv_pci_dma_dev_setup(struct pci_dev *pdev);
1971bc74f1cSGavin Shan extern void pnv_pci_dma_bus_setup(struct pci_bus *bus);
19892ae0353SDaniel Axtens extern int pnv_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type);
19992ae0353SDaniel Axtens extern void pnv_teardown_msi_irqs(struct pci_dev *pdev);
200f456834aSIan Munsie extern struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev);
201f456834aSIan Munsie extern void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq);
20225529100SFrederic Barrat extern void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
2030bd97167SAlexey Kardashevskiy extern unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2040bd97167SAlexey Kardashevskiy 		__u64 window_size, __u32 levels);
205b9fde58dSBenjamin Herrenschmidt extern int pnv_eeh_post_init(void);
20692ae0353SDaniel Axtens 
2077d623e42SAlexey Kardashevskiy extern void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
2087d623e42SAlexey Kardashevskiy 			    const char *fmt, ...);
2097d623e42SAlexey Kardashevskiy #define pe_err(pe, fmt, ...)					\
2107d623e42SAlexey Kardashevskiy 	pe_level_printk(pe, KERN_ERR, fmt, ##__VA_ARGS__)
2117d623e42SAlexey Kardashevskiy #define pe_warn(pe, fmt, ...)					\
2127d623e42SAlexey Kardashevskiy 	pe_level_printk(pe, KERN_WARNING, fmt, ##__VA_ARGS__)
2137d623e42SAlexey Kardashevskiy #define pe_info(pe, fmt, ...)					\
2147d623e42SAlexey Kardashevskiy 	pe_level_printk(pe, KERN_INFO, fmt, ##__VA_ARGS__)
2157d623e42SAlexey Kardashevskiy 
2165d2aa710SAlistair Popple /* Nvlink functions */
217f9f83456SAlexey Kardashevskiy extern void pnv_npu_try_dma_set_bypass(struct pci_dev *gpdev, bool bypass);
2186b3d12a9SAlistair Popple extern void pnv_pci_ioda2_tce_invalidate_entire(struct pnv_phb *phb, bool rm);
219b5cb9ab1SAlexey Kardashevskiy extern struct pnv_ioda_pe *pnv_pci_npu_setup_iommu(struct pnv_ioda_pe *npe);
2200bd97167SAlexey Kardashevskiy extern struct iommu_table_group *pnv_try_setup_npu_table_group(
2210bd97167SAlexey Kardashevskiy 		struct pnv_ioda_pe *pe);
2220bd97167SAlexey Kardashevskiy extern struct iommu_table_group *pnv_npu_compound_attach(
2230bd97167SAlexey Kardashevskiy 		struct pnv_ioda_pe *pe);
2244361b034SIan Munsie 
225191c2287SAlexey Kardashevskiy /* pci-ioda-tce.c */
226191c2287SAlexey Kardashevskiy #define POWERNV_IOMMU_DEFAULT_LEVELS	1
227191c2287SAlexey Kardashevskiy #define POWERNV_IOMMU_MAX_LEVELS	5
228191c2287SAlexey Kardashevskiy 
229191c2287SAlexey Kardashevskiy extern int pnv_tce_build(struct iommu_table *tbl, long index, long npages,
230191c2287SAlexey Kardashevskiy 		unsigned long uaddr, enum dma_data_direction direction,
231191c2287SAlexey Kardashevskiy 		unsigned long attrs);
232191c2287SAlexey Kardashevskiy extern void pnv_tce_free(struct iommu_table *tbl, long index, long npages);
233191c2287SAlexey Kardashevskiy extern int pnv_tce_xchg(struct iommu_table *tbl, long index,
234a68bd126SAlexey Kardashevskiy 		unsigned long *hpa, enum dma_data_direction *direction,
235a68bd126SAlexey Kardashevskiy 		bool alloc);
236a68bd126SAlexey Kardashevskiy extern __be64 *pnv_tce_useraddrptr(struct iommu_table *tbl, long index,
237a68bd126SAlexey Kardashevskiy 		bool alloc);
238191c2287SAlexey Kardashevskiy extern unsigned long pnv_tce_get(struct iommu_table *tbl, long index);
239191c2287SAlexey Kardashevskiy 
240191c2287SAlexey Kardashevskiy extern long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
241191c2287SAlexey Kardashevskiy 		__u32 page_shift, __u64 window_size, __u32 levels,
242090bad39SAlexey Kardashevskiy 		bool alloc_userspace_copy, struct iommu_table *tbl);
243191c2287SAlexey Kardashevskiy extern void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
244191c2287SAlexey Kardashevskiy 
245191c2287SAlexey Kardashevskiy extern long pnv_pci_link_table_and_group(int node, int num,
246191c2287SAlexey Kardashevskiy 		struct iommu_table *tbl,
247191c2287SAlexey Kardashevskiy 		struct iommu_table_group *table_group);
248191c2287SAlexey Kardashevskiy extern void pnv_pci_unlink_table_and_group(struct iommu_table *tbl,
249191c2287SAlexey Kardashevskiy 		struct iommu_table_group *table_group);
250191c2287SAlexey Kardashevskiy extern void pnv_pci_setup_iommu_table(struct iommu_table *tbl,
251191c2287SAlexey Kardashevskiy 		void *tce_mem, u64 tce_size,
252191c2287SAlexey Kardashevskiy 		u64 dma_offset, unsigned int page_shift);
253191c2287SAlexey Kardashevskiy 
25461305a96SBenjamin Herrenschmidt #endif /* __POWERNV_PCI_H */
255