1 /*
2  * Support for PCI bridges found on Power Macintoshes.
3  *
4  * Copyright (C) 2003-2005 Benjamin Herrenschmuidt (benh@kernel.crashing.org)
5  * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License
9  * as published by the Free Software Foundation; either version
10  * 2 of the License, or (at your option) any later version.
11  */
12 
13 #include <linux/kernel.h>
14 #include <linux/pci.h>
15 #include <linux/delay.h>
16 #include <linux/string.h>
17 #include <linux/init.h>
18 #include <linux/bootmem.h>
19 #include <linux/irq.h>
20 
21 #include <asm/sections.h>
22 #include <asm/io.h>
23 #include <asm/prom.h>
24 #include <asm/pci-bridge.h>
25 #include <asm/machdep.h>
26 #include <asm/pmac_feature.h>
27 #include <asm/grackle.h>
28 #include <asm/ppc-pci.h>
29 
30 #undef DEBUG
31 
32 #ifdef DEBUG
33 #define DBG(x...) printk(x)
34 #else
35 #define DBG(x...)
36 #endif
37 
38 static int add_bridge(struct device_node *dev);
39 
40 /* XXX Could be per-controller, but I don't think we risk anything by
41  * assuming we won't have both UniNorth and Bandit */
42 static int has_uninorth;
43 #ifdef CONFIG_PPC64
44 static struct pci_controller *u3_agp;
45 static struct pci_controller *u4_pcie;
46 static struct pci_controller *u3_ht;
47 #else
48 static int has_second_ohare;
49 #endif /* CONFIG_PPC64 */
50 
51 extern int pcibios_assign_bus_offset;
52 
53 struct device_node *k2_skiplist[2];
54 
55 /*
56  * Magic constants for enabling cache coherency in the bandit/PSX bridge.
57  */
58 #define BANDIT_DEVID_2	8
59 #define BANDIT_REVID	3
60 
61 #define BANDIT_DEVNUM	11
62 #define BANDIT_MAGIC	0x50
63 #define BANDIT_COHERENT	0x40
64 
65 static int __init fixup_one_level_bus_range(struct device_node *node, int higher)
66 {
67 	for (; node != 0;node = node->sibling) {
68 		const int * bus_range;
69 		const unsigned int *class_code;
70 		int len;
71 
72 		/* For PCI<->PCI bridges or CardBus bridges, we go down */
73 		class_code = of_get_property(node, "class-code", NULL);
74 		if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
75 			(*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
76 			continue;
77 		bus_range = of_get_property(node, "bus-range", &len);
78 		if (bus_range != NULL && len > 2 * sizeof(int)) {
79 			if (bus_range[1] > higher)
80 				higher = bus_range[1];
81 		}
82 		higher = fixup_one_level_bus_range(node->child, higher);
83 	}
84 	return higher;
85 }
86 
87 /* This routine fixes the "bus-range" property of all bridges in the
88  * system since they tend to have their "last" member wrong on macs
89  *
90  * Note that the bus numbers manipulated here are OF bus numbers, they
91  * are not Linux bus numbers.
92  */
93 static void __init fixup_bus_range(struct device_node *bridge)
94 {
95 	int *bus_range, len;
96 	struct property *prop;
97 
98 	/* Lookup the "bus-range" property for the hose */
99 	prop = of_find_property(bridge, "bus-range", &len);
100 	if (prop == NULL || prop->length < 2 * sizeof(int))
101 		return;
102 
103 	bus_range = prop->value;
104 	bus_range[1] = fixup_one_level_bus_range(bridge->child, bus_range[1]);
105 }
106 
107 /*
108  * Apple MacRISC (U3, UniNorth, Bandit, Chaos) PCI controllers.
109  *
110  * The "Bandit" version is present in all early PCI PowerMacs,
111  * and up to the first ones using Grackle. Some machines may
112  * have 2 bandit controllers (2 PCI busses).
113  *
114  * "Chaos" is used in some "Bandit"-type machines as a bridge
115  * for the separate display bus. It is accessed the same
116  * way as bandit, but cannot be probed for devices. It therefore
117  * has its own config access functions.
118  *
119  * The "UniNorth" version is present in all Core99 machines
120  * (iBook, G4, new IMacs, and all the recent Apple machines).
121  * It contains 3 controllers in one ASIC.
122  *
123  * The U3 is the bridge used on G5 machines. It contains an
124  * AGP bus which is dealt with the old UniNorth access routines
125  * and a HyperTransport bus which uses its own set of access
126  * functions.
127  */
128 
129 #define MACRISC_CFA0(devfn, off)	\
130 	((1 << (unsigned int)PCI_SLOT(dev_fn)) \
131 	| (((unsigned int)PCI_FUNC(dev_fn)) << 8) \
132 	| (((unsigned int)(off)) & 0xFCUL))
133 
134 #define MACRISC_CFA1(bus, devfn, off)	\
135 	((((unsigned int)(bus)) << 16) \
136 	|(((unsigned int)(devfn)) << 8) \
137 	|(((unsigned int)(off)) & 0xFCUL) \
138 	|1UL)
139 
140 static volatile void __iomem *macrisc_cfg_access(struct pci_controller* hose,
141 					       u8 bus, u8 dev_fn, u8 offset)
142 {
143 	unsigned int caddr;
144 
145 	if (bus == hose->first_busno) {
146 		if (dev_fn < (11 << 3))
147 			return NULL;
148 		caddr = MACRISC_CFA0(dev_fn, offset);
149 	} else
150 		caddr = MACRISC_CFA1(bus, dev_fn, offset);
151 
152 	/* Uninorth will return garbage if we don't read back the value ! */
153 	do {
154 		out_le32(hose->cfg_addr, caddr);
155 	} while (in_le32(hose->cfg_addr) != caddr);
156 
157 	offset &= has_uninorth ? 0x07 : 0x03;
158 	return hose->cfg_data + offset;
159 }
160 
161 static int macrisc_read_config(struct pci_bus *bus, unsigned int devfn,
162 				      int offset, int len, u32 *val)
163 {
164 	struct pci_controller *hose;
165 	volatile void __iomem *addr;
166 
167 	hose = pci_bus_to_host(bus);
168 	if (hose == NULL)
169 		return PCIBIOS_DEVICE_NOT_FOUND;
170 	if (offset >= 0x100)
171 		return  PCIBIOS_BAD_REGISTER_NUMBER;
172 	addr = macrisc_cfg_access(hose, bus->number, devfn, offset);
173 	if (!addr)
174 		return PCIBIOS_DEVICE_NOT_FOUND;
175 	/*
176 	 * Note: the caller has already checked that offset is
177 	 * suitably aligned and that len is 1, 2 or 4.
178 	 */
179 	switch (len) {
180 	case 1:
181 		*val = in_8(addr);
182 		break;
183 	case 2:
184 		*val = in_le16(addr);
185 		break;
186 	default:
187 		*val = in_le32(addr);
188 		break;
189 	}
190 	return PCIBIOS_SUCCESSFUL;
191 }
192 
193 static int macrisc_write_config(struct pci_bus *bus, unsigned int devfn,
194 				       int offset, int len, u32 val)
195 {
196 	struct pci_controller *hose;
197 	volatile void __iomem *addr;
198 
199 	hose = pci_bus_to_host(bus);
200 	if (hose == NULL)
201 		return PCIBIOS_DEVICE_NOT_FOUND;
202 	if (offset >= 0x100)
203 		return  PCIBIOS_BAD_REGISTER_NUMBER;
204 	addr = macrisc_cfg_access(hose, bus->number, devfn, offset);
205 	if (!addr)
206 		return PCIBIOS_DEVICE_NOT_FOUND;
207 	/*
208 	 * Note: the caller has already checked that offset is
209 	 * suitably aligned and that len is 1, 2 or 4.
210 	 */
211 	switch (len) {
212 	case 1:
213 		out_8(addr, val);
214 		(void) in_8(addr);
215 		break;
216 	case 2:
217 		out_le16(addr, val);
218 		(void) in_le16(addr);
219 		break;
220 	default:
221 		out_le32(addr, val);
222 		(void) in_le32(addr);
223 		break;
224 	}
225 	return PCIBIOS_SUCCESSFUL;
226 }
227 
228 static struct pci_ops macrisc_pci_ops =
229 {
230 	macrisc_read_config,
231 	macrisc_write_config
232 };
233 
234 #ifdef CONFIG_PPC32
235 /*
236  * Verify that a specific (bus, dev_fn) exists on chaos
237  */
238 static int chaos_validate_dev(struct pci_bus *bus, int devfn, int offset)
239 {
240 	struct device_node *np;
241 	const u32 *vendor, *device;
242 
243 	if (offset >= 0x100)
244 		return  PCIBIOS_BAD_REGISTER_NUMBER;
245 	np = pci_busdev_to_OF_node(bus, devfn);
246 	if (np == NULL)
247 		return PCIBIOS_DEVICE_NOT_FOUND;
248 
249 	vendor = of_get_property(np, "vendor-id", NULL);
250 	device = of_get_property(np, "device-id", NULL);
251 	if (vendor == NULL || device == NULL)
252 		return PCIBIOS_DEVICE_NOT_FOUND;
253 
254 	if ((*vendor == 0x106b) && (*device == 3) && (offset >= 0x10)
255 	    && (offset != 0x14) && (offset != 0x18) && (offset <= 0x24))
256 		return PCIBIOS_BAD_REGISTER_NUMBER;
257 
258 	return PCIBIOS_SUCCESSFUL;
259 }
260 
261 static int
262 chaos_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
263 		  int len, u32 *val)
264 {
265 	int result = chaos_validate_dev(bus, devfn, offset);
266 	if (result == PCIBIOS_BAD_REGISTER_NUMBER)
267 		*val = ~0U;
268 	if (result != PCIBIOS_SUCCESSFUL)
269 		return result;
270 	return macrisc_read_config(bus, devfn, offset, len, val);
271 }
272 
273 static int
274 chaos_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
275 		   int len, u32 val)
276 {
277 	int result = chaos_validate_dev(bus, devfn, offset);
278 	if (result != PCIBIOS_SUCCESSFUL)
279 		return result;
280 	return macrisc_write_config(bus, devfn, offset, len, val);
281 }
282 
283 static struct pci_ops chaos_pci_ops =
284 {
285 	chaos_read_config,
286 	chaos_write_config
287 };
288 
289 static void __init setup_chaos(struct pci_controller *hose,
290 			       struct resource *addr)
291 {
292 	/* assume a `chaos' bridge */
293 	hose->ops = &chaos_pci_ops;
294 	hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
295 	hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
296 }
297 #endif /* CONFIG_PPC32 */
298 
299 #ifdef CONFIG_PPC64
300 /*
301  * These versions of U3 HyperTransport config space access ops do not
302  * implement self-view of the HT host yet
303  */
304 
305 /*
306  * This function deals with some "special cases" devices.
307  *
308  *  0 -> No special case
309  *  1 -> Skip the device but act as if the access was successfull
310  *       (return 0xff's on reads, eventually, cache config space
311  *       accesses in a later version)
312  * -1 -> Hide the device (unsuccessful acess)
313  */
314 static int u3_ht_skip_device(struct pci_controller *hose,
315 			     struct pci_bus *bus, unsigned int devfn)
316 {
317 	struct device_node *busdn, *dn;
318 	int i;
319 
320 	/* We only allow config cycles to devices that are in OF device-tree
321 	 * as we are apparently having some weird things going on with some
322 	 * revs of K2 on recent G5s
323 	 */
324 	if (bus->self)
325 		busdn = pci_device_to_OF_node(bus->self);
326 	else
327 		busdn = hose->arch_data;
328 	for (dn = busdn->child; dn; dn = dn->sibling)
329 		if (PCI_DN(dn) && PCI_DN(dn)->devfn == devfn)
330 			break;
331 	if (dn == NULL)
332 		return -1;
333 
334 	/*
335 	 * When a device in K2 is powered down, we die on config
336 	 * cycle accesses. Fix that here.
337 	 */
338 	for (i=0; i<2; i++)
339 		if (k2_skiplist[i] == dn)
340 			return 1;
341 
342 	return 0;
343 }
344 
345 #define U3_HT_CFA0(devfn, off)		\
346 		((((unsigned int)devfn) << 8) | offset)
347 #define U3_HT_CFA1(bus, devfn, off)	\
348 		(U3_HT_CFA0(devfn, off) \
349 		+ (((unsigned int)bus) << 16) \
350 		+ 0x01000000UL)
351 
352 static volatile void __iomem *u3_ht_cfg_access(struct pci_controller* hose,
353 					     u8 bus, u8 devfn, u8 offset)
354 {
355 	if (bus == hose->first_busno) {
356 		/* For now, we don't self probe U3 HT bridge */
357 		if (PCI_SLOT(devfn) == 0)
358 			return NULL;
359 		return hose->cfg_data + U3_HT_CFA0(devfn, offset);
360 	} else
361 		return hose->cfg_data + U3_HT_CFA1(bus, devfn, offset);
362 }
363 
364 static int u3_ht_read_config(struct pci_bus *bus, unsigned int devfn,
365 				    int offset, int len, u32 *val)
366 {
367 	struct pci_controller *hose;
368 	volatile void __iomem *addr;
369 
370 	hose = pci_bus_to_host(bus);
371 	if (hose == NULL)
372 		return PCIBIOS_DEVICE_NOT_FOUND;
373 	if (offset >= 0x100)
374 		return  PCIBIOS_BAD_REGISTER_NUMBER;
375 	addr = u3_ht_cfg_access(hose, bus->number, devfn, offset);
376 	if (!addr)
377 		return PCIBIOS_DEVICE_NOT_FOUND;
378 
379 	switch (u3_ht_skip_device(hose, bus, devfn)) {
380 	case 0:
381 		break;
382 	case 1:
383 		switch (len) {
384 		case 1:
385 			*val = 0xff; break;
386 		case 2:
387 			*val = 0xffff; break;
388 		default:
389 			*val = 0xfffffffful; break;
390 		}
391 		return PCIBIOS_SUCCESSFUL;
392 	default:
393 		return PCIBIOS_DEVICE_NOT_FOUND;
394 	}
395 
396 	/*
397 	 * Note: the caller has already checked that offset is
398 	 * suitably aligned and that len is 1, 2 or 4.
399 	 */
400 	switch (len) {
401 	case 1:
402 		*val = in_8(addr);
403 		break;
404 	case 2:
405 		*val = in_le16(addr);
406 		break;
407 	default:
408 		*val = in_le32(addr);
409 		break;
410 	}
411 	return PCIBIOS_SUCCESSFUL;
412 }
413 
414 static int u3_ht_write_config(struct pci_bus *bus, unsigned int devfn,
415 				     int offset, int len, u32 val)
416 {
417 	struct pci_controller *hose;
418 	volatile void __iomem *addr;
419 
420 	hose = pci_bus_to_host(bus);
421 	if (hose == NULL)
422 		return PCIBIOS_DEVICE_NOT_FOUND;
423 	if (offset >= 0x100)
424 		return  PCIBIOS_BAD_REGISTER_NUMBER;
425 	addr = u3_ht_cfg_access(hose, bus->number, devfn, offset);
426 	if (!addr)
427 		return PCIBIOS_DEVICE_NOT_FOUND;
428 
429 	switch (u3_ht_skip_device(hose, bus, devfn)) {
430 	case 0:
431 		break;
432 	case 1:
433 		return PCIBIOS_SUCCESSFUL;
434 	default:
435 		return PCIBIOS_DEVICE_NOT_FOUND;
436 	}
437 
438 	/*
439 	 * Note: the caller has already checked that offset is
440 	 * suitably aligned and that len is 1, 2 or 4.
441 	 */
442 	switch (len) {
443 	case 1:
444 		out_8(addr, val);
445 		(void) in_8(addr);
446 		break;
447 	case 2:
448 		out_le16(addr, val);
449 		(void) in_le16(addr);
450 		break;
451 	default:
452 		out_le32((u32 __iomem *)addr, val);
453 		(void) in_le32(addr);
454 		break;
455 	}
456 	return PCIBIOS_SUCCESSFUL;
457 }
458 
459 static struct pci_ops u3_ht_pci_ops =
460 {
461 	u3_ht_read_config,
462 	u3_ht_write_config
463 };
464 
465 #define U4_PCIE_CFA0(devfn, off)	\
466 	((1 << ((unsigned int)PCI_SLOT(dev_fn)))	\
467 	 | (((unsigned int)PCI_FUNC(dev_fn)) << 8)	\
468 	 | ((((unsigned int)(off)) >> 8) << 28) \
469 	 | (((unsigned int)(off)) & 0xfcU))
470 
471 #define U4_PCIE_CFA1(bus, devfn, off)	\
472 	((((unsigned int)(bus)) << 16) \
473 	 |(((unsigned int)(devfn)) << 8)	\
474 	 | ((((unsigned int)(off)) >> 8) << 28) \
475 	 |(((unsigned int)(off)) & 0xfcU)	\
476 	 |1UL)
477 
478 static volatile void __iomem *u4_pcie_cfg_access(struct pci_controller* hose,
479 					u8 bus, u8 dev_fn, int offset)
480 {
481 	unsigned int caddr;
482 
483 	if (bus == hose->first_busno) {
484 		caddr = U4_PCIE_CFA0(dev_fn, offset);
485 	} else
486 		caddr = U4_PCIE_CFA1(bus, dev_fn, offset);
487 
488 	/* Uninorth will return garbage if we don't read back the value ! */
489 	do {
490 		out_le32(hose->cfg_addr, caddr);
491 	} while (in_le32(hose->cfg_addr) != caddr);
492 
493 	offset &= 0x03;
494 	return hose->cfg_data + offset;
495 }
496 
497 static int u4_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
498 			       int offset, int len, u32 *val)
499 {
500 	struct pci_controller *hose;
501 	volatile void __iomem *addr;
502 
503 	hose = pci_bus_to_host(bus);
504 	if (hose == NULL)
505 		return PCIBIOS_DEVICE_NOT_FOUND;
506 	if (offset >= 0x1000)
507 		return  PCIBIOS_BAD_REGISTER_NUMBER;
508 	addr = u4_pcie_cfg_access(hose, bus->number, devfn, offset);
509 	if (!addr)
510 		return PCIBIOS_DEVICE_NOT_FOUND;
511 	/*
512 	 * Note: the caller has already checked that offset is
513 	 * suitably aligned and that len is 1, 2 or 4.
514 	 */
515 	switch (len) {
516 	case 1:
517 		*val = in_8(addr);
518 		break;
519 	case 2:
520 		*val = in_le16(addr);
521 		break;
522 	default:
523 		*val = in_le32(addr);
524 		break;
525 	}
526 	return PCIBIOS_SUCCESSFUL;
527 }
528 
529 static int u4_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
530 				int offset, int len, u32 val)
531 {
532 	struct pci_controller *hose;
533 	volatile void __iomem *addr;
534 
535 	hose = pci_bus_to_host(bus);
536 	if (hose == NULL)
537 		return PCIBIOS_DEVICE_NOT_FOUND;
538 	if (offset >= 0x1000)
539 		return  PCIBIOS_BAD_REGISTER_NUMBER;
540 	addr = u4_pcie_cfg_access(hose, bus->number, devfn, offset);
541 	if (!addr)
542 		return PCIBIOS_DEVICE_NOT_FOUND;
543 	/*
544 	 * Note: the caller has already checked that offset is
545 	 * suitably aligned and that len is 1, 2 or 4.
546 	 */
547 	switch (len) {
548 	case 1:
549 		out_8(addr, val);
550 		(void) in_8(addr);
551 		break;
552 	case 2:
553 		out_le16(addr, val);
554 		(void) in_le16(addr);
555 		break;
556 	default:
557 		out_le32(addr, val);
558 		(void) in_le32(addr);
559 		break;
560 	}
561 	return PCIBIOS_SUCCESSFUL;
562 }
563 
564 static struct pci_ops u4_pcie_pci_ops =
565 {
566 	u4_pcie_read_config,
567 	u4_pcie_write_config
568 };
569 
570 #endif /* CONFIG_PPC64 */
571 
572 #ifdef CONFIG_PPC32
573 /*
574  * For a bandit bridge, turn on cache coherency if necessary.
575  * N.B. we could clean this up using the hose ops directly.
576  */
577 static void __init init_bandit(struct pci_controller *bp)
578 {
579 	unsigned int vendev, magic;
580 	int rev;
581 
582 	/* read the word at offset 0 in config space for device 11 */
583 	out_le32(bp->cfg_addr, (1UL << BANDIT_DEVNUM) + PCI_VENDOR_ID);
584 	udelay(2);
585 	vendev = in_le32(bp->cfg_data);
586 	if (vendev == (PCI_DEVICE_ID_APPLE_BANDIT << 16) +
587 			PCI_VENDOR_ID_APPLE) {
588 		/* read the revision id */
589 		out_le32(bp->cfg_addr,
590 			 (1UL << BANDIT_DEVNUM) + PCI_REVISION_ID);
591 		udelay(2);
592 		rev = in_8(bp->cfg_data);
593 		if (rev != BANDIT_REVID)
594 			printk(KERN_WARNING
595 			       "Unknown revision %d for bandit\n", rev);
596 	} else if (vendev != (BANDIT_DEVID_2 << 16) + PCI_VENDOR_ID_APPLE) {
597 		printk(KERN_WARNING "bandit isn't? (%x)\n", vendev);
598 		return;
599 	}
600 
601 	/* read the word at offset 0x50 */
602 	out_le32(bp->cfg_addr, (1UL << BANDIT_DEVNUM) + BANDIT_MAGIC);
603 	udelay(2);
604 	magic = in_le32(bp->cfg_data);
605 	if ((magic & BANDIT_COHERENT) != 0)
606 		return;
607 	magic |= BANDIT_COHERENT;
608 	udelay(2);
609 	out_le32(bp->cfg_data, magic);
610 	printk(KERN_INFO "Cache coherency enabled for bandit/PSX\n");
611 }
612 
613 /*
614  * Tweak the PCI-PCI bridge chip on the blue & white G3s.
615  */
616 static void __init init_p2pbridge(void)
617 {
618 	struct device_node *p2pbridge;
619 	struct pci_controller* hose;
620 	u8 bus, devfn;
621 	u16 val;
622 
623 	/* XXX it would be better here to identify the specific
624 	   PCI-PCI bridge chip we have. */
625 	p2pbridge = of_find_node_by_name(NULL, "pci-bridge");
626 	if (p2pbridge == NULL
627 	    || p2pbridge->parent == NULL
628 	    || strcmp(p2pbridge->parent->name, "pci") != 0)
629 		goto done;
630 	if (pci_device_from_OF_node(p2pbridge, &bus, &devfn) < 0) {
631 		DBG("Can't find PCI infos for PCI<->PCI bridge\n");
632 		goto done;
633 	}
634 	/* Warning: At this point, we have not yet renumbered all busses.
635 	 * So we must use OF walking to find out hose
636 	 */
637 	hose = pci_find_hose_for_OF_device(p2pbridge);
638 	if (!hose) {
639 		DBG("Can't find hose for PCI<->PCI bridge\n");
640 		goto done;
641 	}
642 	if (early_read_config_word(hose, bus, devfn,
643 				   PCI_BRIDGE_CONTROL, &val) < 0) {
644 		printk(KERN_ERR "init_p2pbridge: couldn't read bridge"
645 		       " control\n");
646 		goto done;
647 	}
648 	val &= ~PCI_BRIDGE_CTL_MASTER_ABORT;
649 	early_write_config_word(hose, bus, devfn, PCI_BRIDGE_CONTROL, val);
650 done:
651 	of_node_put(p2pbridge);
652 }
653 
654 static void __init init_second_ohare(void)
655 {
656 	struct device_node *np = of_find_node_by_name(NULL, "pci106b,7");
657 	unsigned char bus, devfn;
658 	unsigned short cmd;
659 
660 	if (np == NULL)
661 		return;
662 
663 	/* This must run before we initialize the PICs since the second
664 	 * ohare hosts a PIC that will be accessed there.
665 	 */
666 	if (pci_device_from_OF_node(np, &bus, &devfn) == 0) {
667 		struct pci_controller* hose =
668 			pci_find_hose_for_OF_device(np);
669 		if (!hose) {
670 			printk(KERN_ERR "Can't find PCI hose for OHare2 !\n");
671 			return;
672 		}
673 		early_read_config_word(hose, bus, devfn, PCI_COMMAND, &cmd);
674 		cmd |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
675 		cmd &= ~PCI_COMMAND_IO;
676 		early_write_config_word(hose, bus, devfn, PCI_COMMAND, cmd);
677 	}
678 	has_second_ohare = 1;
679 }
680 
681 /*
682  * Some Apple desktop machines have a NEC PD720100A USB2 controller
683  * on the motherboard. Open Firmware, on these, will disable the
684  * EHCI part of it so it behaves like a pair of OHCI's. This fixup
685  * code re-enables it ;)
686  */
687 static void __init fixup_nec_usb2(void)
688 {
689 	struct device_node *nec;
690 
691 	for (nec = NULL; (nec = of_find_node_by_name(nec, "usb")) != NULL;) {
692 		struct pci_controller *hose;
693 		u32 data;
694 		const u32 *prop;
695 		u8 bus, devfn;
696 
697 		prop = of_get_property(nec, "vendor-id", NULL);
698 		if (prop == NULL)
699 			continue;
700 		if (0x1033 != *prop)
701 			continue;
702 		prop = of_get_property(nec, "device-id", NULL);
703 		if (prop == NULL)
704 			continue;
705 		if (0x0035 != *prop)
706 			continue;
707 		prop = of_get_property(nec, "reg", NULL);
708 		if (prop == NULL)
709 			continue;
710 		devfn = (prop[0] >> 8) & 0xff;
711 		bus = (prop[0] >> 16) & 0xff;
712 		if (PCI_FUNC(devfn) != 0)
713 			continue;
714 		hose = pci_find_hose_for_OF_device(nec);
715 		if (!hose)
716 			continue;
717 		early_read_config_dword(hose, bus, devfn, 0xe4, &data);
718 		if (data & 1UL) {
719 			printk("Found NEC PD720100A USB2 chip with disabled"
720 			       " EHCI, fixing up...\n");
721 			data &= ~1UL;
722 			early_write_config_dword(hose, bus, devfn, 0xe4, data);
723 		}
724 	}
725 }
726 
727 static void __init setup_bandit(struct pci_controller *hose,
728 				struct resource *addr)
729 {
730 	hose->ops = &macrisc_pci_ops;
731 	hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
732 	hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
733 	init_bandit(hose);
734 }
735 
736 static int __init setup_uninorth(struct pci_controller *hose,
737 				 struct resource *addr)
738 {
739 	pci_assign_all_buses = 1;
740 	has_uninorth = 1;
741 	hose->ops = &macrisc_pci_ops;
742 	hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
743 	hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
744 	/* We "know" that the bridge at f2000000 has the PCI slots. */
745 	return addr->start == 0xf2000000;
746 }
747 #endif /* CONFIG_PPC32 */
748 
749 #ifdef CONFIG_PPC64
750 static void __init setup_u3_agp(struct pci_controller* hose)
751 {
752 	/* On G5, we move AGP up to high bus number so we don't need
753 	 * to reassign bus numbers for HT. If we ever have P2P bridges
754 	 * on AGP, we'll have to move pci_assign_all_busses to the
755 	 * pci_controller structure so we enable it for AGP and not for
756 	 * HT childs.
757 	 * We hard code the address because of the different size of
758 	 * the reg address cell, we shall fix that by killing struct
759 	 * reg_property and using some accessor functions instead
760 	 */
761 	hose->first_busno = 0xf0;
762 	hose->last_busno = 0xff;
763 	has_uninorth = 1;
764 	hose->ops = &macrisc_pci_ops;
765 	hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000);
766 	hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000);
767 	u3_agp = hose;
768 }
769 
770 static void __init setup_u4_pcie(struct pci_controller* hose)
771 {
772 	/* We currently only implement the "non-atomic" config space, to
773 	 * be optimised later.
774 	 */
775 	hose->ops = &u4_pcie_pci_ops;
776 	hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000);
777 	hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000);
778 
779 	/* The bus contains a bridge from root -> device, we need to
780 	 * make it visible on bus 0 so that we pick the right type
781 	 * of config cycles. If we didn't, we would have to force all
782 	 * config cycles to be type 1. So we override the "bus-range"
783 	 * property here
784 	 */
785 	hose->first_busno = 0x00;
786 	hose->last_busno = 0xff;
787 	u4_pcie = hose;
788 }
789 
790 static void __init setup_u3_ht(struct pci_controller* hose)
791 {
792 	struct device_node *np = (struct device_node *)hose->arch_data;
793 	struct pci_controller *other = NULL;
794 	int i, cur;
795 
796 
797 	hose->ops = &u3_ht_pci_ops;
798 
799 	/* We hard code the address because of the different size of
800 	 * the reg address cell, we shall fix that by killing struct
801 	 * reg_property and using some accessor functions instead
802 	 */
803 	hose->cfg_data = ioremap(0xf2000000, 0x02000000);
804 
805 	/*
806 	 * /ht node doesn't expose a "ranges" property, so we "remove"
807 	 * regions that have been allocated to AGP. So far, this version of
808 	 * the code doesn't assign any of the 0xfxxxxxxx "fine" memory regions
809 	 * to /ht. We need to fix that sooner or later by either parsing all
810 	 * child "ranges" properties or figuring out the U3 address space
811 	 * decoding logic and then read its configuration register (if any).
812 	 */
813 	hose->io_base_phys = 0xf4000000;
814 	hose->pci_io_size = 0x00400000;
815 	hose->io_resource.name = np->full_name;
816 	hose->io_resource.start = 0;
817 	hose->io_resource.end = 0x003fffff;
818 	hose->io_resource.flags = IORESOURCE_IO;
819 	hose->pci_mem_offset = 0;
820 	hose->first_busno = 0;
821 	hose->last_busno = 0xef;
822 	hose->mem_resources[0].name = np->full_name;
823 	hose->mem_resources[0].start = 0x80000000;
824 	hose->mem_resources[0].end = 0xefffffff;
825 	hose->mem_resources[0].flags = IORESOURCE_MEM;
826 
827 	u3_ht = hose;
828 
829 	if (u3_agp != NULL)
830 		other = u3_agp;
831 	else if (u4_pcie != NULL)
832 		other = u4_pcie;
833 
834 	if (other == NULL) {
835 		DBG("U3/4 has no AGP/PCIE, using full resource range\n");
836 		return;
837 	}
838 
839 	/* Fixup bus range vs. PCIE */
840 	if (u4_pcie)
841 		hose->last_busno = u4_pcie->first_busno - 1;
842 
843 	/* We "remove" the AGP resources from the resources allocated to HT,
844 	 * that is we create "holes". However, that code does assumptions
845 	 * that so far happen to be true (cross fingers...), typically that
846 	 * resources in the AGP node are properly ordered
847 	 */
848 	cur = 0;
849 	for (i=0; i<3; i++) {
850 		struct resource *res = &other->mem_resources[i];
851 		if (res->flags != IORESOURCE_MEM)
852 			continue;
853 		/* We don't care about "fine" resources */
854 		if (res->start >= 0xf0000000)
855 			continue;
856 		/* Check if it's just a matter of "shrinking" us in one
857 		 * direction
858 		 */
859 		if (hose->mem_resources[cur].start == res->start) {
860 			DBG("U3/HT: shrink start of %d, %08lx -> %08lx\n",
861 			    cur, hose->mem_resources[cur].start,
862 			    res->end + 1);
863 			hose->mem_resources[cur].start = res->end + 1;
864 			continue;
865 		}
866 		if (hose->mem_resources[cur].end == res->end) {
867 			DBG("U3/HT: shrink end of %d, %08lx -> %08lx\n",
868 			    cur, hose->mem_resources[cur].end,
869 			    res->start - 1);
870 			hose->mem_resources[cur].end = res->start - 1;
871 			continue;
872 		}
873 		/* No, it's not the case, we need a hole */
874 		if (cur == 2) {
875 			/* not enough resources for a hole, we drop part
876 			 * of the range
877 			 */
878 			printk(KERN_WARNING "Running out of resources"
879 			       " for /ht host !\n");
880 			hose->mem_resources[cur].end = res->start - 1;
881 			continue;
882 		}
883 		cur++;
884 		DBG("U3/HT: hole, %d end at %08lx, %d start at %08lx\n",
885 		    cur-1, res->start - 1, cur, res->end + 1);
886 		hose->mem_resources[cur].name = np->full_name;
887 		hose->mem_resources[cur].flags = IORESOURCE_MEM;
888 		hose->mem_resources[cur].start = res->end + 1;
889 		hose->mem_resources[cur].end = hose->mem_resources[cur-1].end;
890 		hose->mem_resources[cur-1].end = res->start - 1;
891 	}
892 }
893 #endif /* CONFIG_PPC64 */
894 
895 /*
896  * We assume that if we have a G3 powermac, we have one bridge called
897  * "pci" (a MPC106) and no bandit or chaos bridges, and contrariwise,
898  * if we have one or more bandit or chaos bridges, we don't have a MPC106.
899  */
900 static int __init add_bridge(struct device_node *dev)
901 {
902 	int len;
903 	struct pci_controller *hose;
904 	struct resource rsrc;
905 	char *disp_name;
906 	const int *bus_range;
907 	int primary = 1, has_address = 0;
908 
909 	DBG("Adding PCI host bridge %s\n", dev->full_name);
910 
911 	/* Fetch host bridge registers address */
912 	has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
913 
914 	/* Get bus range if any */
915 	bus_range = of_get_property(dev, "bus-range", &len);
916 	if (bus_range == NULL || len < 2 * sizeof(int)) {
917 		printk(KERN_WARNING "Can't get bus-range for %s, assume"
918 		       " bus 0\n", dev->full_name);
919 	}
920 
921 	/* XXX Different prototypes, to be merged */
922 #ifdef CONFIG_PPC64
923 	hose = pcibios_alloc_controller(dev);
924 #else
925 	hose = pcibios_alloc_controller();
926 #endif
927 	if (!hose)
928 		return -ENOMEM;
929 	hose->arch_data = dev;
930 	hose->first_busno = bus_range ? bus_range[0] : 0;
931 	hose->last_busno = bus_range ? bus_range[1] : 0xff;
932 
933 	disp_name = NULL;
934 
935 	/* 64 bits only bridges */
936 #ifdef CONFIG_PPC64
937 	if (of_device_is_compatible(dev, "u3-agp")) {
938 		setup_u3_agp(hose);
939 		disp_name = "U3-AGP";
940 		primary = 0;
941 	} else if (of_device_is_compatible(dev, "u3-ht")) {
942 		setup_u3_ht(hose);
943 		disp_name = "U3-HT";
944 		primary = 1;
945 	} else if (of_device_is_compatible(dev, "u4-pcie")) {
946 		setup_u4_pcie(hose);
947 		disp_name = "U4-PCIE";
948 		primary = 0;
949 	}
950 	printk(KERN_INFO "Found %s PCI host bridge.  Firmware bus number:"
951 	       " %d->%d\n", disp_name, hose->first_busno, hose->last_busno);
952 #endif /* CONFIG_PPC64 */
953 
954 	/* 32 bits only bridges */
955 #ifdef CONFIG_PPC32
956 	if (of_device_is_compatible(dev, "uni-north")) {
957 		primary = setup_uninorth(hose, &rsrc);
958 		disp_name = "UniNorth";
959 	} else if (strcmp(dev->name, "pci") == 0) {
960 		/* XXX assume this is a mpc106 (grackle) */
961 		setup_grackle(hose);
962 		disp_name = "Grackle (MPC106)";
963 	} else if (strcmp(dev->name, "bandit") == 0) {
964 		setup_bandit(hose, &rsrc);
965 		disp_name = "Bandit";
966 	} else if (strcmp(dev->name, "chaos") == 0) {
967 		setup_chaos(hose, &rsrc);
968 		disp_name = "Chaos";
969 		primary = 0;
970 	}
971 	printk(KERN_INFO "Found %s PCI host bridge at 0x%016llx. "
972 	       "Firmware bus number: %d->%d\n",
973 		disp_name, (unsigned long long)rsrc.start, hose->first_busno,
974 		hose->last_busno);
975 #endif /* CONFIG_PPC32 */
976 
977 	DBG(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
978 		hose, hose->cfg_addr, hose->cfg_data);
979 
980 	/* Interpret the "ranges" property */
981 	/* This also maps the I/O region and sets isa_io/mem_base */
982 	pci_process_bridge_OF_ranges(hose, dev, primary);
983 
984 	/* Fixup "bus-range" OF property */
985 	fixup_bus_range(dev);
986 
987 	return 0;
988 }
989 
990 void __devinit pmac_pci_irq_fixup(struct pci_dev *dev)
991 {
992 #ifdef CONFIG_PPC32
993 	/* Fixup interrupt for the modem/ethernet combo controller.
994 	 * on machines with a second ohare chip.
995 	 * The number in the device tree (27) is bogus (correct for
996 	 * the ethernet-only board but not the combo ethernet/modem
997 	 * board). The real interrupt is 28 on the second controller
998 	 * -> 28+32 = 60.
999 	 */
1000 	if (has_second_ohare &&
1001 	    dev->vendor == PCI_VENDOR_ID_DEC &&
1002 	    dev->device == PCI_DEVICE_ID_DEC_TULIP_PLUS) {
1003 		dev->irq = irq_create_mapping(NULL, 60);
1004 		set_irq_type(dev->irq, IRQ_TYPE_LEVEL_LOW);
1005 	}
1006 #endif /* CONFIG_PPC32 */
1007 }
1008 
1009 #ifdef CONFIG_PPC64
1010 static void __init pmac_fixup_phb_resources(void)
1011 {
1012 	struct pci_controller *hose, *tmp;
1013 
1014 	list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1015 		printk(KERN_INFO "PCI Host %d, io start: %lx; io end: %lx\n",
1016 		       hose->global_number,
1017 		       hose->io_resource.start, hose->io_resource.end);
1018 	}
1019 }
1020 #endif
1021 
1022 void __init pmac_pci_init(void)
1023 {
1024 	struct device_node *np, *root;
1025 	struct device_node *ht = NULL;
1026 
1027 	root = of_find_node_by_path("/");
1028 	if (root == NULL) {
1029 		printk(KERN_CRIT "pmac_pci_init: can't find root "
1030 		       "of device tree\n");
1031 		return;
1032 	}
1033 	for (np = NULL; (np = of_get_next_child(root, np)) != NULL;) {
1034 		if (np->name == NULL)
1035 			continue;
1036 		if (strcmp(np->name, "bandit") == 0
1037 		    || strcmp(np->name, "chaos") == 0
1038 		    || strcmp(np->name, "pci") == 0) {
1039 			if (add_bridge(np) == 0)
1040 				of_node_get(np);
1041 		}
1042 		if (strcmp(np->name, "ht") == 0) {
1043 			of_node_get(np);
1044 			ht = np;
1045 		}
1046 	}
1047 	of_node_put(root);
1048 
1049 #ifdef CONFIG_PPC64
1050 	/* Probe HT last as it relies on the agp resources to be already
1051 	 * setup
1052 	 */
1053 	if (ht && add_bridge(ht) != 0)
1054 		of_node_put(ht);
1055 
1056 	/*
1057 	 * We need to call pci_setup_phb_io for the HT bridge first
1058 	 * so it gets the I/O port numbers starting at 0, and we
1059 	 * need to call it for the AGP bridge after that so it gets
1060 	 * small positive I/O port numbers.
1061 	 */
1062 	if (u3_ht)
1063 		pci_setup_phb_io(u3_ht, 1);
1064 	if (u3_agp)
1065 		pci_setup_phb_io(u3_agp, 0);
1066 	if (u4_pcie)
1067 		pci_setup_phb_io(u4_pcie, 0);
1068 
1069 	/*
1070 	 * On ppc64, fixup the IO resources on our host bridges as
1071 	 * the common code does it only for children of the host bridges
1072 	 */
1073 	pmac_fixup_phb_resources();
1074 
1075 	/* Setup the linkage between OF nodes and PHBs */
1076 	pci_devs_phb_init();
1077 
1078 	/* Fixup the PCI<->OF mapping for U3 AGP due to bus renumbering. We
1079 	 * assume there is no P2P bridge on the AGP bus, which should be a
1080 	 * safe assumptions for now. We should do something better in the
1081 	 * future though
1082 	 */
1083 	if (u3_agp) {
1084 		struct device_node *np = u3_agp->arch_data;
1085 		PCI_DN(np)->busno = 0xf0;
1086 		for (np = np->child; np; np = np->sibling)
1087 			PCI_DN(np)->busno = 0xf0;
1088 	}
1089 	/* pmac_check_ht_link(); */
1090 
1091 	/* Tell pci.c to not use the common resource allocation mechanism */
1092 	pci_probe_only = 1;
1093 
1094 #else /* CONFIG_PPC64 */
1095 	init_p2pbridge();
1096 	init_second_ohare();
1097 	fixup_nec_usb2();
1098 
1099 	/* We are still having some issues with the Xserve G4, enabling
1100 	 * some offset between bus number and domains for now when we
1101 	 * assign all busses should help for now
1102 	 */
1103 	if (pci_assign_all_buses)
1104 		pcibios_assign_bus_offset = 0x10;
1105 #endif
1106 }
1107 
1108 int
1109 pmac_pci_enable_device_hook(struct pci_dev *dev, int initial)
1110 {
1111 	struct device_node* node;
1112 	int updatecfg = 0;
1113 	int uninorth_child;
1114 
1115 	node = pci_device_to_OF_node(dev);
1116 
1117 	/* We don't want to enable USB controllers absent from the OF tree
1118 	 * (iBook second controller)
1119 	 */
1120 	if (dev->vendor == PCI_VENDOR_ID_APPLE
1121 	    && dev->class == PCI_CLASS_SERIAL_USB_OHCI
1122 	    && !node) {
1123 		printk(KERN_INFO "Apple USB OHCI %s disabled by firmware\n",
1124 		       pci_name(dev));
1125 		return -EINVAL;
1126 	}
1127 
1128 	if (!node)
1129 		return 0;
1130 
1131 	uninorth_child = node->parent &&
1132 		of_device_is_compatible(node->parent, "uni-north");
1133 
1134 	/* Firewire & GMAC were disabled after PCI probe, the driver is
1135 	 * claiming them, we must re-enable them now.
1136 	 */
1137 	if (uninorth_child && !strcmp(node->name, "firewire") &&
1138 	    (of_device_is_compatible(node, "pci106b,18") ||
1139 	     of_device_is_compatible(node, "pci106b,30") ||
1140 	     of_device_is_compatible(node, "pci11c1,5811"))) {
1141 		pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, node, 0, 1);
1142 		pmac_call_feature(PMAC_FTR_1394_ENABLE, node, 0, 1);
1143 		updatecfg = 1;
1144 	}
1145 	if (uninorth_child && !strcmp(node->name, "ethernet") &&
1146 	    of_device_is_compatible(node, "gmac")) {
1147 		pmac_call_feature(PMAC_FTR_GMAC_ENABLE, node, 0, 1);
1148 		updatecfg = 1;
1149 	}
1150 
1151 	if (updatecfg) {
1152 		u16 cmd;
1153 
1154 		/*
1155 		 * Make sure PCI is correctly configured
1156 		 *
1157 		 * We use old pci_bios versions of the function since, by
1158 		 * default, gmac is not powered up, and so will be absent
1159 		 * from the kernel initial PCI lookup.
1160 		 *
1161 		 * Should be replaced by 2.4 new PCI mechanisms and really
1162 		 * register the device.
1163 		 */
1164 		pci_read_config_word(dev, PCI_COMMAND, &cmd);
1165 		cmd |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
1166 			| PCI_COMMAND_INVALIDATE;
1167 		pci_write_config_word(dev, PCI_COMMAND, cmd);
1168 		pci_write_config_byte(dev, PCI_LATENCY_TIMER, 16);
1169 		pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
1170 				      L1_CACHE_BYTES >> 2);
1171 	}
1172 
1173 	return 0;
1174 }
1175 
1176 /* We power down some devices after they have been probed. They'll
1177  * be powered back on later on
1178  */
1179 void __init pmac_pcibios_after_init(void)
1180 {
1181 	struct device_node* nd;
1182 
1183 #ifdef CONFIG_BLK_DEV_IDE
1184 	struct pci_dev *dev = NULL;
1185 
1186 	/* OF fails to initialize IDE controllers on macs
1187 	 * (and maybe other machines)
1188 	 *
1189 	 * Ideally, this should be moved to the IDE layer, but we need
1190 	 * to check specifically with Andre Hedrick how to do it cleanly
1191 	 * since the common IDE code seem to care about the fact that the
1192 	 * BIOS may have disabled a controller.
1193 	 *
1194 	 * -- BenH
1195 	 */
1196 	for_each_pci_dev(dev) {
1197 		if ((dev->class >> 16) != PCI_BASE_CLASS_STORAGE)
1198 			continue;
1199 		if (pci_enable_device(dev))
1200 			printk(KERN_WARNING
1201 			       "pci: Failed to enable %s\n", pci_name(dev));
1202 	}
1203 #endif /* CONFIG_BLK_DEV_IDE */
1204 
1205 	for_each_node_by_name(nd, "firewire") {
1206 		if (nd->parent && (of_device_is_compatible(nd, "pci106b,18") ||
1207 				   of_device_is_compatible(nd, "pci106b,30") ||
1208 				   of_device_is_compatible(nd, "pci11c1,5811"))
1209 		    && of_device_is_compatible(nd->parent, "uni-north")) {
1210 			pmac_call_feature(PMAC_FTR_1394_ENABLE, nd, 0, 0);
1211 			pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, nd, 0, 0);
1212 		}
1213 	}
1214 	of_node_put(nd);
1215 	for_each_node_by_name(nd, "ethernet") {
1216 		if (nd->parent && of_device_is_compatible(nd, "gmac")
1217 		    && of_device_is_compatible(nd->parent, "uni-north"))
1218 			pmac_call_feature(PMAC_FTR_GMAC_ENABLE, nd, 0, 0);
1219 	}
1220 	of_node_put(nd);
1221 }
1222 
1223 #ifdef CONFIG_PPC32
1224 void pmac_pci_fixup_cardbus(struct pci_dev* dev)
1225 {
1226 	if (!machine_is(powermac))
1227 		return;
1228 	/*
1229 	 * Fix the interrupt routing on the various cardbus bridges
1230 	 * used on powerbooks
1231 	 */
1232 	if (dev->vendor != PCI_VENDOR_ID_TI)
1233 		return;
1234 	if (dev->device == PCI_DEVICE_ID_TI_1130 ||
1235 	    dev->device == PCI_DEVICE_ID_TI_1131) {
1236 		u8 val;
1237 		/* Enable PCI interrupt */
1238 		if (pci_read_config_byte(dev, 0x91, &val) == 0)
1239 			pci_write_config_byte(dev, 0x91, val | 0x30);
1240 		/* Disable ISA interrupt mode */
1241 		if (pci_read_config_byte(dev, 0x92, &val) == 0)
1242 			pci_write_config_byte(dev, 0x92, val & ~0x06);
1243 	}
1244 	if (dev->device == PCI_DEVICE_ID_TI_1210 ||
1245 	    dev->device == PCI_DEVICE_ID_TI_1211 ||
1246 	    dev->device == PCI_DEVICE_ID_TI_1410 ||
1247 	    dev->device == PCI_DEVICE_ID_TI_1510) {
1248 		u8 val;
1249 		/* 0x8c == TI122X_IRQMUX, 2 says to route the INTA
1250 		   signal out the MFUNC0 pin */
1251 		if (pci_read_config_byte(dev, 0x8c, &val) == 0)
1252 			pci_write_config_byte(dev, 0x8c, (val & ~0x0f) | 2);
1253 		/* Disable ISA interrupt mode */
1254 		if (pci_read_config_byte(dev, 0x92, &val) == 0)
1255 			pci_write_config_byte(dev, 0x92, val & ~0x06);
1256 	}
1257 }
1258 
1259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_ANY_ID, pmac_pci_fixup_cardbus);
1260 
1261 void pmac_pci_fixup_pciata(struct pci_dev* dev)
1262 {
1263        u8 progif = 0;
1264 
1265        /*
1266         * On PowerMacs, we try to switch any PCI ATA controller to
1267 	* fully native mode
1268         */
1269 	if (!machine_is(powermac))
1270 		return;
1271 
1272 	/* Some controllers don't have the class IDE */
1273 	if (dev->vendor == PCI_VENDOR_ID_PROMISE)
1274 		switch(dev->device) {
1275 		case PCI_DEVICE_ID_PROMISE_20246:
1276 		case PCI_DEVICE_ID_PROMISE_20262:
1277 		case PCI_DEVICE_ID_PROMISE_20263:
1278 		case PCI_DEVICE_ID_PROMISE_20265:
1279 		case PCI_DEVICE_ID_PROMISE_20267:
1280 		case PCI_DEVICE_ID_PROMISE_20268:
1281 		case PCI_DEVICE_ID_PROMISE_20269:
1282 		case PCI_DEVICE_ID_PROMISE_20270:
1283 		case PCI_DEVICE_ID_PROMISE_20271:
1284 		case PCI_DEVICE_ID_PROMISE_20275:
1285 		case PCI_DEVICE_ID_PROMISE_20276:
1286 		case PCI_DEVICE_ID_PROMISE_20277:
1287 			goto good;
1288 		}
1289 	/* Others, check PCI class */
1290 	if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
1291 		return;
1292  good:
1293 	pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1294 	if ((progif & 5) != 5) {
1295 		printk(KERN_INFO "Forcing PCI IDE into native mode: %s\n",
1296 		       pci_name(dev));
1297 		(void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
1298 		if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
1299 		    (progif & 5) != 5)
1300 			printk(KERN_ERR "Rewrite of PROGIF failed !\n");
1301 	}
1302 }
1303 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, pmac_pci_fixup_pciata);
1304 #endif
1305 
1306 /*
1307  * Disable second function on K2-SATA, it's broken
1308  * and disable IO BARs on first one
1309  */
1310 static void fixup_k2_sata(struct pci_dev* dev)
1311 {
1312 	int i;
1313 	u16 cmd;
1314 
1315 	if (PCI_FUNC(dev->devfn) > 0) {
1316 		pci_read_config_word(dev, PCI_COMMAND, &cmd);
1317 		cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
1318 		pci_write_config_word(dev, PCI_COMMAND, cmd);
1319 		for (i = 0; i < 6; i++) {
1320 			dev->resource[i].start = dev->resource[i].end = 0;
1321 			dev->resource[i].flags = 0;
1322 			pci_write_config_dword(dev, PCI_BASE_ADDRESS_0 + 4 * i,
1323 					       0);
1324 		}
1325 	} else {
1326 		pci_read_config_word(dev, PCI_COMMAND, &cmd);
1327 		cmd &= ~PCI_COMMAND_IO;
1328 		pci_write_config_word(dev, PCI_COMMAND, cmd);
1329 		for (i = 0; i < 5; i++) {
1330 			dev->resource[i].start = dev->resource[i].end = 0;
1331 			dev->resource[i].flags = 0;
1332 			pci_write_config_dword(dev, PCI_BASE_ADDRESS_0 + 4 * i,
1333 					       0);
1334 		}
1335 	}
1336 }
1337 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, 0x0240, fixup_k2_sata);
1338 
1339