xref: /openbmc/linux/arch/powerpc/perf/core-book3s.c (revision fe557319)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2f2699491SMichael Ellerman /*
3f2699491SMichael Ellerman  * Performance event support - powerpc architecture code
4f2699491SMichael Ellerman  *
5f2699491SMichael Ellerman  * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
6f2699491SMichael Ellerman  */
7f2699491SMichael Ellerman #include <linux/kernel.h>
8f2699491SMichael Ellerman #include <linux/sched.h>
90c9108b0SRavi Bangoria #include <linux/sched/clock.h>
10f2699491SMichael Ellerman #include <linux/perf_event.h>
11f2699491SMichael Ellerman #include <linux/percpu.h>
12f2699491SMichael Ellerman #include <linux/hardirq.h>
1369123184SMichael Neuling #include <linux/uaccess.h>
14f2699491SMichael Ellerman #include <asm/reg.h>
15f2699491SMichael Ellerman #include <asm/pmc.h>
16f2699491SMichael Ellerman #include <asm/machdep.h>
17f2699491SMichael Ellerman #include <asm/firmware.h>
18f2699491SMichael Ellerman #include <asm/ptrace.h>
1969123184SMichael Neuling #include <asm/code-patching.h>
20f2699491SMichael Ellerman 
21708597daSMadhavan Srinivasan #ifdef CONFIG_PPC64
22708597daSMadhavan Srinivasan #include "internal.h"
23708597daSMadhavan Srinivasan #endif
24708597daSMadhavan Srinivasan 
253925f46bSAnshuman Khandual #define BHRB_MAX_ENTRIES	32
263925f46bSAnshuman Khandual #define BHRB_TARGET		0x0000000000000002
273925f46bSAnshuman Khandual #define BHRB_PREDICTION		0x0000000000000001
28b0d436c7SAnton Blanchard #define BHRB_EA			0xFFFFFFFFFFFFFFFCUL
293925f46bSAnshuman Khandual 
30f2699491SMichael Ellerman struct cpu_hw_events {
31f2699491SMichael Ellerman 	int n_events;
32f2699491SMichael Ellerman 	int n_percpu;
33f2699491SMichael Ellerman 	int disabled;
34f2699491SMichael Ellerman 	int n_added;
35f2699491SMichael Ellerman 	int n_limited;
36f2699491SMichael Ellerman 	u8  pmcs_enabled;
37f2699491SMichael Ellerman 	struct perf_event *event[MAX_HWEVENTS];
38f2699491SMichael Ellerman 	u64 events[MAX_HWEVENTS];
39f2699491SMichael Ellerman 	unsigned int flags[MAX_HWEVENTS];
409de5cb0fSMichael Ellerman 	/*
419de5cb0fSMichael Ellerman 	 * The order of the MMCR array is:
429de5cb0fSMichael Ellerman 	 *  - 64-bit, MMCR0, MMCR1, MMCRA, MMCR2
439de5cb0fSMichael Ellerman 	 *  - 32-bit, MMCR0, MMCR1, MMCR2
449de5cb0fSMichael Ellerman 	 */
459de5cb0fSMichael Ellerman 	unsigned long mmcr[4];
46f2699491SMichael Ellerman 	struct perf_event *limited_counter[MAX_LIMITED_HWCOUNTERS];
47f2699491SMichael Ellerman 	u8  limited_hwidx[MAX_LIMITED_HWCOUNTERS];
48f2699491SMichael Ellerman 	u64 alternatives[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
49f2699491SMichael Ellerman 	unsigned long amasks[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
50f2699491SMichael Ellerman 	unsigned long avalues[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
51f2699491SMichael Ellerman 
52fbbe0701SSukadev Bhattiprolu 	unsigned int txn_flags;
53f2699491SMichael Ellerman 	int n_txn_start;
543925f46bSAnshuman Khandual 
553925f46bSAnshuman Khandual 	/* BHRB bits */
563925f46bSAnshuman Khandual 	u64				bhrb_filter;	/* BHRB HW branch filter */
57f0322f7fSAnshuman Khandual 	unsigned int			bhrb_users;
583925f46bSAnshuman Khandual 	void				*bhrb_context;
593925f46bSAnshuman Khandual 	struct	perf_branch_stack	bhrb_stack;
603925f46bSAnshuman Khandual 	struct	perf_branch_entry	bhrb_entries[BHRB_MAX_ENTRIES];
61356d8ce3SMadhavan Srinivasan 	u64				ic_init;
62f2699491SMichael Ellerman };
633925f46bSAnshuman Khandual 
64e51df2c1SAnton Blanchard static DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
65f2699491SMichael Ellerman 
66e51df2c1SAnton Blanchard static struct power_pmu *ppmu;
67f2699491SMichael Ellerman 
68f2699491SMichael Ellerman /*
69f2699491SMichael Ellerman  * Normally, to ignore kernel events we set the FCS (freeze counters
70f2699491SMichael Ellerman  * in supervisor mode) bit in MMCR0, but if the kernel runs with the
71f2699491SMichael Ellerman  * hypervisor bit set in the MSR, or if we are running on a processor
72f2699491SMichael Ellerman  * where the hypervisor bit is forced to 1 (as on Apple G5 processors),
73f2699491SMichael Ellerman  * then we need to use the FCHV bit to ignore kernel events.
74f2699491SMichael Ellerman  */
75f2699491SMichael Ellerman static unsigned int freeze_events_kernel = MMCR0_FCS;
76f2699491SMichael Ellerman 
77f2699491SMichael Ellerman /*
78f2699491SMichael Ellerman  * 32-bit doesn't have MMCRA but does have an MMCR2,
79f2699491SMichael Ellerman  * and a few other names are different.
80f2699491SMichael Ellerman  */
81f2699491SMichael Ellerman #ifdef CONFIG_PPC32
82f2699491SMichael Ellerman 
83f2699491SMichael Ellerman #define MMCR0_FCHV		0
84f2699491SMichael Ellerman #define MMCR0_PMCjCE		MMCR0_PMCnCE
857a7a41f9SMichael Ellerman #define MMCR0_FC56		0
86378a6ee9SMichael Ellerman #define MMCR0_PMAO		0
87330a1eb7SMichael Ellerman #define MMCR0_EBE		0
8876cb8a78SMichael Ellerman #define MMCR0_BHRBA		0
89330a1eb7SMichael Ellerman #define MMCR0_PMCC		0
90330a1eb7SMichael Ellerman #define MMCR0_PMCC_U6		0
91f2699491SMichael Ellerman 
92f2699491SMichael Ellerman #define SPRN_MMCRA		SPRN_MMCR2
93f2699491SMichael Ellerman #define MMCRA_SAMPLE_ENABLE	0
94f2699491SMichael Ellerman 
95f2699491SMichael Ellerman static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
96f2699491SMichael Ellerman {
97f2699491SMichael Ellerman 	return 0;
98f2699491SMichael Ellerman }
99da97e184SJoel Fernandes (Google) static inline void perf_get_data_addr(struct perf_event *event, struct pt_regs *regs, u64 *addrp) { }
100f2699491SMichael Ellerman static inline u32 perf_get_misc_flags(struct pt_regs *regs)
101f2699491SMichael Ellerman {
102f2699491SMichael Ellerman 	return 0;
103f2699491SMichael Ellerman }
10475382aa7SAnton Blanchard static inline void perf_read_regs(struct pt_regs *regs)
10575382aa7SAnton Blanchard {
10675382aa7SAnton Blanchard 	regs->result = 0;
10775382aa7SAnton Blanchard }
108f2699491SMichael Ellerman static inline int perf_intr_is_nmi(struct pt_regs *regs)
109f2699491SMichael Ellerman {
110f2699491SMichael Ellerman 	return 0;
111f2699491SMichael Ellerman }
112f2699491SMichael Ellerman 
113e6878835Ssukadev@linux.vnet.ibm.com static inline int siar_valid(struct pt_regs *regs)
114e6878835Ssukadev@linux.vnet.ibm.com {
115e6878835Ssukadev@linux.vnet.ibm.com 	return 1;
116e6878835Ssukadev@linux.vnet.ibm.com }
117e6878835Ssukadev@linux.vnet.ibm.com 
118330a1eb7SMichael Ellerman static bool is_ebb_event(struct perf_event *event) { return false; }
119330a1eb7SMichael Ellerman static int ebb_event_check(struct perf_event *event) { return 0; }
120330a1eb7SMichael Ellerman static void ebb_event_add(struct perf_event *event) { }
121330a1eb7SMichael Ellerman static void ebb_switch_out(unsigned long mmcr0) { }
1229de5cb0fSMichael Ellerman static unsigned long ebb_switch_in(bool ebb, struct cpu_hw_events *cpuhw)
123330a1eb7SMichael Ellerman {
1249de5cb0fSMichael Ellerman 	return cpuhw->mmcr[0];
125330a1eb7SMichael Ellerman }
126330a1eb7SMichael Ellerman 
127d52f2dc4SMichael Neuling static inline void power_pmu_bhrb_enable(struct perf_event *event) {}
128d52f2dc4SMichael Neuling static inline void power_pmu_bhrb_disable(struct perf_event *event) {}
129acba3c7eSPeter Zijlstra static void power_pmu_sched_task(struct perf_event_context *ctx, bool sched_in) {}
130da97e184SJoel Fernandes (Google) static inline void power_pmu_bhrb_read(struct perf_event *event, struct cpu_hw_events *cpuhw) {}
131c2e37a26SMichael Ellerman static void pmao_restore_workaround(bool ebb) { }
132f2699491SMichael Ellerman #endif /* CONFIG_PPC32 */
133f2699491SMichael Ellerman 
134333804dcSMadhavan Srinivasan bool is_sier_available(void)
135333804dcSMadhavan Srinivasan {
136333804dcSMadhavan Srinivasan 	if (ppmu->flags & PPMU_HAS_SIER)
137333804dcSMadhavan Srinivasan 		return true;
138333804dcSMadhavan Srinivasan 
139333804dcSMadhavan Srinivasan 	return false;
140333804dcSMadhavan Srinivasan }
141333804dcSMadhavan Srinivasan 
14233904054SMichael Ellerman static bool regs_use_siar(struct pt_regs *regs)
14333904054SMichael Ellerman {
14472e349f1SAnton Blanchard 	/*
14572e349f1SAnton Blanchard 	 * When we take a performance monitor exception the regs are setup
14672e349f1SAnton Blanchard 	 * using perf_read_regs() which overloads some fields, in particular
14772e349f1SAnton Blanchard 	 * regs->result to tell us whether to use SIAR.
14872e349f1SAnton Blanchard 	 *
14972e349f1SAnton Blanchard 	 * However if the regs are from another exception, eg. a syscall, then
15072e349f1SAnton Blanchard 	 * they have not been setup using perf_read_regs() and so regs->result
15172e349f1SAnton Blanchard 	 * is something random.
15272e349f1SAnton Blanchard 	 */
15372e349f1SAnton Blanchard 	return ((TRAP(regs) == 0xf00) && regs->result);
15433904054SMichael Ellerman }
15533904054SMichael Ellerman 
156f2699491SMichael Ellerman /*
157f2699491SMichael Ellerman  * Things that are specific to 64-bit implementations.
158f2699491SMichael Ellerman  */
159f2699491SMichael Ellerman #ifdef CONFIG_PPC64
160f2699491SMichael Ellerman 
161f2699491SMichael Ellerman static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
162f2699491SMichael Ellerman {
163f2699491SMichael Ellerman 	unsigned long mmcra = regs->dsisr;
164f2699491SMichael Ellerman 
1657a786832SMichael Ellerman 	if ((ppmu->flags & PPMU_HAS_SSLOT) && (mmcra & MMCRA_SAMPLE_ENABLE)) {
166f2699491SMichael Ellerman 		unsigned long slot = (mmcra & MMCRA_SLOT) >> MMCRA_SLOT_SHIFT;
167f2699491SMichael Ellerman 		if (slot > 1)
168f2699491SMichael Ellerman 			return 4 * (slot - 1);
169f2699491SMichael Ellerman 	}
1707a786832SMichael Ellerman 
171f2699491SMichael Ellerman 	return 0;
172f2699491SMichael Ellerman }
173f2699491SMichael Ellerman 
174f2699491SMichael Ellerman /*
175f2699491SMichael Ellerman  * The user wants a data address recorded.
176f2699491SMichael Ellerman  * If we're not doing instruction sampling, give them the SDAR
177f2699491SMichael Ellerman  * (sampled data address).  If we are doing instruction sampling, then
178f2699491SMichael Ellerman  * only give them the SDAR if it corresponds to the instruction
17958a032c3SMichael Ellerman  * pointed to by SIAR; this is indicated by the [POWER6_]MMCRA_SDSYNC, the
18058a032c3SMichael Ellerman  * [POWER7P_]MMCRA_SDAR_VALID bit in MMCRA, or the SDAR_VALID bit in SIER.
181f2699491SMichael Ellerman  */
182da97e184SJoel Fernandes (Google) static inline void perf_get_data_addr(struct perf_event *event, struct pt_regs *regs, u64 *addrp)
183f2699491SMichael Ellerman {
184f2699491SMichael Ellerman 	unsigned long mmcra = regs->dsisr;
18558a032c3SMichael Ellerman 	bool sdar_valid;
18658a032c3SMichael Ellerman 
18758a032c3SMichael Ellerman 	if (ppmu->flags & PPMU_HAS_SIER)
18858a032c3SMichael Ellerman 		sdar_valid = regs->dar & SIER_SDAR_VALID;
18958a032c3SMichael Ellerman 	else {
190e6878835Ssukadev@linux.vnet.ibm.com 		unsigned long sdsync;
191e6878835Ssukadev@linux.vnet.ibm.com 
192e6878835Ssukadev@linux.vnet.ibm.com 		if (ppmu->flags & PPMU_SIAR_VALID)
193e6878835Ssukadev@linux.vnet.ibm.com 			sdsync = POWER7P_MMCRA_SDAR_VALID;
194e6878835Ssukadev@linux.vnet.ibm.com 		else if (ppmu->flags & PPMU_ALT_SIPR)
195e6878835Ssukadev@linux.vnet.ibm.com 			sdsync = POWER6_MMCRA_SDSYNC;
196f04d1080SMadhavan Srinivasan 		else if (ppmu->flags & PPMU_NO_SIAR)
197f04d1080SMadhavan Srinivasan 			sdsync = MMCRA_SAMPLE_ENABLE;
198e6878835Ssukadev@linux.vnet.ibm.com 		else
199e6878835Ssukadev@linux.vnet.ibm.com 			sdsync = MMCRA_SDSYNC;
200f2699491SMichael Ellerman 
20158a032c3SMichael Ellerman 		sdar_valid = mmcra & sdsync;
20258a032c3SMichael Ellerman 	}
20358a032c3SMichael Ellerman 
20458a032c3SMichael Ellerman 	if (!(mmcra & MMCRA_SAMPLE_ENABLE) || sdar_valid)
205f2699491SMichael Ellerman 		*addrp = mfspr(SPRN_SDAR);
206cd1231d7SMadhavan Srinivasan 
207da97e184SJoel Fernandes (Google) 	if (is_kernel_addr(mfspr(SPRN_SDAR)) && perf_allow_kernel(&event->attr) != 0)
208cd1231d7SMadhavan Srinivasan 		*addrp = 0;
209f2699491SMichael Ellerman }
210f2699491SMichael Ellerman 
2115682c460SMichael Ellerman static bool regs_sihv(struct pt_regs *regs)
21268b30bb9SAnton Blanchard {
21368b30bb9SAnton Blanchard 	unsigned long sihv = MMCRA_SIHV;
21468b30bb9SAnton Blanchard 
2158f61aa32SMichael Ellerman 	if (ppmu->flags & PPMU_HAS_SIER)
2168f61aa32SMichael Ellerman 		return !!(regs->dar & SIER_SIHV);
2178f61aa32SMichael Ellerman 
21868b30bb9SAnton Blanchard 	if (ppmu->flags & PPMU_ALT_SIPR)
21968b30bb9SAnton Blanchard 		sihv = POWER6_MMCRA_SIHV;
22068b30bb9SAnton Blanchard 
2215682c460SMichael Ellerman 	return !!(regs->dsisr & sihv);
22268b30bb9SAnton Blanchard }
22368b30bb9SAnton Blanchard 
2245682c460SMichael Ellerman static bool regs_sipr(struct pt_regs *regs)
22568b30bb9SAnton Blanchard {
22668b30bb9SAnton Blanchard 	unsigned long sipr = MMCRA_SIPR;
22768b30bb9SAnton Blanchard 
2288f61aa32SMichael Ellerman 	if (ppmu->flags & PPMU_HAS_SIER)
2298f61aa32SMichael Ellerman 		return !!(regs->dar & SIER_SIPR);
2308f61aa32SMichael Ellerman 
23168b30bb9SAnton Blanchard 	if (ppmu->flags & PPMU_ALT_SIPR)
23268b30bb9SAnton Blanchard 		sipr = POWER6_MMCRA_SIPR;
23368b30bb9SAnton Blanchard 
2345682c460SMichael Ellerman 	return !!(regs->dsisr & sipr);
23568b30bb9SAnton Blanchard }
23668b30bb9SAnton Blanchard 
2371ce447b9SBenjamin Herrenschmidt static inline u32 perf_flags_from_msr(struct pt_regs *regs)
2381ce447b9SBenjamin Herrenschmidt {
2391ce447b9SBenjamin Herrenschmidt 	if (regs->msr & MSR_PR)
2401ce447b9SBenjamin Herrenschmidt 		return PERF_RECORD_MISC_USER;
2411ce447b9SBenjamin Herrenschmidt 	if ((regs->msr & MSR_HV) && freeze_events_kernel != MMCR0_FCHV)
2421ce447b9SBenjamin Herrenschmidt 		return PERF_RECORD_MISC_HYPERVISOR;
2431ce447b9SBenjamin Herrenschmidt 	return PERF_RECORD_MISC_KERNEL;
2441ce447b9SBenjamin Herrenschmidt }
2451ce447b9SBenjamin Herrenschmidt 
246f2699491SMichael Ellerman static inline u32 perf_get_misc_flags(struct pt_regs *regs)
247f2699491SMichael Ellerman {
24833904054SMichael Ellerman 	bool use_siar = regs_use_siar(regs);
249f2699491SMichael Ellerman 
25075382aa7SAnton Blanchard 	if (!use_siar)
2511ce447b9SBenjamin Herrenschmidt 		return perf_flags_from_msr(regs);
2521ce447b9SBenjamin Herrenschmidt 
2531ce447b9SBenjamin Herrenschmidt 	/*
2541ce447b9SBenjamin Herrenschmidt 	 * If we don't have flags in MMCRA, rather than using
2551ce447b9SBenjamin Herrenschmidt 	 * the MSR, we intuit the flags from the address in
2561ce447b9SBenjamin Herrenschmidt 	 * SIAR which should give slightly more reliable
2571ce447b9SBenjamin Herrenschmidt 	 * results
2581ce447b9SBenjamin Herrenschmidt 	 */
259cbda6aa1SMichael Ellerman 	if (ppmu->flags & PPMU_NO_SIPR) {
2601ce447b9SBenjamin Herrenschmidt 		unsigned long siar = mfspr(SPRN_SIAR);
261a2391b35SMadhavan Srinivasan 		if (is_kernel_addr(siar))
2621ce447b9SBenjamin Herrenschmidt 			return PERF_RECORD_MISC_KERNEL;
2631ce447b9SBenjamin Herrenschmidt 		return PERF_RECORD_MISC_USER;
2641ce447b9SBenjamin Herrenschmidt 	}
265f2699491SMichael Ellerman 
266f2699491SMichael Ellerman 	/* PR has priority over HV, so order below is important */
2675682c460SMichael Ellerman 	if (regs_sipr(regs))
268f2699491SMichael Ellerman 		return PERF_RECORD_MISC_USER;
2695682c460SMichael Ellerman 
2705682c460SMichael Ellerman 	if (regs_sihv(regs) && (freeze_events_kernel != MMCR0_FCHV))
271f2699491SMichael Ellerman 		return PERF_RECORD_MISC_HYPERVISOR;
2725682c460SMichael Ellerman 
273f2699491SMichael Ellerman 	return PERF_RECORD_MISC_KERNEL;
274f2699491SMichael Ellerman }
275f2699491SMichael Ellerman 
276f2699491SMichael Ellerman /*
277f2699491SMichael Ellerman  * Overload regs->dsisr to store MMCRA so we only need to read it once
278f2699491SMichael Ellerman  * on each interrupt.
2798f61aa32SMichael Ellerman  * Overload regs->dar to store SIER if we have it.
28075382aa7SAnton Blanchard  * Overload regs->result to specify whether we should use the MSR (result
28175382aa7SAnton Blanchard  * is zero) or the SIAR (result is non zero).
282f2699491SMichael Ellerman  */
283f2699491SMichael Ellerman static inline void perf_read_regs(struct pt_regs *regs)
284f2699491SMichael Ellerman {
28575382aa7SAnton Blanchard 	unsigned long mmcra = mfspr(SPRN_MMCRA);
28675382aa7SAnton Blanchard 	int marked = mmcra & MMCRA_SAMPLE_ENABLE;
28775382aa7SAnton Blanchard 	int use_siar;
28875382aa7SAnton Blanchard 
2895682c460SMichael Ellerman 	regs->dsisr = mmcra;
290860aad71SMichael Ellerman 
291cbda6aa1SMichael Ellerman 	if (ppmu->flags & PPMU_HAS_SIER)
2928f61aa32SMichael Ellerman 		regs->dar = mfspr(SPRN_SIER);
2938f61aa32SMichael Ellerman 
2948f61aa32SMichael Ellerman 	/*
2955c093efaSAnton Blanchard 	 * If this isn't a PMU exception (eg a software event) the SIAR is
2965c093efaSAnton Blanchard 	 * not valid. Use pt_regs.
2975c093efaSAnton Blanchard 	 *
2985c093efaSAnton Blanchard 	 * If it is a marked event use the SIAR.
2995c093efaSAnton Blanchard 	 *
3005c093efaSAnton Blanchard 	 * If the PMU doesn't update the SIAR for non marked events use
3015c093efaSAnton Blanchard 	 * pt_regs.
3025c093efaSAnton Blanchard 	 *
3035c093efaSAnton Blanchard 	 * If the PMU has HV/PR flags then check to see if they
3045c093efaSAnton Blanchard 	 * place the exception in userspace. If so, use pt_regs. In
3055c093efaSAnton Blanchard 	 * continuous sampling mode the SIAR and the PMU exception are
3065c093efaSAnton Blanchard 	 * not synchronised, so they may be many instructions apart.
3075c093efaSAnton Blanchard 	 * This can result in confusing backtraces. We still want
3085c093efaSAnton Blanchard 	 * hypervisor samples as well as samples in the kernel with
3095c093efaSAnton Blanchard 	 * interrupts off hence the userspace check.
3105c093efaSAnton Blanchard 	 */
31175382aa7SAnton Blanchard 	if (TRAP(regs) != 0xf00)
31275382aa7SAnton Blanchard 		use_siar = 0;
31327593d72SMadhavan Srinivasan 	else if ((ppmu->flags & PPMU_NO_SIAR))
31427593d72SMadhavan Srinivasan 		use_siar = 0;
3155c093efaSAnton Blanchard 	else if (marked)
3165c093efaSAnton Blanchard 		use_siar = 1;
3175c093efaSAnton Blanchard 	else if ((ppmu->flags & PPMU_NO_CONT_SAMPLING))
3185c093efaSAnton Blanchard 		use_siar = 0;
319cbda6aa1SMichael Ellerman 	else if (!(ppmu->flags & PPMU_NO_SIPR) && regs_sipr(regs))
32075382aa7SAnton Blanchard 		use_siar = 0;
32175382aa7SAnton Blanchard 	else
32275382aa7SAnton Blanchard 		use_siar = 1;
32375382aa7SAnton Blanchard 
324cbda6aa1SMichael Ellerman 	regs->result = use_siar;
325f2699491SMichael Ellerman }
326f2699491SMichael Ellerman 
327f2699491SMichael Ellerman /*
328f2699491SMichael Ellerman  * If interrupts were soft-disabled when a PMU interrupt occurs, treat
329f2699491SMichael Ellerman  * it as an NMI.
330f2699491SMichael Ellerman  */
331f2699491SMichael Ellerman static inline int perf_intr_is_nmi(struct pt_regs *regs)
332f2699491SMichael Ellerman {
33301417c6cSMadhavan Srinivasan 	return (regs->softe & IRQS_DISABLED);
334f2699491SMichael Ellerman }
335f2699491SMichael Ellerman 
336e6878835Ssukadev@linux.vnet.ibm.com /*
337e6878835Ssukadev@linux.vnet.ibm.com  * On processors like P7+ that have the SIAR-Valid bit, marked instructions
338e6878835Ssukadev@linux.vnet.ibm.com  * must be sampled only if the SIAR-valid bit is set.
339e6878835Ssukadev@linux.vnet.ibm.com  *
340e6878835Ssukadev@linux.vnet.ibm.com  * For unmarked instructions and for processors that don't have the SIAR-Valid
341e6878835Ssukadev@linux.vnet.ibm.com  * bit, assume that SIAR is valid.
342e6878835Ssukadev@linux.vnet.ibm.com  */
343e6878835Ssukadev@linux.vnet.ibm.com static inline int siar_valid(struct pt_regs *regs)
344e6878835Ssukadev@linux.vnet.ibm.com {
345e6878835Ssukadev@linux.vnet.ibm.com 	unsigned long mmcra = regs->dsisr;
346e6878835Ssukadev@linux.vnet.ibm.com 	int marked = mmcra & MMCRA_SAMPLE_ENABLE;
347e6878835Ssukadev@linux.vnet.ibm.com 
34858a032c3SMichael Ellerman 	if (marked) {
34958a032c3SMichael Ellerman 		if (ppmu->flags & PPMU_HAS_SIER)
35058a032c3SMichael Ellerman 			return regs->dar & SIER_SIAR_VALID;
35158a032c3SMichael Ellerman 
35258a032c3SMichael Ellerman 		if (ppmu->flags & PPMU_SIAR_VALID)
353e6878835Ssukadev@linux.vnet.ibm.com 			return mmcra & POWER7P_MMCRA_SIAR_VALID;
35458a032c3SMichael Ellerman 	}
355e6878835Ssukadev@linux.vnet.ibm.com 
356e6878835Ssukadev@linux.vnet.ibm.com 	return 1;
357e6878835Ssukadev@linux.vnet.ibm.com }
358e6878835Ssukadev@linux.vnet.ibm.com 
359d52f2dc4SMichael Neuling 
360d52f2dc4SMichael Neuling /* Reset all possible BHRB entries */
361d52f2dc4SMichael Neuling static void power_pmu_bhrb_reset(void)
362d52f2dc4SMichael Neuling {
363d52f2dc4SMichael Neuling 	asm volatile(PPC_CLRBHRB);
364d52f2dc4SMichael Neuling }
365d52f2dc4SMichael Neuling 
366d52f2dc4SMichael Neuling static void power_pmu_bhrb_enable(struct perf_event *event)
367d52f2dc4SMichael Neuling {
36869111bacSChristoph Lameter 	struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events);
369d52f2dc4SMichael Neuling 
370d52f2dc4SMichael Neuling 	if (!ppmu->bhrb_nr)
371d52f2dc4SMichael Neuling 		return;
372d52f2dc4SMichael Neuling 
373d52f2dc4SMichael Neuling 	/* Clear BHRB if we changed task context to avoid data leaks */
374d52f2dc4SMichael Neuling 	if (event->ctx->task && cpuhw->bhrb_context != event->ctx) {
375d52f2dc4SMichael Neuling 		power_pmu_bhrb_reset();
376d52f2dc4SMichael Neuling 		cpuhw->bhrb_context = event->ctx;
377d52f2dc4SMichael Neuling 	}
378d52f2dc4SMichael Neuling 	cpuhw->bhrb_users++;
379acba3c7eSPeter Zijlstra 	perf_sched_cb_inc(event->ctx->pmu);
380d52f2dc4SMichael Neuling }
381d52f2dc4SMichael Neuling 
382d52f2dc4SMichael Neuling static void power_pmu_bhrb_disable(struct perf_event *event)
383d52f2dc4SMichael Neuling {
38469111bacSChristoph Lameter 	struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events);
385d52f2dc4SMichael Neuling 
386d52f2dc4SMichael Neuling 	if (!ppmu->bhrb_nr)
387d52f2dc4SMichael Neuling 		return;
388d52f2dc4SMichael Neuling 
389f0322f7fSAnshuman Khandual 	WARN_ON_ONCE(!cpuhw->bhrb_users);
390d52f2dc4SMichael Neuling 	cpuhw->bhrb_users--;
391acba3c7eSPeter Zijlstra 	perf_sched_cb_dec(event->ctx->pmu);
392d52f2dc4SMichael Neuling 
393d52f2dc4SMichael Neuling 	if (!cpuhw->disabled && !cpuhw->bhrb_users) {
394d52f2dc4SMichael Neuling 		/* BHRB cannot be turned off when other
395d52f2dc4SMichael Neuling 		 * events are active on the PMU.
396d52f2dc4SMichael Neuling 		 */
397d52f2dc4SMichael Neuling 
398d52f2dc4SMichael Neuling 		/* avoid stale pointer */
399d52f2dc4SMichael Neuling 		cpuhw->bhrb_context = NULL;
400d52f2dc4SMichael Neuling 	}
401d52f2dc4SMichael Neuling }
402d52f2dc4SMichael Neuling 
403d52f2dc4SMichael Neuling /* Called from ctxsw to prevent one process's branch entries to
404d52f2dc4SMichael Neuling  * mingle with the other process's entries during context switch.
405d52f2dc4SMichael Neuling  */
406acba3c7eSPeter Zijlstra static void power_pmu_sched_task(struct perf_event_context *ctx, bool sched_in)
407d52f2dc4SMichael Neuling {
408acba3c7eSPeter Zijlstra 	if (!ppmu->bhrb_nr)
409acba3c7eSPeter Zijlstra 		return;
410acba3c7eSPeter Zijlstra 
411acba3c7eSPeter Zijlstra 	if (sched_in)
412d52f2dc4SMichael Neuling 		power_pmu_bhrb_reset();
413d52f2dc4SMichael Neuling }
41469123184SMichael Neuling /* Calculate the to address for a branch */
41569123184SMichael Neuling static __u64 power_pmu_bhrb_to(u64 addr)
41669123184SMichael Neuling {
41769123184SMichael Neuling 	unsigned int instr;
41869123184SMichael Neuling 	__u64 target;
41969123184SMichael Neuling 
420f41d84ddSRavi Bangoria 	if (is_kernel_addr(addr)) {
421fe557319SChristoph Hellwig 		if (copy_from_kernel_nofault(&instr, (void *)addr,
422fe557319SChristoph Hellwig 				sizeof(instr)))
423f41d84ddSRavi Bangoria 			return 0;
424f41d84ddSRavi Bangoria 
42594afd069SJordan Niethe 		return branch_target((struct ppc_inst *)&instr);
426f41d84ddSRavi Bangoria 	}
42769123184SMichael Neuling 
42869123184SMichael Neuling 	/* Userspace: need copy instruction here then translate it */
429def0bfdbSChristophe Leroy 	if (probe_user_read(&instr, (unsigned int __user *)addr, sizeof(instr)))
43069123184SMichael Neuling 		return 0;
43169123184SMichael Neuling 
43294afd069SJordan Niethe 	target = branch_target((struct ppc_inst *)&instr);
43369123184SMichael Neuling 	if ((!target) || (instr & BRANCH_ABSOLUTE))
43469123184SMichael Neuling 		return target;
43569123184SMichael Neuling 
43669123184SMichael Neuling 	/* Translate relative branch target from kernel to user address */
43769123184SMichael Neuling 	return target - (unsigned long)&instr + addr;
43869123184SMichael Neuling }
439d52f2dc4SMichael Neuling 
440d52f2dc4SMichael Neuling /* Processing BHRB entries */
441da97e184SJoel Fernandes (Google) static void power_pmu_bhrb_read(struct perf_event *event, struct cpu_hw_events *cpuhw)
442d52f2dc4SMichael Neuling {
443d52f2dc4SMichael Neuling 	u64 val;
444d52f2dc4SMichael Neuling 	u64 addr;
445506e70d1SMichael Neuling 	int r_index, u_index, pred;
446d52f2dc4SMichael Neuling 
447d52f2dc4SMichael Neuling 	r_index = 0;
448d52f2dc4SMichael Neuling 	u_index = 0;
449d52f2dc4SMichael Neuling 	while (r_index < ppmu->bhrb_nr) {
450d52f2dc4SMichael Neuling 		/* Assembly read function */
451506e70d1SMichael Neuling 		val = read_bhrb(r_index++);
452506e70d1SMichael Neuling 		if (!val)
453d52f2dc4SMichael Neuling 			/* Terminal marker: End of valid BHRB entries */
454d52f2dc4SMichael Neuling 			break;
455506e70d1SMichael Neuling 		else {
456d52f2dc4SMichael Neuling 			addr = val & BHRB_EA;
457d52f2dc4SMichael Neuling 			pred = val & BHRB_PREDICTION;
458d52f2dc4SMichael Neuling 
459506e70d1SMichael Neuling 			if (!addr)
460506e70d1SMichael Neuling 				/* invalid entry */
461d52f2dc4SMichael Neuling 				continue;
462d52f2dc4SMichael Neuling 
463bb19af81SMadhavan Srinivasan 			/*
464bb19af81SMadhavan Srinivasan 			 * BHRB rolling buffer could very much contain the kernel
465bb19af81SMadhavan Srinivasan 			 * addresses at this point. Check the privileges before
466bb19af81SMadhavan Srinivasan 			 * exporting it to userspace (avoid exposure of regions
467bb19af81SMadhavan Srinivasan 			 * where we could have speculative execution)
468bb19af81SMadhavan Srinivasan 			 */
469da97e184SJoel Fernandes (Google) 			if (is_kernel_addr(addr) && perf_allow_kernel(&event->attr) != 0)
470bb19af81SMadhavan Srinivasan 				continue;
471bb19af81SMadhavan Srinivasan 
472506e70d1SMichael Neuling 			/* Branches are read most recent first (ie. mfbhrb 0 is
473506e70d1SMichael Neuling 			 * the most recent branch).
474506e70d1SMichael Neuling 			 * There are two types of valid entries:
475506e70d1SMichael Neuling 			 * 1) a target entry which is the to address of a
476506e70d1SMichael Neuling 			 *    computed goto like a blr,bctr,btar.  The next
477506e70d1SMichael Neuling 			 *    entry read from the bhrb will be branch
478506e70d1SMichael Neuling 			 *    corresponding to this target (ie. the actual
479506e70d1SMichael Neuling 			 *    blr/bctr/btar instruction).
480506e70d1SMichael Neuling 			 * 2) a from address which is an actual branch.  If a
481506e70d1SMichael Neuling 			 *    target entry proceeds this, then this is the
482506e70d1SMichael Neuling 			 *    matching branch for that target.  If this is not
483506e70d1SMichael Neuling 			 *    following a target entry, then this is a branch
484506e70d1SMichael Neuling 			 *    where the target is given as an immediate field
485506e70d1SMichael Neuling 			 *    in the instruction (ie. an i or b form branch).
486506e70d1SMichael Neuling 			 *    In this case we need to read the instruction from
487506e70d1SMichael Neuling 			 *    memory to determine the target/to address.
488506e70d1SMichael Neuling 			 */
489d52f2dc4SMichael Neuling 
490d52f2dc4SMichael Neuling 			if (val & BHRB_TARGET) {
491506e70d1SMichael Neuling 				/* Target branches use two entries
492506e70d1SMichael Neuling 				 * (ie. computed gotos/XL form)
493506e70d1SMichael Neuling 				 */
494506e70d1SMichael Neuling 				cpuhw->bhrb_entries[u_index].to = addr;
495d52f2dc4SMichael Neuling 				cpuhw->bhrb_entries[u_index].mispred = pred;
496d52f2dc4SMichael Neuling 				cpuhw->bhrb_entries[u_index].predicted = ~pred;
497d52f2dc4SMichael Neuling 
498506e70d1SMichael Neuling 				/* Get from address in next entry */
499506e70d1SMichael Neuling 				val = read_bhrb(r_index++);
500506e70d1SMichael Neuling 				addr = val & BHRB_EA;
501506e70d1SMichael Neuling 				if (val & BHRB_TARGET) {
502506e70d1SMichael Neuling 					/* Shouldn't have two targets in a
503506e70d1SMichael Neuling 					   row.. Reset index and try again */
504506e70d1SMichael Neuling 					r_index--;
505506e70d1SMichael Neuling 					addr = 0;
506d52f2dc4SMichael Neuling 				}
507506e70d1SMichael Neuling 				cpuhw->bhrb_entries[u_index].from = addr;
508506e70d1SMichael Neuling 			} else {
509506e70d1SMichael Neuling 				/* Branches to immediate field
510506e70d1SMichael Neuling 				   (ie I or B form) */
511506e70d1SMichael Neuling 				cpuhw->bhrb_entries[u_index].from = addr;
51269123184SMichael Neuling 				cpuhw->bhrb_entries[u_index].to =
51369123184SMichael Neuling 					power_pmu_bhrb_to(addr);
514506e70d1SMichael Neuling 				cpuhw->bhrb_entries[u_index].mispred = pred;
515506e70d1SMichael Neuling 				cpuhw->bhrb_entries[u_index].predicted = ~pred;
516506e70d1SMichael Neuling 			}
517506e70d1SMichael Neuling 			u_index++;
518506e70d1SMichael Neuling 
519d52f2dc4SMichael Neuling 		}
520d52f2dc4SMichael Neuling 	}
521d52f2dc4SMichael Neuling 	cpuhw->bhrb_stack.nr = u_index;
522bbfd5e4fSKan Liang 	cpuhw->bhrb_stack.hw_idx = -1ULL;
523d52f2dc4SMichael Neuling 	return;
524d52f2dc4SMichael Neuling }
525d52f2dc4SMichael Neuling 
526330a1eb7SMichael Ellerman static bool is_ebb_event(struct perf_event *event)
527330a1eb7SMichael Ellerman {
528330a1eb7SMichael Ellerman 	/*
529330a1eb7SMichael Ellerman 	 * This could be a per-PMU callback, but we'd rather avoid the cost. We
530330a1eb7SMichael Ellerman 	 * check that the PMU supports EBB, meaning those that don't can still
531330a1eb7SMichael Ellerman 	 * use bit 63 of the event code for something else if they wish.
532330a1eb7SMichael Ellerman 	 */
5334d9690ddSJoel Stanley 	return (ppmu->flags & PPMU_ARCH_207S) &&
5348d7c55d0SMichael Ellerman 	       ((event->attr.config >> PERF_EVENT_CONFIG_EBB_SHIFT) & 1);
535330a1eb7SMichael Ellerman }
536330a1eb7SMichael Ellerman 
537330a1eb7SMichael Ellerman static int ebb_event_check(struct perf_event *event)
538330a1eb7SMichael Ellerman {
539330a1eb7SMichael Ellerman 	struct perf_event *leader = event->group_leader;
540330a1eb7SMichael Ellerman 
541330a1eb7SMichael Ellerman 	/* Event and group leader must agree on EBB */
542330a1eb7SMichael Ellerman 	if (is_ebb_event(leader) != is_ebb_event(event))
543330a1eb7SMichael Ellerman 		return -EINVAL;
544330a1eb7SMichael Ellerman 
545330a1eb7SMichael Ellerman 	if (is_ebb_event(event)) {
546330a1eb7SMichael Ellerman 		if (!(event->attach_state & PERF_ATTACH_TASK))
547330a1eb7SMichael Ellerman 			return -EINVAL;
548330a1eb7SMichael Ellerman 
549330a1eb7SMichael Ellerman 		if (!leader->attr.pinned || !leader->attr.exclusive)
550330a1eb7SMichael Ellerman 			return -EINVAL;
551330a1eb7SMichael Ellerman 
55258b5fb00SMichael Ellerman 		if (event->attr.freq ||
55358b5fb00SMichael Ellerman 		    event->attr.inherit ||
55458b5fb00SMichael Ellerman 		    event->attr.sample_type ||
55558b5fb00SMichael Ellerman 		    event->attr.sample_period ||
55658b5fb00SMichael Ellerman 		    event->attr.enable_on_exec)
557330a1eb7SMichael Ellerman 			return -EINVAL;
558330a1eb7SMichael Ellerman 	}
559330a1eb7SMichael Ellerman 
560330a1eb7SMichael Ellerman 	return 0;
561330a1eb7SMichael Ellerman }
562330a1eb7SMichael Ellerman 
563330a1eb7SMichael Ellerman static void ebb_event_add(struct perf_event *event)
564330a1eb7SMichael Ellerman {
565330a1eb7SMichael Ellerman 	if (!is_ebb_event(event) || current->thread.used_ebb)
566330a1eb7SMichael Ellerman 		return;
567330a1eb7SMichael Ellerman 
568330a1eb7SMichael Ellerman 	/*
569330a1eb7SMichael Ellerman 	 * IFF this is the first time we've added an EBB event, set
570330a1eb7SMichael Ellerman 	 * PMXE in the user MMCR0 so we can detect when it's cleared by
571330a1eb7SMichael Ellerman 	 * userspace. We need this so that we can context switch while
572330a1eb7SMichael Ellerman 	 * userspace is in the EBB handler (where PMXE is 0).
573330a1eb7SMichael Ellerman 	 */
574330a1eb7SMichael Ellerman 	current->thread.used_ebb = 1;
575330a1eb7SMichael Ellerman 	current->thread.mmcr0 |= MMCR0_PMXE;
576330a1eb7SMichael Ellerman }
577330a1eb7SMichael Ellerman 
578330a1eb7SMichael Ellerman static void ebb_switch_out(unsigned long mmcr0)
579330a1eb7SMichael Ellerman {
580330a1eb7SMichael Ellerman 	if (!(mmcr0 & MMCR0_EBE))
581330a1eb7SMichael Ellerman 		return;
582330a1eb7SMichael Ellerman 
583330a1eb7SMichael Ellerman 	current->thread.siar  = mfspr(SPRN_SIAR);
584330a1eb7SMichael Ellerman 	current->thread.sier  = mfspr(SPRN_SIER);
585330a1eb7SMichael Ellerman 	current->thread.sdar  = mfspr(SPRN_SDAR);
586330a1eb7SMichael Ellerman 	current->thread.mmcr0 = mmcr0 & MMCR0_USER_MASK;
587330a1eb7SMichael Ellerman 	current->thread.mmcr2 = mfspr(SPRN_MMCR2) & MMCR2_USER_MASK;
588330a1eb7SMichael Ellerman }
589330a1eb7SMichael Ellerman 
5909de5cb0fSMichael Ellerman static unsigned long ebb_switch_in(bool ebb, struct cpu_hw_events *cpuhw)
591330a1eb7SMichael Ellerman {
5929de5cb0fSMichael Ellerman 	unsigned long mmcr0 = cpuhw->mmcr[0];
5939de5cb0fSMichael Ellerman 
594330a1eb7SMichael Ellerman 	if (!ebb)
595330a1eb7SMichael Ellerman 		goto out;
596330a1eb7SMichael Ellerman 
59776cb8a78SMichael Ellerman 	/* Enable EBB and read/write to all 6 PMCs and BHRB for userspace */
59876cb8a78SMichael Ellerman 	mmcr0 |= MMCR0_EBE | MMCR0_BHRBA | MMCR0_PMCC_U6;
599330a1eb7SMichael Ellerman 
600c2e37a26SMichael Ellerman 	/*
601c2e37a26SMichael Ellerman 	 * Add any bits from the user MMCR0, FC or PMAO. This is compatible
602c2e37a26SMichael Ellerman 	 * with pmao_restore_workaround() because we may add PMAO but we never
603c2e37a26SMichael Ellerman 	 * clear it here.
604c2e37a26SMichael Ellerman 	 */
605330a1eb7SMichael Ellerman 	mmcr0 |= current->thread.mmcr0;
606330a1eb7SMichael Ellerman 
607c2e37a26SMichael Ellerman 	/*
608c2e37a26SMichael Ellerman 	 * Be careful not to set PMXE if userspace had it cleared. This is also
609c2e37a26SMichael Ellerman 	 * compatible with pmao_restore_workaround() because it has already
610c2e37a26SMichael Ellerman 	 * cleared PMXE and we leave PMAO alone.
611c2e37a26SMichael Ellerman 	 */
612330a1eb7SMichael Ellerman 	if (!(current->thread.mmcr0 & MMCR0_PMXE))
613330a1eb7SMichael Ellerman 		mmcr0 &= ~MMCR0_PMXE;
614330a1eb7SMichael Ellerman 
615330a1eb7SMichael Ellerman 	mtspr(SPRN_SIAR, current->thread.siar);
616330a1eb7SMichael Ellerman 	mtspr(SPRN_SIER, current->thread.sier);
617330a1eb7SMichael Ellerman 	mtspr(SPRN_SDAR, current->thread.sdar);
6189de5cb0fSMichael Ellerman 
6199de5cb0fSMichael Ellerman 	/*
6209de5cb0fSMichael Ellerman 	 * Merge the kernel & user values of MMCR2. The semantics we implement
6219de5cb0fSMichael Ellerman 	 * are that the user MMCR2 can set bits, ie. cause counters to freeze,
6229de5cb0fSMichael Ellerman 	 * but not clear bits. If a task wants to be able to clear bits, ie.
6239de5cb0fSMichael Ellerman 	 * unfreeze counters, it should not set exclude_xxx in its events and
6249de5cb0fSMichael Ellerman 	 * instead manage the MMCR2 entirely by itself.
6259de5cb0fSMichael Ellerman 	 */
6269de5cb0fSMichael Ellerman 	mtspr(SPRN_MMCR2, cpuhw->mmcr[3] | current->thread.mmcr2);
627330a1eb7SMichael Ellerman out:
628330a1eb7SMichael Ellerman 	return mmcr0;
629330a1eb7SMichael Ellerman }
630c2e37a26SMichael Ellerman 
631c2e37a26SMichael Ellerman static void pmao_restore_workaround(bool ebb)
632c2e37a26SMichael Ellerman {
633c2e37a26SMichael Ellerman 	unsigned pmcs[6];
634c2e37a26SMichael Ellerman 
635c2e37a26SMichael Ellerman 	if (!cpu_has_feature(CPU_FTR_PMAO_BUG))
636c2e37a26SMichael Ellerman 		return;
637c2e37a26SMichael Ellerman 
638c2e37a26SMichael Ellerman 	/*
639c2e37a26SMichael Ellerman 	 * On POWER8E there is a hardware defect which affects the PMU context
640c2e37a26SMichael Ellerman 	 * switch logic, ie. power_pmu_disable/enable().
641c2e37a26SMichael Ellerman 	 *
642c2e37a26SMichael Ellerman 	 * When a counter overflows PMXE is cleared and FC/PMAO is set in MMCR0
643c2e37a26SMichael Ellerman 	 * by the hardware. Sometime later the actual PMU exception is
644c2e37a26SMichael Ellerman 	 * delivered.
645c2e37a26SMichael Ellerman 	 *
646c2e37a26SMichael Ellerman 	 * If we context switch, or simply disable/enable, the PMU prior to the
647c2e37a26SMichael Ellerman 	 * exception arriving, the exception will be lost when we clear PMAO.
648c2e37a26SMichael Ellerman 	 *
649c2e37a26SMichael Ellerman 	 * When we reenable the PMU, we will write the saved MMCR0 with PMAO
650c2e37a26SMichael Ellerman 	 * set, and this _should_ generate an exception. However because of the
651c2e37a26SMichael Ellerman 	 * defect no exception is generated when we write PMAO, and we get
652c2e37a26SMichael Ellerman 	 * stuck with no counters counting but no exception delivered.
653c2e37a26SMichael Ellerman 	 *
654c2e37a26SMichael Ellerman 	 * The workaround is to detect this case and tweak the hardware to
655c2e37a26SMichael Ellerman 	 * create another pending PMU exception.
656c2e37a26SMichael Ellerman 	 *
657c2e37a26SMichael Ellerman 	 * We do that by setting up PMC6 (cycles) for an imminent overflow and
658c2e37a26SMichael Ellerman 	 * enabling the PMU. That causes a new exception to be generated in the
659c2e37a26SMichael Ellerman 	 * chip, but we don't take it yet because we have interrupts hard
660c2e37a26SMichael Ellerman 	 * disabled. We then write back the PMU state as we want it to be seen
661c2e37a26SMichael Ellerman 	 * by the exception handler. When we reenable interrupts the exception
662c2e37a26SMichael Ellerman 	 * handler will be called and see the correct state.
663c2e37a26SMichael Ellerman 	 *
664c2e37a26SMichael Ellerman 	 * The logic is the same for EBB, except that the exception is gated by
665c2e37a26SMichael Ellerman 	 * us having interrupts hard disabled as well as the fact that we are
666c2e37a26SMichael Ellerman 	 * not in userspace. The exception is finally delivered when we return
667c2e37a26SMichael Ellerman 	 * to userspace.
668c2e37a26SMichael Ellerman 	 */
669c2e37a26SMichael Ellerman 
670c2e37a26SMichael Ellerman 	/* Only if PMAO is set and PMAO_SYNC is clear */
671c2e37a26SMichael Ellerman 	if ((current->thread.mmcr0 & (MMCR0_PMAO | MMCR0_PMAO_SYNC)) != MMCR0_PMAO)
672c2e37a26SMichael Ellerman 		return;
673c2e37a26SMichael Ellerman 
674c2e37a26SMichael Ellerman 	/* If we're doing EBB, only if BESCR[GE] is set */
675c2e37a26SMichael Ellerman 	if (ebb && !(current->thread.bescr & BESCR_GE))
676c2e37a26SMichael Ellerman 		return;
677c2e37a26SMichael Ellerman 
678c2e37a26SMichael Ellerman 	/*
679c2e37a26SMichael Ellerman 	 * We are already soft-disabled in power_pmu_enable(). We need to hard
68058bffb5bSMadhavan Srinivasan 	 * disable to actually prevent the PMU exception from firing.
681c2e37a26SMichael Ellerman 	 */
682c2e37a26SMichael Ellerman 	hard_irq_disable();
683c2e37a26SMichael Ellerman 
684c2e37a26SMichael Ellerman 	/*
685c2e37a26SMichael Ellerman 	 * This is a bit gross, but we know we're on POWER8E and have 6 PMCs.
686c2e37a26SMichael Ellerman 	 * Using read/write_pmc() in a for loop adds 12 function calls and
687c2e37a26SMichael Ellerman 	 * almost doubles our code size.
688c2e37a26SMichael Ellerman 	 */
689c2e37a26SMichael Ellerman 	pmcs[0] = mfspr(SPRN_PMC1);
690c2e37a26SMichael Ellerman 	pmcs[1] = mfspr(SPRN_PMC2);
691c2e37a26SMichael Ellerman 	pmcs[2] = mfspr(SPRN_PMC3);
692c2e37a26SMichael Ellerman 	pmcs[3] = mfspr(SPRN_PMC4);
693c2e37a26SMichael Ellerman 	pmcs[4] = mfspr(SPRN_PMC5);
694c2e37a26SMichael Ellerman 	pmcs[5] = mfspr(SPRN_PMC6);
695c2e37a26SMichael Ellerman 
696c2e37a26SMichael Ellerman 	/* Ensure all freeze bits are unset */
697c2e37a26SMichael Ellerman 	mtspr(SPRN_MMCR2, 0);
698c2e37a26SMichael Ellerman 
699c2e37a26SMichael Ellerman 	/* Set up PMC6 to overflow in one cycle */
700c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC6, 0x7FFFFFFE);
701c2e37a26SMichael Ellerman 
702c2e37a26SMichael Ellerman 	/* Enable exceptions and unfreeze PMC6 */
703c2e37a26SMichael Ellerman 	mtspr(SPRN_MMCR0, MMCR0_PMXE | MMCR0_PMCjCE | MMCR0_PMAO);
704c2e37a26SMichael Ellerman 
705c2e37a26SMichael Ellerman 	/* Now we need to refreeze and restore the PMCs */
706c2e37a26SMichael Ellerman 	mtspr(SPRN_MMCR0, MMCR0_FC | MMCR0_PMAO);
707c2e37a26SMichael Ellerman 
708c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC1, pmcs[0]);
709c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC2, pmcs[1]);
710c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC3, pmcs[2]);
711c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC4, pmcs[3]);
712c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC5, pmcs[4]);
713c2e37a26SMichael Ellerman 	mtspr(SPRN_PMC6, pmcs[5]);
714c2e37a26SMichael Ellerman }
715356d8ce3SMadhavan Srinivasan 
716f2699491SMichael Ellerman #endif /* CONFIG_PPC64 */
717f2699491SMichael Ellerman 
718f2699491SMichael Ellerman static void perf_event_interrupt(struct pt_regs *regs);
719f2699491SMichael Ellerman 
720f2699491SMichael Ellerman /*
721f2699491SMichael Ellerman  * Read one performance monitor counter (PMC).
722f2699491SMichael Ellerman  */
723f2699491SMichael Ellerman static unsigned long read_pmc(int idx)
724f2699491SMichael Ellerman {
725f2699491SMichael Ellerman 	unsigned long val;
726f2699491SMichael Ellerman 
727f2699491SMichael Ellerman 	switch (idx) {
728f2699491SMichael Ellerman 	case 1:
729f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC1);
730f2699491SMichael Ellerman 		break;
731f2699491SMichael Ellerman 	case 2:
732f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC2);
733f2699491SMichael Ellerman 		break;
734f2699491SMichael Ellerman 	case 3:
735f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC3);
736f2699491SMichael Ellerman 		break;
737f2699491SMichael Ellerman 	case 4:
738f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC4);
739f2699491SMichael Ellerman 		break;
740f2699491SMichael Ellerman 	case 5:
741f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC5);
742f2699491SMichael Ellerman 		break;
743f2699491SMichael Ellerman 	case 6:
744f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC6);
745f2699491SMichael Ellerman 		break;
746f2699491SMichael Ellerman #ifdef CONFIG_PPC64
747f2699491SMichael Ellerman 	case 7:
748f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC7);
749f2699491SMichael Ellerman 		break;
750f2699491SMichael Ellerman 	case 8:
751f2699491SMichael Ellerman 		val = mfspr(SPRN_PMC8);
752f2699491SMichael Ellerman 		break;
753f2699491SMichael Ellerman #endif /* CONFIG_PPC64 */
754f2699491SMichael Ellerman 	default:
755f2699491SMichael Ellerman 		printk(KERN_ERR "oops trying to read PMC%d\n", idx);
756f2699491SMichael Ellerman 		val = 0;
757f2699491SMichael Ellerman 	}
758f2699491SMichael Ellerman 	return val;
759f2699491SMichael Ellerman }
760f2699491SMichael Ellerman 
761f2699491SMichael Ellerman /*
762f2699491SMichael Ellerman  * Write one PMC.
763f2699491SMichael Ellerman  */
764f2699491SMichael Ellerman static void write_pmc(int idx, unsigned long val)
765f2699491SMichael Ellerman {
766f2699491SMichael Ellerman 	switch (idx) {
767f2699491SMichael Ellerman 	case 1:
768f2699491SMichael Ellerman 		mtspr(SPRN_PMC1, val);
769f2699491SMichael Ellerman 		break;
770f2699491SMichael Ellerman 	case 2:
771f2699491SMichael Ellerman 		mtspr(SPRN_PMC2, val);
772f2699491SMichael Ellerman 		break;
773f2699491SMichael Ellerman 	case 3:
774f2699491SMichael Ellerman 		mtspr(SPRN_PMC3, val);
775f2699491SMichael Ellerman 		break;
776f2699491SMichael Ellerman 	case 4:
777f2699491SMichael Ellerman 		mtspr(SPRN_PMC4, val);
778f2699491SMichael Ellerman 		break;
779f2699491SMichael Ellerman 	case 5:
780f2699491SMichael Ellerman 		mtspr(SPRN_PMC5, val);
781f2699491SMichael Ellerman 		break;
782f2699491SMichael Ellerman 	case 6:
783f2699491SMichael Ellerman 		mtspr(SPRN_PMC6, val);
784f2699491SMichael Ellerman 		break;
785f2699491SMichael Ellerman #ifdef CONFIG_PPC64
786f2699491SMichael Ellerman 	case 7:
787f2699491SMichael Ellerman 		mtspr(SPRN_PMC7, val);
788f2699491SMichael Ellerman 		break;
789f2699491SMichael Ellerman 	case 8:
790f2699491SMichael Ellerman 		mtspr(SPRN_PMC8, val);
791f2699491SMichael Ellerman 		break;
792f2699491SMichael Ellerman #endif /* CONFIG_PPC64 */
793f2699491SMichael Ellerman 	default:
794f2699491SMichael Ellerman 		printk(KERN_ERR "oops trying to write PMC%d\n", idx);
795f2699491SMichael Ellerman 	}
796f2699491SMichael Ellerman }
797f2699491SMichael Ellerman 
7985f6d0380SAnshuman Khandual /* Called from sysrq_handle_showregs() */
7995f6d0380SAnshuman Khandual void perf_event_print_debug(void)
8005f6d0380SAnshuman Khandual {
8015f6d0380SAnshuman Khandual 	unsigned long sdar, sier, flags;
8025f6d0380SAnshuman Khandual 	u32 pmcs[MAX_HWEVENTS];
8035f6d0380SAnshuman Khandual 	int i;
8045f6d0380SAnshuman Khandual 
8054917fcb5SRavi Bangoria 	if (!ppmu) {
8064917fcb5SRavi Bangoria 		pr_info("Performance monitor hardware not registered.\n");
8074917fcb5SRavi Bangoria 		return;
8084917fcb5SRavi Bangoria 	}
8094917fcb5SRavi Bangoria 
8105f6d0380SAnshuman Khandual 	if (!ppmu->n_counter)
8115f6d0380SAnshuman Khandual 		return;
8125f6d0380SAnshuman Khandual 
8135f6d0380SAnshuman Khandual 	local_irq_save(flags);
8145f6d0380SAnshuman Khandual 
8155f6d0380SAnshuman Khandual 	pr_info("CPU: %d PMU registers, ppmu = %s n_counters = %d",
8165f6d0380SAnshuman Khandual 		 smp_processor_id(), ppmu->name, ppmu->n_counter);
8175f6d0380SAnshuman Khandual 
8185f6d0380SAnshuman Khandual 	for (i = 0; i < ppmu->n_counter; i++)
8195f6d0380SAnshuman Khandual 		pmcs[i] = read_pmc(i + 1);
8205f6d0380SAnshuman Khandual 
8215f6d0380SAnshuman Khandual 	for (; i < MAX_HWEVENTS; i++)
8225f6d0380SAnshuman Khandual 		pmcs[i] = 0xdeadbeef;
8235f6d0380SAnshuman Khandual 
8245f6d0380SAnshuman Khandual 	pr_info("PMC1:  %08x PMC2: %08x PMC3: %08x PMC4: %08x\n",
8255f6d0380SAnshuman Khandual 		 pmcs[0], pmcs[1], pmcs[2], pmcs[3]);
8265f6d0380SAnshuman Khandual 
8275f6d0380SAnshuman Khandual 	if (ppmu->n_counter > 4)
8285f6d0380SAnshuman Khandual 		pr_info("PMC5:  %08x PMC6: %08x PMC7: %08x PMC8: %08x\n",
8295f6d0380SAnshuman Khandual 			 pmcs[4], pmcs[5], pmcs[6], pmcs[7]);
8305f6d0380SAnshuman Khandual 
8315f6d0380SAnshuman Khandual 	pr_info("MMCR0: %016lx MMCR1: %016lx MMCRA: %016lx\n",
8325f6d0380SAnshuman Khandual 		mfspr(SPRN_MMCR0), mfspr(SPRN_MMCR1), mfspr(SPRN_MMCRA));
8335f6d0380SAnshuman Khandual 
8345f6d0380SAnshuman Khandual 	sdar = sier = 0;
8355f6d0380SAnshuman Khandual #ifdef CONFIG_PPC64
8365f6d0380SAnshuman Khandual 	sdar = mfspr(SPRN_SDAR);
8375f6d0380SAnshuman Khandual 
8385f6d0380SAnshuman Khandual 	if (ppmu->flags & PPMU_HAS_SIER)
8395f6d0380SAnshuman Khandual 		sier = mfspr(SPRN_SIER);
8405f6d0380SAnshuman Khandual 
8414d9690ddSJoel Stanley 	if (ppmu->flags & PPMU_ARCH_207S) {
8425f6d0380SAnshuman Khandual 		pr_info("MMCR2: %016lx EBBHR: %016lx\n",
8435f6d0380SAnshuman Khandual 			mfspr(SPRN_MMCR2), mfspr(SPRN_EBBHR));
8445f6d0380SAnshuman Khandual 		pr_info("EBBRR: %016lx BESCR: %016lx\n",
8455f6d0380SAnshuman Khandual 			mfspr(SPRN_EBBRR), mfspr(SPRN_BESCR));
8465f6d0380SAnshuman Khandual 	}
8475f6d0380SAnshuman Khandual #endif
8485f6d0380SAnshuman Khandual 	pr_info("SIAR:  %016lx SDAR:  %016lx SIER:  %016lx\n",
8495f6d0380SAnshuman Khandual 		mfspr(SPRN_SIAR), sdar, sier);
8505f6d0380SAnshuman Khandual 
8515f6d0380SAnshuman Khandual 	local_irq_restore(flags);
8525f6d0380SAnshuman Khandual }
8535f6d0380SAnshuman Khandual 
854f2699491SMichael Ellerman /*
855f2699491SMichael Ellerman  * Check if a set of events can all go on the PMU at once.
856f2699491SMichael Ellerman  * If they can't, this will look at alternative codes for the events
857f2699491SMichael Ellerman  * and see if any combination of alternative codes is feasible.
858f2699491SMichael Ellerman  * The feasible set is returned in event_id[].
859f2699491SMichael Ellerman  */
860f2699491SMichael Ellerman static int power_check_constraints(struct cpu_hw_events *cpuhw,
861f2699491SMichael Ellerman 				   u64 event_id[], unsigned int cflags[],
862f2699491SMichael Ellerman 				   int n_ev)
863f2699491SMichael Ellerman {
864f2699491SMichael Ellerman 	unsigned long mask, value, nv;
865f2699491SMichael Ellerman 	unsigned long smasks[MAX_HWEVENTS], svalues[MAX_HWEVENTS];
866f2699491SMichael Ellerman 	int n_alt[MAX_HWEVENTS], choice[MAX_HWEVENTS];
867f2699491SMichael Ellerman 	int i, j;
868f2699491SMichael Ellerman 	unsigned long addf = ppmu->add_fields;
869f2699491SMichael Ellerman 	unsigned long tadd = ppmu->test_adder;
87059029136SMadhavan Srinivasan 	unsigned long grp_mask = ppmu->group_constraint_mask;
87159029136SMadhavan Srinivasan 	unsigned long grp_val = ppmu->group_constraint_val;
872f2699491SMichael Ellerman 
873f2699491SMichael Ellerman 	if (n_ev > ppmu->n_counter)
874f2699491SMichael Ellerman 		return -1;
875f2699491SMichael Ellerman 
876f2699491SMichael Ellerman 	/* First see if the events will go on as-is */
877f2699491SMichael Ellerman 	for (i = 0; i < n_ev; ++i) {
878f2699491SMichael Ellerman 		if ((cflags[i] & PPMU_LIMITED_PMC_REQD)
879f2699491SMichael Ellerman 		    && !ppmu->limited_pmc_event(event_id[i])) {
880f2699491SMichael Ellerman 			ppmu->get_alternatives(event_id[i], cflags[i],
881f2699491SMichael Ellerman 					       cpuhw->alternatives[i]);
882f2699491SMichael Ellerman 			event_id[i] = cpuhw->alternatives[i][0];
883f2699491SMichael Ellerman 		}
884f2699491SMichael Ellerman 		if (ppmu->get_constraint(event_id[i], &cpuhw->amasks[i][0],
885f2699491SMichael Ellerman 					 &cpuhw->avalues[i][0]))
886f2699491SMichael Ellerman 			return -1;
887f2699491SMichael Ellerman 	}
888f2699491SMichael Ellerman 	value = mask = 0;
889f2699491SMichael Ellerman 	for (i = 0; i < n_ev; ++i) {
890f2699491SMichael Ellerman 		nv = (value | cpuhw->avalues[i][0]) +
891f2699491SMichael Ellerman 			(value & cpuhw->avalues[i][0] & addf);
89259029136SMadhavan Srinivasan 
89359029136SMadhavan Srinivasan 		if (((((nv + tadd) ^ value) & mask) & (~grp_mask)) != 0)
894f2699491SMichael Ellerman 			break;
89559029136SMadhavan Srinivasan 
89659029136SMadhavan Srinivasan 		if (((((nv + tadd) ^ cpuhw->avalues[i][0]) & cpuhw->amasks[i][0])
89759029136SMadhavan Srinivasan 			& (~grp_mask)) != 0)
89859029136SMadhavan Srinivasan 			break;
89959029136SMadhavan Srinivasan 
900f2699491SMichael Ellerman 		value = nv;
901f2699491SMichael Ellerman 		mask |= cpuhw->amasks[i][0];
902f2699491SMichael Ellerman 	}
90359029136SMadhavan Srinivasan 	if (i == n_ev) {
90459029136SMadhavan Srinivasan 		if ((value & mask & grp_mask) != (mask & grp_val))
90559029136SMadhavan Srinivasan 			return -1;
90659029136SMadhavan Srinivasan 		else
907f2699491SMichael Ellerman 			return 0;	/* all OK */
90859029136SMadhavan Srinivasan 	}
909f2699491SMichael Ellerman 
910f2699491SMichael Ellerman 	/* doesn't work, gather alternatives... */
911f2699491SMichael Ellerman 	if (!ppmu->get_alternatives)
912f2699491SMichael Ellerman 		return -1;
913f2699491SMichael Ellerman 	for (i = 0; i < n_ev; ++i) {
914f2699491SMichael Ellerman 		choice[i] = 0;
915f2699491SMichael Ellerman 		n_alt[i] = ppmu->get_alternatives(event_id[i], cflags[i],
916f2699491SMichael Ellerman 						  cpuhw->alternatives[i]);
917f2699491SMichael Ellerman 		for (j = 1; j < n_alt[i]; ++j)
918f2699491SMichael Ellerman 			ppmu->get_constraint(cpuhw->alternatives[i][j],
919f2699491SMichael Ellerman 					     &cpuhw->amasks[i][j],
920f2699491SMichael Ellerman 					     &cpuhw->avalues[i][j]);
921f2699491SMichael Ellerman 	}
922f2699491SMichael Ellerman 
923f2699491SMichael Ellerman 	/* enumerate all possibilities and see if any will work */
924f2699491SMichael Ellerman 	i = 0;
925f2699491SMichael Ellerman 	j = -1;
926f2699491SMichael Ellerman 	value = mask = nv = 0;
927f2699491SMichael Ellerman 	while (i < n_ev) {
928f2699491SMichael Ellerman 		if (j >= 0) {
929f2699491SMichael Ellerman 			/* we're backtracking, restore context */
930f2699491SMichael Ellerman 			value = svalues[i];
931f2699491SMichael Ellerman 			mask = smasks[i];
932f2699491SMichael Ellerman 			j = choice[i];
933f2699491SMichael Ellerman 		}
934f2699491SMichael Ellerman 		/*
935f2699491SMichael Ellerman 		 * See if any alternative k for event_id i,
936f2699491SMichael Ellerman 		 * where k > j, will satisfy the constraints.
937f2699491SMichael Ellerman 		 */
938f2699491SMichael Ellerman 		while (++j < n_alt[i]) {
939f2699491SMichael Ellerman 			nv = (value | cpuhw->avalues[i][j]) +
940f2699491SMichael Ellerman 				(value & cpuhw->avalues[i][j] & addf);
941f2699491SMichael Ellerman 			if ((((nv + tadd) ^ value) & mask) == 0 &&
942f2699491SMichael Ellerman 			    (((nv + tadd) ^ cpuhw->avalues[i][j])
943f2699491SMichael Ellerman 			     & cpuhw->amasks[i][j]) == 0)
944f2699491SMichael Ellerman 				break;
945f2699491SMichael Ellerman 		}
946f2699491SMichael Ellerman 		if (j >= n_alt[i]) {
947f2699491SMichael Ellerman 			/*
948f2699491SMichael Ellerman 			 * No feasible alternative, backtrack
949f2699491SMichael Ellerman 			 * to event_id i-1 and continue enumerating its
950f2699491SMichael Ellerman 			 * alternatives from where we got up to.
951f2699491SMichael Ellerman 			 */
952f2699491SMichael Ellerman 			if (--i < 0)
953f2699491SMichael Ellerman 				return -1;
954f2699491SMichael Ellerman 		} else {
955f2699491SMichael Ellerman 			/*
956f2699491SMichael Ellerman 			 * Found a feasible alternative for event_id i,
957f2699491SMichael Ellerman 			 * remember where we got up to with this event_id,
958f2699491SMichael Ellerman 			 * go on to the next event_id, and start with
959f2699491SMichael Ellerman 			 * the first alternative for it.
960f2699491SMichael Ellerman 			 */
961f2699491SMichael Ellerman 			choice[i] = j;
962f2699491SMichael Ellerman 			svalues[i] = value;
963f2699491SMichael Ellerman 			smasks[i] = mask;
964f2699491SMichael Ellerman 			value = nv;
965f2699491SMichael Ellerman 			mask |= cpuhw->amasks[i][j];
966f2699491SMichael Ellerman 			++i;
967f2699491SMichael Ellerman 			j = -1;
968f2699491SMichael Ellerman 		}
969f2699491SMichael Ellerman 	}
970f2699491SMichael Ellerman 
971f2699491SMichael Ellerman 	/* OK, we have a feasible combination, tell the caller the solution */
972f2699491SMichael Ellerman 	for (i = 0; i < n_ev; ++i)
973f2699491SMichael Ellerman 		event_id[i] = cpuhw->alternatives[i][choice[i]];
974f2699491SMichael Ellerman 	return 0;
975f2699491SMichael Ellerman }
976f2699491SMichael Ellerman 
977f2699491SMichael Ellerman /*
978f2699491SMichael Ellerman  * Check if newly-added events have consistent settings for
979f2699491SMichael Ellerman  * exclude_{user,kernel,hv} with each other and any previously
980f2699491SMichael Ellerman  * added events.
981f2699491SMichael Ellerman  */
982f2699491SMichael Ellerman static int check_excludes(struct perf_event **ctrs, unsigned int cflags[],
983f2699491SMichael Ellerman 			  int n_prev, int n_new)
984f2699491SMichael Ellerman {
985f2699491SMichael Ellerman 	int eu = 0, ek = 0, eh = 0;
986f2699491SMichael Ellerman 	int i, n, first;
987f2699491SMichael Ellerman 	struct perf_event *event;
988f2699491SMichael Ellerman 
9899de5cb0fSMichael Ellerman 	/*
9909de5cb0fSMichael Ellerman 	 * If the PMU we're on supports per event exclude settings then we
9919de5cb0fSMichael Ellerman 	 * don't need to do any of this logic. NB. This assumes no PMU has both
9929de5cb0fSMichael Ellerman 	 * per event exclude and limited PMCs.
9939de5cb0fSMichael Ellerman 	 */
9949de5cb0fSMichael Ellerman 	if (ppmu->flags & PPMU_ARCH_207S)
9959de5cb0fSMichael Ellerman 		return 0;
9969de5cb0fSMichael Ellerman 
997f2699491SMichael Ellerman 	n = n_prev + n_new;
998f2699491SMichael Ellerman 	if (n <= 1)
999f2699491SMichael Ellerman 		return 0;
1000f2699491SMichael Ellerman 
1001f2699491SMichael Ellerman 	first = 1;
1002f2699491SMichael Ellerman 	for (i = 0; i < n; ++i) {
1003f2699491SMichael Ellerman 		if (cflags[i] & PPMU_LIMITED_PMC_OK) {
1004f2699491SMichael Ellerman 			cflags[i] &= ~PPMU_LIMITED_PMC_REQD;
1005f2699491SMichael Ellerman 			continue;
1006f2699491SMichael Ellerman 		}
1007f2699491SMichael Ellerman 		event = ctrs[i];
1008f2699491SMichael Ellerman 		if (first) {
1009f2699491SMichael Ellerman 			eu = event->attr.exclude_user;
1010f2699491SMichael Ellerman 			ek = event->attr.exclude_kernel;
1011f2699491SMichael Ellerman 			eh = event->attr.exclude_hv;
1012f2699491SMichael Ellerman 			first = 0;
1013f2699491SMichael Ellerman 		} else if (event->attr.exclude_user != eu ||
1014f2699491SMichael Ellerman 			   event->attr.exclude_kernel != ek ||
1015f2699491SMichael Ellerman 			   event->attr.exclude_hv != eh) {
1016f2699491SMichael Ellerman 			return -EAGAIN;
1017f2699491SMichael Ellerman 		}
1018f2699491SMichael Ellerman 	}
1019f2699491SMichael Ellerman 
1020f2699491SMichael Ellerman 	if (eu || ek || eh)
1021f2699491SMichael Ellerman 		for (i = 0; i < n; ++i)
1022f2699491SMichael Ellerman 			if (cflags[i] & PPMU_LIMITED_PMC_OK)
1023f2699491SMichael Ellerman 				cflags[i] |= PPMU_LIMITED_PMC_REQD;
1024f2699491SMichael Ellerman 
1025f2699491SMichael Ellerman 	return 0;
1026f2699491SMichael Ellerman }
1027f2699491SMichael Ellerman 
1028f2699491SMichael Ellerman static u64 check_and_compute_delta(u64 prev, u64 val)
1029f2699491SMichael Ellerman {
1030f2699491SMichael Ellerman 	u64 delta = (val - prev) & 0xfffffffful;
1031f2699491SMichael Ellerman 
1032f2699491SMichael Ellerman 	/*
1033f2699491SMichael Ellerman 	 * POWER7 can roll back counter values, if the new value is smaller
1034f2699491SMichael Ellerman 	 * than the previous value it will cause the delta and the counter to
1035f2699491SMichael Ellerman 	 * have bogus values unless we rolled a counter over.  If a coutner is
1036f2699491SMichael Ellerman 	 * rolled back, it will be smaller, but within 256, which is the maximum
1037027dfac6SMichael Ellerman 	 * number of events to rollback at once.  If we detect a rollback
1038f2699491SMichael Ellerman 	 * return 0.  This can lead to a small lack of precision in the
1039f2699491SMichael Ellerman 	 * counters.
1040f2699491SMichael Ellerman 	 */
1041f2699491SMichael Ellerman 	if (prev > val && (prev - val) < 256)
1042f2699491SMichael Ellerman 		delta = 0;
1043f2699491SMichael Ellerman 
1044f2699491SMichael Ellerman 	return delta;
1045f2699491SMichael Ellerman }
1046f2699491SMichael Ellerman 
1047f2699491SMichael Ellerman static void power_pmu_read(struct perf_event *event)
1048f2699491SMichael Ellerman {
1049f2699491SMichael Ellerman 	s64 val, delta, prev;
1050f2699491SMichael Ellerman 
1051f2699491SMichael Ellerman 	if (event->hw.state & PERF_HES_STOPPED)
1052f2699491SMichael Ellerman 		return;
1053f2699491SMichael Ellerman 
1054f2699491SMichael Ellerman 	if (!event->hw.idx)
1055f2699491SMichael Ellerman 		return;
1056330a1eb7SMichael Ellerman 
1057330a1eb7SMichael Ellerman 	if (is_ebb_event(event)) {
1058330a1eb7SMichael Ellerman 		val = read_pmc(event->hw.idx);
1059330a1eb7SMichael Ellerman 		local64_set(&event->hw.prev_count, val);
1060330a1eb7SMichael Ellerman 		return;
1061330a1eb7SMichael Ellerman 	}
1062330a1eb7SMichael Ellerman 
1063f2699491SMichael Ellerman 	/*
1064f2699491SMichael Ellerman 	 * Performance monitor interrupts come even when interrupts
1065f2699491SMichael Ellerman 	 * are soft-disabled, as long as interrupts are hard-enabled.
1066f2699491SMichael Ellerman 	 * Therefore we treat them like NMIs.
1067f2699491SMichael Ellerman 	 */
1068f2699491SMichael Ellerman 	do {
1069f2699491SMichael Ellerman 		prev = local64_read(&event->hw.prev_count);
1070f2699491SMichael Ellerman 		barrier();
1071f2699491SMichael Ellerman 		val = read_pmc(event->hw.idx);
1072f2699491SMichael Ellerman 		delta = check_and_compute_delta(prev, val);
1073f2699491SMichael Ellerman 		if (!delta)
1074f2699491SMichael Ellerman 			return;
1075f2699491SMichael Ellerman 	} while (local64_cmpxchg(&event->hw.prev_count, prev, val) != prev);
1076f2699491SMichael Ellerman 
1077f2699491SMichael Ellerman 	local64_add(delta, &event->count);
1078f5602941SAnton Blanchard 
1079f5602941SAnton Blanchard 	/*
1080f5602941SAnton Blanchard 	 * A number of places program the PMC with (0x80000000 - period_left).
1081f5602941SAnton Blanchard 	 * We never want period_left to be less than 1 because we will program
1082f5602941SAnton Blanchard 	 * the PMC with a value >= 0x800000000 and an edge detected PMC will
1083f5602941SAnton Blanchard 	 * roll around to 0 before taking an exception. We have seen this
1084f5602941SAnton Blanchard 	 * on POWER8.
1085f5602941SAnton Blanchard 	 *
1086f5602941SAnton Blanchard 	 * To fix this, clamp the minimum value of period_left to 1.
1087f5602941SAnton Blanchard 	 */
1088f5602941SAnton Blanchard 	do {
1089f5602941SAnton Blanchard 		prev = local64_read(&event->hw.period_left);
1090f5602941SAnton Blanchard 		val = prev - delta;
1091f5602941SAnton Blanchard 		if (val < 1)
1092f5602941SAnton Blanchard 			val = 1;
1093f5602941SAnton Blanchard 	} while (local64_cmpxchg(&event->hw.period_left, prev, val) != prev);
1094f2699491SMichael Ellerman }
1095f2699491SMichael Ellerman 
1096f2699491SMichael Ellerman /*
1097f2699491SMichael Ellerman  * On some machines, PMC5 and PMC6 can't be written, don't respect
1098f2699491SMichael Ellerman  * the freeze conditions, and don't generate interrupts.  This tells
1099f2699491SMichael Ellerman  * us if `event' is using such a PMC.
1100f2699491SMichael Ellerman  */
1101f2699491SMichael Ellerman static int is_limited_pmc(int pmcnum)
1102f2699491SMichael Ellerman {
1103f2699491SMichael Ellerman 	return (ppmu->flags & PPMU_LIMITED_PMC5_6)
1104f2699491SMichael Ellerman 		&& (pmcnum == 5 || pmcnum == 6);
1105f2699491SMichael Ellerman }
1106f2699491SMichael Ellerman 
1107f2699491SMichael Ellerman static void freeze_limited_counters(struct cpu_hw_events *cpuhw,
1108f2699491SMichael Ellerman 				    unsigned long pmc5, unsigned long pmc6)
1109f2699491SMichael Ellerman {
1110f2699491SMichael Ellerman 	struct perf_event *event;
1111f2699491SMichael Ellerman 	u64 val, prev, delta;
1112f2699491SMichael Ellerman 	int i;
1113f2699491SMichael Ellerman 
1114f2699491SMichael Ellerman 	for (i = 0; i < cpuhw->n_limited; ++i) {
1115f2699491SMichael Ellerman 		event = cpuhw->limited_counter[i];
1116f2699491SMichael Ellerman 		if (!event->hw.idx)
1117f2699491SMichael Ellerman 			continue;
1118f2699491SMichael Ellerman 		val = (event->hw.idx == 5) ? pmc5 : pmc6;
1119f2699491SMichael Ellerman 		prev = local64_read(&event->hw.prev_count);
1120f2699491SMichael Ellerman 		event->hw.idx = 0;
1121f2699491SMichael Ellerman 		delta = check_and_compute_delta(prev, val);
1122f2699491SMichael Ellerman 		if (delta)
1123f2699491SMichael Ellerman 			local64_add(delta, &event->count);
1124f2699491SMichael Ellerman 	}
1125f2699491SMichael Ellerman }
1126f2699491SMichael Ellerman 
1127f2699491SMichael Ellerman static void thaw_limited_counters(struct cpu_hw_events *cpuhw,
1128f2699491SMichael Ellerman 				  unsigned long pmc5, unsigned long pmc6)
1129f2699491SMichael Ellerman {
1130f2699491SMichael Ellerman 	struct perf_event *event;
1131f2699491SMichael Ellerman 	u64 val, prev;
1132f2699491SMichael Ellerman 	int i;
1133f2699491SMichael Ellerman 
1134f2699491SMichael Ellerman 	for (i = 0; i < cpuhw->n_limited; ++i) {
1135f2699491SMichael Ellerman 		event = cpuhw->limited_counter[i];
1136f2699491SMichael Ellerman 		event->hw.idx = cpuhw->limited_hwidx[i];
1137f2699491SMichael Ellerman 		val = (event->hw.idx == 5) ? pmc5 : pmc6;
1138f2699491SMichael Ellerman 		prev = local64_read(&event->hw.prev_count);
1139f2699491SMichael Ellerman 		if (check_and_compute_delta(prev, val))
1140f2699491SMichael Ellerman 			local64_set(&event->hw.prev_count, val);
1141f2699491SMichael Ellerman 		perf_event_update_userpage(event);
1142f2699491SMichael Ellerman 	}
1143f2699491SMichael Ellerman }
1144f2699491SMichael Ellerman 
1145f2699491SMichael Ellerman /*
1146f2699491SMichael Ellerman  * Since limited events don't respect the freeze conditions, we
1147f2699491SMichael Ellerman  * have to read them immediately after freezing or unfreezing the
1148f2699491SMichael Ellerman  * other events.  We try to keep the values from the limited
1149f2699491SMichael Ellerman  * events as consistent as possible by keeping the delay (in
1150f2699491SMichael Ellerman  * cycles and instructions) between freezing/unfreezing and reading
1151f2699491SMichael Ellerman  * the limited events as small and consistent as possible.
1152f2699491SMichael Ellerman  * Therefore, if any limited events are in use, we read them
1153f2699491SMichael Ellerman  * both, and always in the same order, to minimize variability,
1154f2699491SMichael Ellerman  * and do it inside the same asm that writes MMCR0.
1155f2699491SMichael Ellerman  */
1156f2699491SMichael Ellerman static void write_mmcr0(struct cpu_hw_events *cpuhw, unsigned long mmcr0)
1157f2699491SMichael Ellerman {
1158f2699491SMichael Ellerman 	unsigned long pmc5, pmc6;
1159f2699491SMichael Ellerman 
1160f2699491SMichael Ellerman 	if (!cpuhw->n_limited) {
1161f2699491SMichael Ellerman 		mtspr(SPRN_MMCR0, mmcr0);
1162f2699491SMichael Ellerman 		return;
1163f2699491SMichael Ellerman 	}
1164f2699491SMichael Ellerman 
1165f2699491SMichael Ellerman 	/*
1166f2699491SMichael Ellerman 	 * Write MMCR0, then read PMC5 and PMC6 immediately.
1167f2699491SMichael Ellerman 	 * To ensure we don't get a performance monitor interrupt
1168f2699491SMichael Ellerman 	 * between writing MMCR0 and freezing/thawing the limited
1169f2699491SMichael Ellerman 	 * events, we first write MMCR0 with the event overflow
1170f2699491SMichael Ellerman 	 * interrupt enable bits turned off.
1171f2699491SMichael Ellerman 	 */
1172f2699491SMichael Ellerman 	asm volatile("mtspr %3,%2; mfspr %0,%4; mfspr %1,%5"
1173f2699491SMichael Ellerman 		     : "=&r" (pmc5), "=&r" (pmc6)
1174f2699491SMichael Ellerman 		     : "r" (mmcr0 & ~(MMCR0_PMC1CE | MMCR0_PMCjCE)),
1175f2699491SMichael Ellerman 		       "i" (SPRN_MMCR0),
1176f2699491SMichael Ellerman 		       "i" (SPRN_PMC5), "i" (SPRN_PMC6));
1177f2699491SMichael Ellerman 
1178f2699491SMichael Ellerman 	if (mmcr0 & MMCR0_FC)
1179f2699491SMichael Ellerman 		freeze_limited_counters(cpuhw, pmc5, pmc6);
1180f2699491SMichael Ellerman 	else
1181f2699491SMichael Ellerman 		thaw_limited_counters(cpuhw, pmc5, pmc6);
1182f2699491SMichael Ellerman 
1183f2699491SMichael Ellerman 	/*
1184f2699491SMichael Ellerman 	 * Write the full MMCR0 including the event overflow interrupt
1185f2699491SMichael Ellerman 	 * enable bits, if necessary.
1186f2699491SMichael Ellerman 	 */
1187f2699491SMichael Ellerman 	if (mmcr0 & (MMCR0_PMC1CE | MMCR0_PMCjCE))
1188f2699491SMichael Ellerman 		mtspr(SPRN_MMCR0, mmcr0);
1189f2699491SMichael Ellerman }
1190f2699491SMichael Ellerman 
1191f2699491SMichael Ellerman /*
1192f2699491SMichael Ellerman  * Disable all events to prevent PMU interrupts and to allow
1193f2699491SMichael Ellerman  * events to be added or removed.
1194f2699491SMichael Ellerman  */
1195f2699491SMichael Ellerman static void power_pmu_disable(struct pmu *pmu)
1196f2699491SMichael Ellerman {
1197f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw;
1198330a1eb7SMichael Ellerman 	unsigned long flags, mmcr0, val;
1199f2699491SMichael Ellerman 
1200f2699491SMichael Ellerman 	if (!ppmu)
1201f2699491SMichael Ellerman 		return;
1202f2699491SMichael Ellerman 	local_irq_save(flags);
120369111bacSChristoph Lameter 	cpuhw = this_cpu_ptr(&cpu_hw_events);
1204f2699491SMichael Ellerman 
1205f2699491SMichael Ellerman 	if (!cpuhw->disabled) {
1206f2699491SMichael Ellerman 		/*
1207f2699491SMichael Ellerman 		 * Check if we ever enabled the PMU on this cpu.
1208f2699491SMichael Ellerman 		 */
1209f2699491SMichael Ellerman 		if (!cpuhw->pmcs_enabled) {
1210f2699491SMichael Ellerman 			ppc_enable_pmcs();
1211f2699491SMichael Ellerman 			cpuhw->pmcs_enabled = 1;
1212f2699491SMichael Ellerman 		}
1213f2699491SMichael Ellerman 
1214f2699491SMichael Ellerman 		/*
121576cb8a78SMichael Ellerman 		 * Set the 'freeze counters' bit, clear EBE/BHRBA/PMCC/PMAO/FC56
1216378a6ee9SMichael Ellerman 		 */
1217330a1eb7SMichael Ellerman 		val  = mmcr0 = mfspr(SPRN_MMCR0);
1218378a6ee9SMichael Ellerman 		val |= MMCR0_FC;
121976cb8a78SMichael Ellerman 		val &= ~(MMCR0_EBE | MMCR0_BHRBA | MMCR0_PMCC | MMCR0_PMAO |
122076cb8a78SMichael Ellerman 			 MMCR0_FC56);
1221378a6ee9SMichael Ellerman 
1222378a6ee9SMichael Ellerman 		/*
1223378a6ee9SMichael Ellerman 		 * The barrier is to make sure the mtspr has been
1224378a6ee9SMichael Ellerman 		 * executed and the PMU has frozen the events etc.
1225378a6ee9SMichael Ellerman 		 * before we return.
1226378a6ee9SMichael Ellerman 		 */
1227378a6ee9SMichael Ellerman 		write_mmcr0(cpuhw, val);
1228378a6ee9SMichael Ellerman 		mb();
1229e1ebd0e5SMichael Ellerman 		isync();
1230378a6ee9SMichael Ellerman 
1231378a6ee9SMichael Ellerman 		/*
1232f2699491SMichael Ellerman 		 * Disable instruction sampling if it was enabled
1233f2699491SMichael Ellerman 		 */
1234f2699491SMichael Ellerman 		if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
1235f2699491SMichael Ellerman 			mtspr(SPRN_MMCRA,
1236f2699491SMichael Ellerman 			      cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
1237f2699491SMichael Ellerman 			mb();
1238e1ebd0e5SMichael Ellerman 			isync();
1239f2699491SMichael Ellerman 		}
1240f2699491SMichael Ellerman 
1241378a6ee9SMichael Ellerman 		cpuhw->disabled = 1;
1242378a6ee9SMichael Ellerman 		cpuhw->n_added = 0;
1243330a1eb7SMichael Ellerman 
1244330a1eb7SMichael Ellerman 		ebb_switch_out(mmcr0);
1245e1ebd0e5SMichael Ellerman 
1246e1ebd0e5SMichael Ellerman #ifdef CONFIG_PPC64
1247e1ebd0e5SMichael Ellerman 		/*
1248e1ebd0e5SMichael Ellerman 		 * These are readable by userspace, may contain kernel
1249e1ebd0e5SMichael Ellerman 		 * addresses and are not switched by context switch, so clear
1250e1ebd0e5SMichael Ellerman 		 * them now to avoid leaking anything to userspace in general
1251e1ebd0e5SMichael Ellerman 		 * including to another process.
1252e1ebd0e5SMichael Ellerman 		 */
1253e1ebd0e5SMichael Ellerman 		if (ppmu->flags & PPMU_ARCH_207S) {
1254e1ebd0e5SMichael Ellerman 			mtspr(SPRN_SDAR, 0);
1255e1ebd0e5SMichael Ellerman 			mtspr(SPRN_SIAR, 0);
1256e1ebd0e5SMichael Ellerman 		}
1257e1ebd0e5SMichael Ellerman #endif
1258f2699491SMichael Ellerman 	}
1259330a1eb7SMichael Ellerman 
1260f2699491SMichael Ellerman 	local_irq_restore(flags);
1261f2699491SMichael Ellerman }
1262f2699491SMichael Ellerman 
1263f2699491SMichael Ellerman /*
1264f2699491SMichael Ellerman  * Re-enable all events if disable == 0.
1265f2699491SMichael Ellerman  * If we were previously disabled and events were added, then
1266f2699491SMichael Ellerman  * put the new config on the PMU.
1267f2699491SMichael Ellerman  */
1268f2699491SMichael Ellerman static void power_pmu_enable(struct pmu *pmu)
1269f2699491SMichael Ellerman {
1270f2699491SMichael Ellerman 	struct perf_event *event;
1271f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw;
1272f2699491SMichael Ellerman 	unsigned long flags;
1273f2699491SMichael Ellerman 	long i;
1274330a1eb7SMichael Ellerman 	unsigned long val, mmcr0;
1275f2699491SMichael Ellerman 	s64 left;
1276f2699491SMichael Ellerman 	unsigned int hwc_index[MAX_HWEVENTS];
1277f2699491SMichael Ellerman 	int n_lim;
1278f2699491SMichael Ellerman 	int idx;
1279330a1eb7SMichael Ellerman 	bool ebb;
1280f2699491SMichael Ellerman 
1281f2699491SMichael Ellerman 	if (!ppmu)
1282f2699491SMichael Ellerman 		return;
1283f2699491SMichael Ellerman 	local_irq_save(flags);
12840a48843dSMichael Ellerman 
128569111bacSChristoph Lameter 	cpuhw = this_cpu_ptr(&cpu_hw_events);
12860a48843dSMichael Ellerman 	if (!cpuhw->disabled)
12870a48843dSMichael Ellerman 		goto out;
12880a48843dSMichael Ellerman 
12894ea355b5SMichael Ellerman 	if (cpuhw->n_events == 0) {
12904ea355b5SMichael Ellerman 		ppc_set_pmu_inuse(0);
12914ea355b5SMichael Ellerman 		goto out;
12924ea355b5SMichael Ellerman 	}
12934ea355b5SMichael Ellerman 
1294f2699491SMichael Ellerman 	cpuhw->disabled = 0;
1295f2699491SMichael Ellerman 
1296f2699491SMichael Ellerman 	/*
1297330a1eb7SMichael Ellerman 	 * EBB requires an exclusive group and all events must have the EBB
1298330a1eb7SMichael Ellerman 	 * flag set, or not set, so we can just check a single event. Also we
1299330a1eb7SMichael Ellerman 	 * know we have at least one event.
1300330a1eb7SMichael Ellerman 	 */
1301330a1eb7SMichael Ellerman 	ebb = is_ebb_event(cpuhw->event[0]);
1302330a1eb7SMichael Ellerman 
1303330a1eb7SMichael Ellerman 	/*
1304f2699491SMichael Ellerman 	 * If we didn't change anything, or only removed events,
1305f2699491SMichael Ellerman 	 * no need to recalculate MMCR* settings and reset the PMCs.
1306f2699491SMichael Ellerman 	 * Just reenable the PMU with the current MMCR* settings
1307f2699491SMichael Ellerman 	 * (possibly updated for removal of events).
1308f2699491SMichael Ellerman 	 */
1309f2699491SMichael Ellerman 	if (!cpuhw->n_added) {
1310f2699491SMichael Ellerman 		mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
1311f2699491SMichael Ellerman 		mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
1312f2699491SMichael Ellerman 		goto out_enable;
1313f2699491SMichael Ellerman 	}
1314f2699491SMichael Ellerman 
1315f2699491SMichael Ellerman 	/*
131679a4cb28SMichael Ellerman 	 * Clear all MMCR settings and recompute them for the new set of events.
1317f2699491SMichael Ellerman 	 */
131879a4cb28SMichael Ellerman 	memset(cpuhw->mmcr, 0, sizeof(cpuhw->mmcr));
131979a4cb28SMichael Ellerman 
1320f2699491SMichael Ellerman 	if (ppmu->compute_mmcr(cpuhw->events, cpuhw->n_events, hwc_index,
13218abd818fSMichael Ellerman 			       cpuhw->mmcr, cpuhw->event)) {
1322f2699491SMichael Ellerman 		/* shouldn't ever get here */
1323f2699491SMichael Ellerman 		printk(KERN_ERR "oops compute_mmcr failed\n");
1324f2699491SMichael Ellerman 		goto out;
1325f2699491SMichael Ellerman 	}
1326f2699491SMichael Ellerman 
13279de5cb0fSMichael Ellerman 	if (!(ppmu->flags & PPMU_ARCH_207S)) {
1328f2699491SMichael Ellerman 		/*
13299de5cb0fSMichael Ellerman 		 * Add in MMCR0 freeze bits corresponding to the attr.exclude_*
13309de5cb0fSMichael Ellerman 		 * bits for the first event. We have already checked that all
13319de5cb0fSMichael Ellerman 		 * events have the same value for these bits as the first event.
1332f2699491SMichael Ellerman 		 */
1333f2699491SMichael Ellerman 		event = cpuhw->event[0];
1334f2699491SMichael Ellerman 		if (event->attr.exclude_user)
1335f2699491SMichael Ellerman 			cpuhw->mmcr[0] |= MMCR0_FCP;
1336f2699491SMichael Ellerman 		if (event->attr.exclude_kernel)
1337f2699491SMichael Ellerman 			cpuhw->mmcr[0] |= freeze_events_kernel;
1338f2699491SMichael Ellerman 		if (event->attr.exclude_hv)
1339f2699491SMichael Ellerman 			cpuhw->mmcr[0] |= MMCR0_FCHV;
13409de5cb0fSMichael Ellerman 	}
1341f2699491SMichael Ellerman 
1342f2699491SMichael Ellerman 	/*
1343f2699491SMichael Ellerman 	 * Write the new configuration to MMCR* with the freeze
1344f2699491SMichael Ellerman 	 * bit set and set the hardware events to their initial values.
1345f2699491SMichael Ellerman 	 * Then unfreeze the events.
1346f2699491SMichael Ellerman 	 */
1347f2699491SMichael Ellerman 	ppc_set_pmu_inuse(1);
1348f2699491SMichael Ellerman 	mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
1349f2699491SMichael Ellerman 	mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
1350f2699491SMichael Ellerman 	mtspr(SPRN_MMCR0, (cpuhw->mmcr[0] & ~(MMCR0_PMC1CE | MMCR0_PMCjCE))
1351f2699491SMichael Ellerman 				| MMCR0_FC);
13529de5cb0fSMichael Ellerman 	if (ppmu->flags & PPMU_ARCH_207S)
13539de5cb0fSMichael Ellerman 		mtspr(SPRN_MMCR2, cpuhw->mmcr[3]);
1354f2699491SMichael Ellerman 
1355f2699491SMichael Ellerman 	/*
1356f2699491SMichael Ellerman 	 * Read off any pre-existing events that need to move
1357f2699491SMichael Ellerman 	 * to another PMC.
1358f2699491SMichael Ellerman 	 */
1359f2699491SMichael Ellerman 	for (i = 0; i < cpuhw->n_events; ++i) {
1360f2699491SMichael Ellerman 		event = cpuhw->event[i];
1361f2699491SMichael Ellerman 		if (event->hw.idx && event->hw.idx != hwc_index[i] + 1) {
1362f2699491SMichael Ellerman 			power_pmu_read(event);
1363f2699491SMichael Ellerman 			write_pmc(event->hw.idx, 0);
1364f2699491SMichael Ellerman 			event->hw.idx = 0;
1365f2699491SMichael Ellerman 		}
1366f2699491SMichael Ellerman 	}
1367f2699491SMichael Ellerman 
1368f2699491SMichael Ellerman 	/*
1369f2699491SMichael Ellerman 	 * Initialize the PMCs for all the new and moved events.
1370f2699491SMichael Ellerman 	 */
1371f2699491SMichael Ellerman 	cpuhw->n_limited = n_lim = 0;
1372f2699491SMichael Ellerman 	for (i = 0; i < cpuhw->n_events; ++i) {
1373f2699491SMichael Ellerman 		event = cpuhw->event[i];
1374f2699491SMichael Ellerman 		if (event->hw.idx)
1375f2699491SMichael Ellerman 			continue;
1376f2699491SMichael Ellerman 		idx = hwc_index[i] + 1;
1377f2699491SMichael Ellerman 		if (is_limited_pmc(idx)) {
1378f2699491SMichael Ellerman 			cpuhw->limited_counter[n_lim] = event;
1379f2699491SMichael Ellerman 			cpuhw->limited_hwidx[n_lim] = idx;
1380f2699491SMichael Ellerman 			++n_lim;
1381f2699491SMichael Ellerman 			continue;
1382f2699491SMichael Ellerman 		}
1383330a1eb7SMichael Ellerman 
1384330a1eb7SMichael Ellerman 		if (ebb)
1385330a1eb7SMichael Ellerman 			val = local64_read(&event->hw.prev_count);
1386330a1eb7SMichael Ellerman 		else {
1387f2699491SMichael Ellerman 			val = 0;
1388f2699491SMichael Ellerman 			if (event->hw.sample_period) {
1389f2699491SMichael Ellerman 				left = local64_read(&event->hw.period_left);
1390f2699491SMichael Ellerman 				if (left < 0x80000000L)
1391f2699491SMichael Ellerman 					val = 0x80000000L - left;
1392f2699491SMichael Ellerman 			}
1393f2699491SMichael Ellerman 			local64_set(&event->hw.prev_count, val);
1394330a1eb7SMichael Ellerman 		}
1395330a1eb7SMichael Ellerman 
1396f2699491SMichael Ellerman 		event->hw.idx = idx;
1397f2699491SMichael Ellerman 		if (event->hw.state & PERF_HES_STOPPED)
1398f2699491SMichael Ellerman 			val = 0;
1399f2699491SMichael Ellerman 		write_pmc(idx, val);
1400330a1eb7SMichael Ellerman 
1401f2699491SMichael Ellerman 		perf_event_update_userpage(event);
1402f2699491SMichael Ellerman 	}
1403f2699491SMichael Ellerman 	cpuhw->n_limited = n_lim;
1404f2699491SMichael Ellerman 	cpuhw->mmcr[0] |= MMCR0_PMXE | MMCR0_FCECE;
1405f2699491SMichael Ellerman 
1406f2699491SMichael Ellerman  out_enable:
1407c2e37a26SMichael Ellerman 	pmao_restore_workaround(ebb);
1408c2e37a26SMichael Ellerman 
14099de5cb0fSMichael Ellerman 	mmcr0 = ebb_switch_in(ebb, cpuhw);
1410330a1eb7SMichael Ellerman 
1411f2699491SMichael Ellerman 	mb();
1412b4d6c06cSAnshuman Khandual 	if (cpuhw->bhrb_users)
1413b4d6c06cSAnshuman Khandual 		ppmu->config_bhrb(cpuhw->bhrb_filter);
1414b4d6c06cSAnshuman Khandual 
1415330a1eb7SMichael Ellerman 	write_mmcr0(cpuhw, mmcr0);
1416f2699491SMichael Ellerman 
1417f2699491SMichael Ellerman 	/*
1418f2699491SMichael Ellerman 	 * Enable instruction sampling if necessary
1419f2699491SMichael Ellerman 	 */
1420f2699491SMichael Ellerman 	if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
1421f2699491SMichael Ellerman 		mb();
1422f2699491SMichael Ellerman 		mtspr(SPRN_MMCRA, cpuhw->mmcr[2]);
1423f2699491SMichael Ellerman 	}
1424f2699491SMichael Ellerman 
1425f2699491SMichael Ellerman  out:
14263925f46bSAnshuman Khandual 
1427f2699491SMichael Ellerman 	local_irq_restore(flags);
1428f2699491SMichael Ellerman }
1429f2699491SMichael Ellerman 
1430f2699491SMichael Ellerman static int collect_events(struct perf_event *group, int max_count,
1431f2699491SMichael Ellerman 			  struct perf_event *ctrs[], u64 *events,
1432f2699491SMichael Ellerman 			  unsigned int *flags)
1433f2699491SMichael Ellerman {
1434f2699491SMichael Ellerman 	int n = 0;
1435f2699491SMichael Ellerman 	struct perf_event *event;
1436f2699491SMichael Ellerman 
14375aa04b3eSRavi Bangoria 	if (group->pmu->task_ctx_nr == perf_hw_context) {
1438f2699491SMichael Ellerman 		if (n >= max_count)
1439f2699491SMichael Ellerman 			return -1;
1440f2699491SMichael Ellerman 		ctrs[n] = group;
1441f2699491SMichael Ellerman 		flags[n] = group->hw.event_base;
1442f2699491SMichael Ellerman 		events[n++] = group->hw.config;
1443f2699491SMichael Ellerman 	}
1444edb39592SPeter Zijlstra 	for_each_sibling_event(event, group) {
14455aa04b3eSRavi Bangoria 		if (event->pmu->task_ctx_nr == perf_hw_context &&
1446f2699491SMichael Ellerman 		    event->state != PERF_EVENT_STATE_OFF) {
1447f2699491SMichael Ellerman 			if (n >= max_count)
1448f2699491SMichael Ellerman 				return -1;
1449f2699491SMichael Ellerman 			ctrs[n] = event;
1450f2699491SMichael Ellerman 			flags[n] = event->hw.event_base;
1451f2699491SMichael Ellerman 			events[n++] = event->hw.config;
1452f2699491SMichael Ellerman 		}
1453f2699491SMichael Ellerman 	}
1454f2699491SMichael Ellerman 	return n;
1455f2699491SMichael Ellerman }
1456f2699491SMichael Ellerman 
1457f2699491SMichael Ellerman /*
1458788faab7STobias Tefke  * Add an event to the PMU.
1459f2699491SMichael Ellerman  * If all events are not already frozen, then we disable and
1460f2699491SMichael Ellerman  * re-enable the PMU in order to get hw_perf_enable to do the
1461f2699491SMichael Ellerman  * actual work of reconfiguring the PMU.
1462f2699491SMichael Ellerman  */
1463f2699491SMichael Ellerman static int power_pmu_add(struct perf_event *event, int ef_flags)
1464f2699491SMichael Ellerman {
1465f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw;
1466f2699491SMichael Ellerman 	unsigned long flags;
1467f2699491SMichael Ellerman 	int n0;
1468f2699491SMichael Ellerman 	int ret = -EAGAIN;
1469f2699491SMichael Ellerman 
1470f2699491SMichael Ellerman 	local_irq_save(flags);
1471f2699491SMichael Ellerman 	perf_pmu_disable(event->pmu);
1472f2699491SMichael Ellerman 
1473f2699491SMichael Ellerman 	/*
1474f2699491SMichael Ellerman 	 * Add the event to the list (if there is room)
1475f2699491SMichael Ellerman 	 * and check whether the total set is still feasible.
1476f2699491SMichael Ellerman 	 */
147769111bacSChristoph Lameter 	cpuhw = this_cpu_ptr(&cpu_hw_events);
1478f2699491SMichael Ellerman 	n0 = cpuhw->n_events;
1479f2699491SMichael Ellerman 	if (n0 >= ppmu->n_counter)
1480f2699491SMichael Ellerman 		goto out;
1481f2699491SMichael Ellerman 	cpuhw->event[n0] = event;
1482f2699491SMichael Ellerman 	cpuhw->events[n0] = event->hw.config;
1483f2699491SMichael Ellerman 	cpuhw->flags[n0] = event->hw.event_base;
1484f2699491SMichael Ellerman 
1485f53d168cSsukadev@linux.vnet.ibm.com 	/*
1486f53d168cSsukadev@linux.vnet.ibm.com 	 * This event may have been disabled/stopped in record_and_restart()
1487f53d168cSsukadev@linux.vnet.ibm.com 	 * because we exceeded the ->event_limit. If re-starting the event,
1488f53d168cSsukadev@linux.vnet.ibm.com 	 * clear the ->hw.state (STOPPED and UPTODATE flags), so the user
1489f53d168cSsukadev@linux.vnet.ibm.com 	 * notification is re-enabled.
1490f53d168cSsukadev@linux.vnet.ibm.com 	 */
1491f2699491SMichael Ellerman 	if (!(ef_flags & PERF_EF_START))
1492f2699491SMichael Ellerman 		event->hw.state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
1493f53d168cSsukadev@linux.vnet.ibm.com 	else
1494f53d168cSsukadev@linux.vnet.ibm.com 		event->hw.state = 0;
1495f2699491SMichael Ellerman 
1496f2699491SMichael Ellerman 	/*
1497f2699491SMichael Ellerman 	 * If group events scheduling transaction was started,
1498f2699491SMichael Ellerman 	 * skip the schedulability test here, it will be performed
1499f2699491SMichael Ellerman 	 * at commit time(->commit_txn) as a whole
1500f2699491SMichael Ellerman 	 */
15018f3e5684SSukadev Bhattiprolu 	if (cpuhw->txn_flags & PERF_PMU_TXN_ADD)
1502f2699491SMichael Ellerman 		goto nocheck;
1503f2699491SMichael Ellerman 
1504f2699491SMichael Ellerman 	if (check_excludes(cpuhw->event, cpuhw->flags, n0, 1))
1505f2699491SMichael Ellerman 		goto out;
1506f2699491SMichael Ellerman 	if (power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n0 + 1))
1507f2699491SMichael Ellerman 		goto out;
1508f2699491SMichael Ellerman 	event->hw.config = cpuhw->events[n0];
1509f2699491SMichael Ellerman 
1510f2699491SMichael Ellerman nocheck:
1511330a1eb7SMichael Ellerman 	ebb_event_add(event);
1512330a1eb7SMichael Ellerman 
1513f2699491SMichael Ellerman 	++cpuhw->n_events;
1514f2699491SMichael Ellerman 	++cpuhw->n_added;
1515f2699491SMichael Ellerman 
1516f2699491SMichael Ellerman 	ret = 0;
1517f2699491SMichael Ellerman  out:
1518ff3d79dcSAnshuman Khandual 	if (has_branch_stack(event)) {
15193925f46bSAnshuman Khandual 		power_pmu_bhrb_enable(event);
1520ff3d79dcSAnshuman Khandual 		cpuhw->bhrb_filter = ppmu->bhrb_filter_map(
1521ff3d79dcSAnshuman Khandual 					event->attr.branch_sample_type);
1522ff3d79dcSAnshuman Khandual 	}
15233925f46bSAnshuman Khandual 
1524f2699491SMichael Ellerman 	perf_pmu_enable(event->pmu);
1525f2699491SMichael Ellerman 	local_irq_restore(flags);
1526f2699491SMichael Ellerman 	return ret;
1527f2699491SMichael Ellerman }
1528f2699491SMichael Ellerman 
1529f2699491SMichael Ellerman /*
1530788faab7STobias Tefke  * Remove an event from the PMU.
1531f2699491SMichael Ellerman  */
1532f2699491SMichael Ellerman static void power_pmu_del(struct perf_event *event, int ef_flags)
1533f2699491SMichael Ellerman {
1534f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw;
1535f2699491SMichael Ellerman 	long i;
1536f2699491SMichael Ellerman 	unsigned long flags;
1537f2699491SMichael Ellerman 
1538f2699491SMichael Ellerman 	local_irq_save(flags);
1539f2699491SMichael Ellerman 	perf_pmu_disable(event->pmu);
1540f2699491SMichael Ellerman 
1541f2699491SMichael Ellerman 	power_pmu_read(event);
1542f2699491SMichael Ellerman 
154369111bacSChristoph Lameter 	cpuhw = this_cpu_ptr(&cpu_hw_events);
1544f2699491SMichael Ellerman 	for (i = 0; i < cpuhw->n_events; ++i) {
1545f2699491SMichael Ellerman 		if (event == cpuhw->event[i]) {
1546f2699491SMichael Ellerman 			while (++i < cpuhw->n_events) {
1547f2699491SMichael Ellerman 				cpuhw->event[i-1] = cpuhw->event[i];
1548f2699491SMichael Ellerman 				cpuhw->events[i-1] = cpuhw->events[i];
1549f2699491SMichael Ellerman 				cpuhw->flags[i-1] = cpuhw->flags[i];
1550f2699491SMichael Ellerman 			}
1551f2699491SMichael Ellerman 			--cpuhw->n_events;
1552f2699491SMichael Ellerman 			ppmu->disable_pmc(event->hw.idx - 1, cpuhw->mmcr);
1553f2699491SMichael Ellerman 			if (event->hw.idx) {
1554f2699491SMichael Ellerman 				write_pmc(event->hw.idx, 0);
1555f2699491SMichael Ellerman 				event->hw.idx = 0;
1556f2699491SMichael Ellerman 			}
1557f2699491SMichael Ellerman 			perf_event_update_userpage(event);
1558f2699491SMichael Ellerman 			break;
1559f2699491SMichael Ellerman 		}
1560f2699491SMichael Ellerman 	}
1561f2699491SMichael Ellerman 	for (i = 0; i < cpuhw->n_limited; ++i)
1562f2699491SMichael Ellerman 		if (event == cpuhw->limited_counter[i])
1563f2699491SMichael Ellerman 			break;
1564f2699491SMichael Ellerman 	if (i < cpuhw->n_limited) {
1565f2699491SMichael Ellerman 		while (++i < cpuhw->n_limited) {
1566f2699491SMichael Ellerman 			cpuhw->limited_counter[i-1] = cpuhw->limited_counter[i];
1567f2699491SMichael Ellerman 			cpuhw->limited_hwidx[i-1] = cpuhw->limited_hwidx[i];
1568f2699491SMichael Ellerman 		}
1569f2699491SMichael Ellerman 		--cpuhw->n_limited;
1570f2699491SMichael Ellerman 	}
1571f2699491SMichael Ellerman 	if (cpuhw->n_events == 0) {
1572f2699491SMichael Ellerman 		/* disable exceptions if no events are running */
1573f2699491SMichael Ellerman 		cpuhw->mmcr[0] &= ~(MMCR0_PMXE | MMCR0_FCECE);
1574f2699491SMichael Ellerman 	}
1575f2699491SMichael Ellerman 
15763925f46bSAnshuman Khandual 	if (has_branch_stack(event))
15773925f46bSAnshuman Khandual 		power_pmu_bhrb_disable(event);
15783925f46bSAnshuman Khandual 
1579f2699491SMichael Ellerman 	perf_pmu_enable(event->pmu);
1580f2699491SMichael Ellerman 	local_irq_restore(flags);
1581f2699491SMichael Ellerman }
1582f2699491SMichael Ellerman 
1583f2699491SMichael Ellerman /*
1584f2699491SMichael Ellerman  * POWER-PMU does not support disabling individual counters, hence
1585f2699491SMichael Ellerman  * program their cycle counter to their max value and ignore the interrupts.
1586f2699491SMichael Ellerman  */
1587f2699491SMichael Ellerman 
1588f2699491SMichael Ellerman static void power_pmu_start(struct perf_event *event, int ef_flags)
1589f2699491SMichael Ellerman {
1590f2699491SMichael Ellerman 	unsigned long flags;
1591f2699491SMichael Ellerman 	s64 left;
1592f2699491SMichael Ellerman 	unsigned long val;
1593f2699491SMichael Ellerman 
1594f2699491SMichael Ellerman 	if (!event->hw.idx || !event->hw.sample_period)
1595f2699491SMichael Ellerman 		return;
1596f2699491SMichael Ellerman 
1597f2699491SMichael Ellerman 	if (!(event->hw.state & PERF_HES_STOPPED))
1598f2699491SMichael Ellerman 		return;
1599f2699491SMichael Ellerman 
1600f2699491SMichael Ellerman 	if (ef_flags & PERF_EF_RELOAD)
1601f2699491SMichael Ellerman 		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
1602f2699491SMichael Ellerman 
1603f2699491SMichael Ellerman 	local_irq_save(flags);
1604f2699491SMichael Ellerman 	perf_pmu_disable(event->pmu);
1605f2699491SMichael Ellerman 
1606f2699491SMichael Ellerman 	event->hw.state = 0;
1607f2699491SMichael Ellerman 	left = local64_read(&event->hw.period_left);
1608f2699491SMichael Ellerman 
1609f2699491SMichael Ellerman 	val = 0;
1610f2699491SMichael Ellerman 	if (left < 0x80000000L)
1611f2699491SMichael Ellerman 		val = 0x80000000L - left;
1612f2699491SMichael Ellerman 
1613f2699491SMichael Ellerman 	write_pmc(event->hw.idx, val);
1614f2699491SMichael Ellerman 
1615f2699491SMichael Ellerman 	perf_event_update_userpage(event);
1616f2699491SMichael Ellerman 	perf_pmu_enable(event->pmu);
1617f2699491SMichael Ellerman 	local_irq_restore(flags);
1618f2699491SMichael Ellerman }
1619f2699491SMichael Ellerman 
1620f2699491SMichael Ellerman static void power_pmu_stop(struct perf_event *event, int ef_flags)
1621f2699491SMichael Ellerman {
1622f2699491SMichael Ellerman 	unsigned long flags;
1623f2699491SMichael Ellerman 
1624f2699491SMichael Ellerman 	if (!event->hw.idx || !event->hw.sample_period)
1625f2699491SMichael Ellerman 		return;
1626f2699491SMichael Ellerman 
1627f2699491SMichael Ellerman 	if (event->hw.state & PERF_HES_STOPPED)
1628f2699491SMichael Ellerman 		return;
1629f2699491SMichael Ellerman 
1630f2699491SMichael Ellerman 	local_irq_save(flags);
1631f2699491SMichael Ellerman 	perf_pmu_disable(event->pmu);
1632f2699491SMichael Ellerman 
1633f2699491SMichael Ellerman 	power_pmu_read(event);
1634f2699491SMichael Ellerman 	event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
1635f2699491SMichael Ellerman 	write_pmc(event->hw.idx, 0);
1636f2699491SMichael Ellerman 
1637f2699491SMichael Ellerman 	perf_event_update_userpage(event);
1638f2699491SMichael Ellerman 	perf_pmu_enable(event->pmu);
1639f2699491SMichael Ellerman 	local_irq_restore(flags);
1640f2699491SMichael Ellerman }
1641f2699491SMichael Ellerman 
1642f2699491SMichael Ellerman /*
1643f2699491SMichael Ellerman  * Start group events scheduling transaction
1644f2699491SMichael Ellerman  * Set the flag to make pmu::enable() not perform the
1645f2699491SMichael Ellerman  * schedulability test, it will be performed at commit time
1646fbbe0701SSukadev Bhattiprolu  *
1647fbbe0701SSukadev Bhattiprolu  * We only support PERF_PMU_TXN_ADD transactions. Save the
1648fbbe0701SSukadev Bhattiprolu  * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD
1649fbbe0701SSukadev Bhattiprolu  * transactions.
1650f2699491SMichael Ellerman  */
1651fbbe0701SSukadev Bhattiprolu static void power_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags)
1652f2699491SMichael Ellerman {
165369111bacSChristoph Lameter 	struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events);
1654f2699491SMichael Ellerman 
1655fbbe0701SSukadev Bhattiprolu 	WARN_ON_ONCE(cpuhw->txn_flags);		/* txn already in flight */
1656fbbe0701SSukadev Bhattiprolu 
1657fbbe0701SSukadev Bhattiprolu 	cpuhw->txn_flags = txn_flags;
1658fbbe0701SSukadev Bhattiprolu 	if (txn_flags & ~PERF_PMU_TXN_ADD)
1659fbbe0701SSukadev Bhattiprolu 		return;
1660fbbe0701SSukadev Bhattiprolu 
1661f2699491SMichael Ellerman 	perf_pmu_disable(pmu);
1662f2699491SMichael Ellerman 	cpuhw->n_txn_start = cpuhw->n_events;
1663f2699491SMichael Ellerman }
1664f2699491SMichael Ellerman 
1665f2699491SMichael Ellerman /*
1666f2699491SMichael Ellerman  * Stop group events scheduling transaction
1667f2699491SMichael Ellerman  * Clear the flag and pmu::enable() will perform the
1668f2699491SMichael Ellerman  * schedulability test.
1669f2699491SMichael Ellerman  */
1670e51df2c1SAnton Blanchard static void power_pmu_cancel_txn(struct pmu *pmu)
1671f2699491SMichael Ellerman {
167269111bacSChristoph Lameter 	struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events);
1673fbbe0701SSukadev Bhattiprolu 	unsigned int txn_flags;
1674fbbe0701SSukadev Bhattiprolu 
1675fbbe0701SSukadev Bhattiprolu 	WARN_ON_ONCE(!cpuhw->txn_flags);	/* no txn in flight */
1676fbbe0701SSukadev Bhattiprolu 
1677fbbe0701SSukadev Bhattiprolu 	txn_flags = cpuhw->txn_flags;
1678fbbe0701SSukadev Bhattiprolu 	cpuhw->txn_flags = 0;
1679fbbe0701SSukadev Bhattiprolu 	if (txn_flags & ~PERF_PMU_TXN_ADD)
1680fbbe0701SSukadev Bhattiprolu 		return;
1681f2699491SMichael Ellerman 
1682f2699491SMichael Ellerman 	perf_pmu_enable(pmu);
1683f2699491SMichael Ellerman }
1684f2699491SMichael Ellerman 
1685f2699491SMichael Ellerman /*
1686f2699491SMichael Ellerman  * Commit group events scheduling transaction
1687f2699491SMichael Ellerman  * Perform the group schedulability test as a whole
1688f2699491SMichael Ellerman  * Return 0 if success
1689f2699491SMichael Ellerman  */
1690e51df2c1SAnton Blanchard static int power_pmu_commit_txn(struct pmu *pmu)
1691f2699491SMichael Ellerman {
1692f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw;
1693f2699491SMichael Ellerman 	long i, n;
1694f2699491SMichael Ellerman 
1695f2699491SMichael Ellerman 	if (!ppmu)
1696f2699491SMichael Ellerman 		return -EAGAIN;
1697fbbe0701SSukadev Bhattiprolu 
169869111bacSChristoph Lameter 	cpuhw = this_cpu_ptr(&cpu_hw_events);
1699fbbe0701SSukadev Bhattiprolu 	WARN_ON_ONCE(!cpuhw->txn_flags);	/* no txn in flight */
1700fbbe0701SSukadev Bhattiprolu 
1701fbbe0701SSukadev Bhattiprolu 	if (cpuhw->txn_flags & ~PERF_PMU_TXN_ADD) {
1702fbbe0701SSukadev Bhattiprolu 		cpuhw->txn_flags = 0;
1703fbbe0701SSukadev Bhattiprolu 		return 0;
1704fbbe0701SSukadev Bhattiprolu 	}
1705fbbe0701SSukadev Bhattiprolu 
1706f2699491SMichael Ellerman 	n = cpuhw->n_events;
1707f2699491SMichael Ellerman 	if (check_excludes(cpuhw->event, cpuhw->flags, 0, n))
1708f2699491SMichael Ellerman 		return -EAGAIN;
1709f2699491SMichael Ellerman 	i = power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n);
1710f2699491SMichael Ellerman 	if (i < 0)
1711f2699491SMichael Ellerman 		return -EAGAIN;
1712f2699491SMichael Ellerman 
1713f2699491SMichael Ellerman 	for (i = cpuhw->n_txn_start; i < n; ++i)
1714f2699491SMichael Ellerman 		cpuhw->event[i]->hw.config = cpuhw->events[i];
1715f2699491SMichael Ellerman 
1716fbbe0701SSukadev Bhattiprolu 	cpuhw->txn_flags = 0;
1717f2699491SMichael Ellerman 	perf_pmu_enable(pmu);
1718f2699491SMichael Ellerman 	return 0;
1719f2699491SMichael Ellerman }
1720f2699491SMichael Ellerman 
1721f2699491SMichael Ellerman /*
1722f2699491SMichael Ellerman  * Return 1 if we might be able to put event on a limited PMC,
1723f2699491SMichael Ellerman  * or 0 if not.
1724788faab7STobias Tefke  * An event can only go on a limited PMC if it counts something
1725f2699491SMichael Ellerman  * that a limited PMC can count, doesn't require interrupts, and
1726f2699491SMichael Ellerman  * doesn't exclude any processor mode.
1727f2699491SMichael Ellerman  */
1728f2699491SMichael Ellerman static int can_go_on_limited_pmc(struct perf_event *event, u64 ev,
1729f2699491SMichael Ellerman 				 unsigned int flags)
1730f2699491SMichael Ellerman {
1731f2699491SMichael Ellerman 	int n;
1732f2699491SMichael Ellerman 	u64 alt[MAX_EVENT_ALTERNATIVES];
1733f2699491SMichael Ellerman 
1734f2699491SMichael Ellerman 	if (event->attr.exclude_user
1735f2699491SMichael Ellerman 	    || event->attr.exclude_kernel
1736f2699491SMichael Ellerman 	    || event->attr.exclude_hv
1737f2699491SMichael Ellerman 	    || event->attr.sample_period)
1738f2699491SMichael Ellerman 		return 0;
1739f2699491SMichael Ellerman 
1740f2699491SMichael Ellerman 	if (ppmu->limited_pmc_event(ev))
1741f2699491SMichael Ellerman 		return 1;
1742f2699491SMichael Ellerman 
1743f2699491SMichael Ellerman 	/*
1744f2699491SMichael Ellerman 	 * The requested event_id isn't on a limited PMC already;
1745f2699491SMichael Ellerman 	 * see if any alternative code goes on a limited PMC.
1746f2699491SMichael Ellerman 	 */
1747f2699491SMichael Ellerman 	if (!ppmu->get_alternatives)
1748f2699491SMichael Ellerman 		return 0;
1749f2699491SMichael Ellerman 
1750f2699491SMichael Ellerman 	flags |= PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD;
1751f2699491SMichael Ellerman 	n = ppmu->get_alternatives(ev, flags, alt);
1752f2699491SMichael Ellerman 
1753f2699491SMichael Ellerman 	return n > 0;
1754f2699491SMichael Ellerman }
1755f2699491SMichael Ellerman 
1756f2699491SMichael Ellerman /*
1757f2699491SMichael Ellerman  * Find an alternative event_id that goes on a normal PMC, if possible,
1758f2699491SMichael Ellerman  * and return the event_id code, or 0 if there is no such alternative.
1759f2699491SMichael Ellerman  * (Note: event_id code 0 is "don't count" on all machines.)
1760f2699491SMichael Ellerman  */
1761f2699491SMichael Ellerman static u64 normal_pmc_alternative(u64 ev, unsigned long flags)
1762f2699491SMichael Ellerman {
1763f2699491SMichael Ellerman 	u64 alt[MAX_EVENT_ALTERNATIVES];
1764f2699491SMichael Ellerman 	int n;
1765f2699491SMichael Ellerman 
1766f2699491SMichael Ellerman 	flags &= ~(PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD);
1767f2699491SMichael Ellerman 	n = ppmu->get_alternatives(ev, flags, alt);
1768f2699491SMichael Ellerman 	if (!n)
1769f2699491SMichael Ellerman 		return 0;
1770f2699491SMichael Ellerman 	return alt[0];
1771f2699491SMichael Ellerman }
1772f2699491SMichael Ellerman 
1773f2699491SMichael Ellerman /* Number of perf_events counting hardware events */
1774f2699491SMichael Ellerman static atomic_t num_events;
1775f2699491SMichael Ellerman /* Used to avoid races in calling reserve/release_pmc_hardware */
1776f2699491SMichael Ellerman static DEFINE_MUTEX(pmc_reserve_mutex);
1777f2699491SMichael Ellerman 
1778f2699491SMichael Ellerman /*
1779f2699491SMichael Ellerman  * Release the PMU if this is the last perf_event.
1780f2699491SMichael Ellerman  */
1781f2699491SMichael Ellerman static void hw_perf_event_destroy(struct perf_event *event)
1782f2699491SMichael Ellerman {
1783f2699491SMichael Ellerman 	if (!atomic_add_unless(&num_events, -1, 1)) {
1784f2699491SMichael Ellerman 		mutex_lock(&pmc_reserve_mutex);
1785f2699491SMichael Ellerman 		if (atomic_dec_return(&num_events) == 0)
1786f2699491SMichael Ellerman 			release_pmc_hardware();
1787f2699491SMichael Ellerman 		mutex_unlock(&pmc_reserve_mutex);
1788f2699491SMichael Ellerman 	}
1789f2699491SMichael Ellerman }
1790f2699491SMichael Ellerman 
1791f2699491SMichael Ellerman /*
1792f2699491SMichael Ellerman  * Translate a generic cache event_id config to a raw event_id code.
1793f2699491SMichael Ellerman  */
1794f2699491SMichael Ellerman static int hw_perf_cache_event(u64 config, u64 *eventp)
1795f2699491SMichael Ellerman {
1796f2699491SMichael Ellerman 	unsigned long type, op, result;
1797f2699491SMichael Ellerman 	int ev;
1798f2699491SMichael Ellerman 
1799f2699491SMichael Ellerman 	if (!ppmu->cache_events)
1800f2699491SMichael Ellerman 		return -EINVAL;
1801f2699491SMichael Ellerman 
1802f2699491SMichael Ellerman 	/* unpack config */
1803f2699491SMichael Ellerman 	type = config & 0xff;
1804f2699491SMichael Ellerman 	op = (config >> 8) & 0xff;
1805f2699491SMichael Ellerman 	result = (config >> 16) & 0xff;
1806f2699491SMichael Ellerman 
1807f2699491SMichael Ellerman 	if (type >= PERF_COUNT_HW_CACHE_MAX ||
1808f2699491SMichael Ellerman 	    op >= PERF_COUNT_HW_CACHE_OP_MAX ||
1809f2699491SMichael Ellerman 	    result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
1810f2699491SMichael Ellerman 		return -EINVAL;
1811f2699491SMichael Ellerman 
1812f2699491SMichael Ellerman 	ev = (*ppmu->cache_events)[type][op][result];
1813f2699491SMichael Ellerman 	if (ev == 0)
1814f2699491SMichael Ellerman 		return -EOPNOTSUPP;
1815f2699491SMichael Ellerman 	if (ev == -1)
1816f2699491SMichael Ellerman 		return -EINVAL;
1817f2699491SMichael Ellerman 	*eventp = ev;
1818f2699491SMichael Ellerman 	return 0;
1819f2699491SMichael Ellerman }
1820f2699491SMichael Ellerman 
1821b58064daSMadhavan Srinivasan static bool is_event_blacklisted(u64 ev)
1822b58064daSMadhavan Srinivasan {
1823b58064daSMadhavan Srinivasan 	int i;
1824b58064daSMadhavan Srinivasan 
1825b58064daSMadhavan Srinivasan 	for (i=0; i < ppmu->n_blacklist_ev; i++) {
1826b58064daSMadhavan Srinivasan 		if (ppmu->blacklist_ev[i] == ev)
1827b58064daSMadhavan Srinivasan 			return true;
1828b58064daSMadhavan Srinivasan 	}
1829b58064daSMadhavan Srinivasan 
1830b58064daSMadhavan Srinivasan 	return false;
1831b58064daSMadhavan Srinivasan }
1832b58064daSMadhavan Srinivasan 
1833f2699491SMichael Ellerman static int power_pmu_event_init(struct perf_event *event)
1834f2699491SMichael Ellerman {
1835f2699491SMichael Ellerman 	u64 ev;
1836f2699491SMichael Ellerman 	unsigned long flags;
1837f2699491SMichael Ellerman 	struct perf_event *ctrs[MAX_HWEVENTS];
1838f2699491SMichael Ellerman 	u64 events[MAX_HWEVENTS];
1839f2699491SMichael Ellerman 	unsigned int cflags[MAX_HWEVENTS];
1840f2699491SMichael Ellerman 	int n;
1841f2699491SMichael Ellerman 	int err;
1842f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw;
18433202e35eSRavi Bangoria 	u64 bhrb_filter;
1844f2699491SMichael Ellerman 
1845f2699491SMichael Ellerman 	if (!ppmu)
1846f2699491SMichael Ellerman 		return -ENOENT;
1847f2699491SMichael Ellerman 
18483925f46bSAnshuman Khandual 	if (has_branch_stack(event)) {
18493925f46bSAnshuman Khandual 	        /* PMU has BHRB enabled */
18504d9690ddSJoel Stanley 		if (!(ppmu->flags & PPMU_ARCH_207S))
18515375871dSLinus Torvalds 			return -EOPNOTSUPP;
18523925f46bSAnshuman Khandual 	}
18535375871dSLinus Torvalds 
1854f2699491SMichael Ellerman 	switch (event->attr.type) {
1855f2699491SMichael Ellerman 	case PERF_TYPE_HARDWARE:
1856f2699491SMichael Ellerman 		ev = event->attr.config;
1857f2699491SMichael Ellerman 		if (ev >= ppmu->n_generic || ppmu->generic_events[ev] == 0)
1858f2699491SMichael Ellerman 			return -EOPNOTSUPP;
1859b58064daSMadhavan Srinivasan 
1860b58064daSMadhavan Srinivasan 		if (ppmu->blacklist_ev && is_event_blacklisted(ev))
1861b58064daSMadhavan Srinivasan 			return -EINVAL;
1862f2699491SMichael Ellerman 		ev = ppmu->generic_events[ev];
1863f2699491SMichael Ellerman 		break;
1864f2699491SMichael Ellerman 	case PERF_TYPE_HW_CACHE:
1865f2699491SMichael Ellerman 		err = hw_perf_cache_event(event->attr.config, &ev);
1866f2699491SMichael Ellerman 		if (err)
1867f2699491SMichael Ellerman 			return err;
1868b58064daSMadhavan Srinivasan 
1869b58064daSMadhavan Srinivasan 		if (ppmu->blacklist_ev && is_event_blacklisted(ev))
1870b58064daSMadhavan Srinivasan 			return -EINVAL;
1871f2699491SMichael Ellerman 		break;
1872f2699491SMichael Ellerman 	case PERF_TYPE_RAW:
1873f2699491SMichael Ellerman 		ev = event->attr.config;
1874b58064daSMadhavan Srinivasan 
1875b58064daSMadhavan Srinivasan 		if (ppmu->blacklist_ev && is_event_blacklisted(ev))
1876b58064daSMadhavan Srinivasan 			return -EINVAL;
1877f2699491SMichael Ellerman 		break;
1878f2699491SMichael Ellerman 	default:
1879f2699491SMichael Ellerman 		return -ENOENT;
1880f2699491SMichael Ellerman 	}
1881f2699491SMichael Ellerman 
1882f2699491SMichael Ellerman 	event->hw.config_base = ev;
1883f2699491SMichael Ellerman 	event->hw.idx = 0;
1884f2699491SMichael Ellerman 
1885f2699491SMichael Ellerman 	/*
1886f2699491SMichael Ellerman 	 * If we are not running on a hypervisor, force the
1887f2699491SMichael Ellerman 	 * exclude_hv bit to 0 so that we don't care what
1888f2699491SMichael Ellerman 	 * the user set it to.
1889f2699491SMichael Ellerman 	 */
1890f2699491SMichael Ellerman 	if (!firmware_has_feature(FW_FEATURE_LPAR))
1891f2699491SMichael Ellerman 		event->attr.exclude_hv = 0;
1892f2699491SMichael Ellerman 
1893f2699491SMichael Ellerman 	/*
1894f2699491SMichael Ellerman 	 * If this is a per-task event, then we can use
1895f2699491SMichael Ellerman 	 * PM_RUN_* events interchangeably with their non RUN_*
1896f2699491SMichael Ellerman 	 * equivalents, e.g. PM_RUN_CYC instead of PM_CYC.
1897f2699491SMichael Ellerman 	 * XXX we should check if the task is an idle task.
1898f2699491SMichael Ellerman 	 */
1899f2699491SMichael Ellerman 	flags = 0;
1900f2699491SMichael Ellerman 	if (event->attach_state & PERF_ATTACH_TASK)
1901f2699491SMichael Ellerman 		flags |= PPMU_ONLY_COUNT_RUN;
1902f2699491SMichael Ellerman 
1903f2699491SMichael Ellerman 	/*
1904f2699491SMichael Ellerman 	 * If this machine has limited events, check whether this
1905f2699491SMichael Ellerman 	 * event_id could go on a limited event.
1906f2699491SMichael Ellerman 	 */
1907f2699491SMichael Ellerman 	if (ppmu->flags & PPMU_LIMITED_PMC5_6) {
1908f2699491SMichael Ellerman 		if (can_go_on_limited_pmc(event, ev, flags)) {
1909f2699491SMichael Ellerman 			flags |= PPMU_LIMITED_PMC_OK;
1910f2699491SMichael Ellerman 		} else if (ppmu->limited_pmc_event(ev)) {
1911f2699491SMichael Ellerman 			/*
1912f2699491SMichael Ellerman 			 * The requested event_id is on a limited PMC,
1913f2699491SMichael Ellerman 			 * but we can't use a limited PMC; see if any
1914f2699491SMichael Ellerman 			 * alternative goes on a normal PMC.
1915f2699491SMichael Ellerman 			 */
1916f2699491SMichael Ellerman 			ev = normal_pmc_alternative(ev, flags);
1917f2699491SMichael Ellerman 			if (!ev)
1918f2699491SMichael Ellerman 				return -EINVAL;
1919f2699491SMichael Ellerman 		}
1920f2699491SMichael Ellerman 	}
1921f2699491SMichael Ellerman 
1922330a1eb7SMichael Ellerman 	/* Extra checks for EBB */
1923330a1eb7SMichael Ellerman 	err = ebb_event_check(event);
1924330a1eb7SMichael Ellerman 	if (err)
1925330a1eb7SMichael Ellerman 		return err;
1926330a1eb7SMichael Ellerman 
1927f2699491SMichael Ellerman 	/*
1928f2699491SMichael Ellerman 	 * If this is in a group, check if it can go on with all the
1929f2699491SMichael Ellerman 	 * other hardware events in the group.  We assume the event
1930f2699491SMichael Ellerman 	 * hasn't been linked into its leader's sibling list at this point.
1931f2699491SMichael Ellerman 	 */
1932f2699491SMichael Ellerman 	n = 0;
1933f2699491SMichael Ellerman 	if (event->group_leader != event) {
1934f2699491SMichael Ellerman 		n = collect_events(event->group_leader, ppmu->n_counter - 1,
1935f2699491SMichael Ellerman 				   ctrs, events, cflags);
1936f2699491SMichael Ellerman 		if (n < 0)
1937f2699491SMichael Ellerman 			return -EINVAL;
1938f2699491SMichael Ellerman 	}
1939f2699491SMichael Ellerman 	events[n] = ev;
1940f2699491SMichael Ellerman 	ctrs[n] = event;
1941f2699491SMichael Ellerman 	cflags[n] = flags;
1942f2699491SMichael Ellerman 	if (check_excludes(ctrs, cflags, n, 1))
1943f2699491SMichael Ellerman 		return -EINVAL;
1944f2699491SMichael Ellerman 
1945f2699491SMichael Ellerman 	cpuhw = &get_cpu_var(cpu_hw_events);
1946f2699491SMichael Ellerman 	err = power_check_constraints(cpuhw, events, cflags, n + 1);
19473925f46bSAnshuman Khandual 
19483925f46bSAnshuman Khandual 	if (has_branch_stack(event)) {
19493202e35eSRavi Bangoria 		bhrb_filter = ppmu->bhrb_filter_map(
19503925f46bSAnshuman Khandual 					event->attr.branch_sample_type);
19513925f46bSAnshuman Khandual 
19523202e35eSRavi Bangoria 		if (bhrb_filter == -1) {
195368de8867SJan Stancek 			put_cpu_var(cpu_hw_events);
19543925f46bSAnshuman Khandual 			return -EOPNOTSUPP;
19553925f46bSAnshuman Khandual 		}
19563202e35eSRavi Bangoria 		cpuhw->bhrb_filter = bhrb_filter;
195768de8867SJan Stancek 	}
19583925f46bSAnshuman Khandual 
1959f2699491SMichael Ellerman 	put_cpu_var(cpu_hw_events);
1960f2699491SMichael Ellerman 	if (err)
1961f2699491SMichael Ellerman 		return -EINVAL;
1962f2699491SMichael Ellerman 
1963f2699491SMichael Ellerman 	event->hw.config = events[n];
1964f2699491SMichael Ellerman 	event->hw.event_base = cflags[n];
1965f2699491SMichael Ellerman 	event->hw.last_period = event->hw.sample_period;
1966f2699491SMichael Ellerman 	local64_set(&event->hw.period_left, event->hw.last_period);
1967f2699491SMichael Ellerman 
1968f2699491SMichael Ellerman 	/*
1969330a1eb7SMichael Ellerman 	 * For EBB events we just context switch the PMC value, we don't do any
1970330a1eb7SMichael Ellerman 	 * of the sample_period logic. We use hw.prev_count for this.
1971330a1eb7SMichael Ellerman 	 */
1972330a1eb7SMichael Ellerman 	if (is_ebb_event(event))
1973330a1eb7SMichael Ellerman 		local64_set(&event->hw.prev_count, 0);
1974330a1eb7SMichael Ellerman 
1975330a1eb7SMichael Ellerman 	/*
1976f2699491SMichael Ellerman 	 * See if we need to reserve the PMU.
1977f2699491SMichael Ellerman 	 * If no events are currently in use, then we have to take a
1978f2699491SMichael Ellerman 	 * mutex to ensure that we don't race with another task doing
1979f2699491SMichael Ellerman 	 * reserve_pmc_hardware or release_pmc_hardware.
1980f2699491SMichael Ellerman 	 */
1981f2699491SMichael Ellerman 	err = 0;
1982f2699491SMichael Ellerman 	if (!atomic_inc_not_zero(&num_events)) {
1983f2699491SMichael Ellerman 		mutex_lock(&pmc_reserve_mutex);
1984f2699491SMichael Ellerman 		if (atomic_read(&num_events) == 0 &&
1985f2699491SMichael Ellerman 		    reserve_pmc_hardware(perf_event_interrupt))
1986f2699491SMichael Ellerman 			err = -EBUSY;
1987f2699491SMichael Ellerman 		else
1988f2699491SMichael Ellerman 			atomic_inc(&num_events);
1989f2699491SMichael Ellerman 		mutex_unlock(&pmc_reserve_mutex);
1990f2699491SMichael Ellerman 	}
1991f2699491SMichael Ellerman 	event->destroy = hw_perf_event_destroy;
1992f2699491SMichael Ellerman 
1993f2699491SMichael Ellerman 	return err;
1994f2699491SMichael Ellerman }
1995f2699491SMichael Ellerman 
19965375871dSLinus Torvalds static int power_pmu_event_idx(struct perf_event *event)
19975375871dSLinus Torvalds {
19985375871dSLinus Torvalds 	return event->hw.idx;
19995375871dSLinus Torvalds }
20005375871dSLinus Torvalds 
20011c53a270SSukadev Bhattiprolu ssize_t power_events_sysfs_show(struct device *dev,
20021c53a270SSukadev Bhattiprolu 				struct device_attribute *attr, char *page)
20031c53a270SSukadev Bhattiprolu {
20041c53a270SSukadev Bhattiprolu 	struct perf_pmu_events_attr *pmu_attr;
20051c53a270SSukadev Bhattiprolu 
20061c53a270SSukadev Bhattiprolu 	pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
20071c53a270SSukadev Bhattiprolu 
20081c53a270SSukadev Bhattiprolu 	return sprintf(page, "event=0x%02llx\n", pmu_attr->id);
20091c53a270SSukadev Bhattiprolu }
20101c53a270SSukadev Bhattiprolu 
2011e51df2c1SAnton Blanchard static struct pmu power_pmu = {
2012f2699491SMichael Ellerman 	.pmu_enable	= power_pmu_enable,
2013f2699491SMichael Ellerman 	.pmu_disable	= power_pmu_disable,
2014f2699491SMichael Ellerman 	.event_init	= power_pmu_event_init,
2015f2699491SMichael Ellerman 	.add		= power_pmu_add,
2016f2699491SMichael Ellerman 	.del		= power_pmu_del,
2017f2699491SMichael Ellerman 	.start		= power_pmu_start,
2018f2699491SMichael Ellerman 	.stop		= power_pmu_stop,
2019f2699491SMichael Ellerman 	.read		= power_pmu_read,
2020f2699491SMichael Ellerman 	.start_txn	= power_pmu_start_txn,
2021f2699491SMichael Ellerman 	.cancel_txn	= power_pmu_cancel_txn,
2022f2699491SMichael Ellerman 	.commit_txn	= power_pmu_commit_txn,
20235375871dSLinus Torvalds 	.event_idx	= power_pmu_event_idx,
2024acba3c7eSPeter Zijlstra 	.sched_task	= power_pmu_sched_task,
2025f2699491SMichael Ellerman };
2026f2699491SMichael Ellerman 
2027f2699491SMichael Ellerman /*
2028f2699491SMichael Ellerman  * A counter has overflowed; update its count and record
2029f2699491SMichael Ellerman  * things if requested.  Note that interrupts are hard-disabled
2030f2699491SMichael Ellerman  * here so there is no possibility of being interrupted.
2031f2699491SMichael Ellerman  */
2032f2699491SMichael Ellerman static void record_and_restart(struct perf_event *event, unsigned long val,
2033f2699491SMichael Ellerman 			       struct pt_regs *regs)
2034f2699491SMichael Ellerman {
2035f2699491SMichael Ellerman 	u64 period = event->hw.sample_period;
2036f2699491SMichael Ellerman 	s64 prev, delta, left;
2037f2699491SMichael Ellerman 	int record = 0;
2038f2699491SMichael Ellerman 
2039f2699491SMichael Ellerman 	if (event->hw.state & PERF_HES_STOPPED) {
2040f2699491SMichael Ellerman 		write_pmc(event->hw.idx, 0);
2041f2699491SMichael Ellerman 		return;
2042f2699491SMichael Ellerman 	}
2043f2699491SMichael Ellerman 
2044f2699491SMichael Ellerman 	/* we don't have to worry about interrupts here */
2045f2699491SMichael Ellerman 	prev = local64_read(&event->hw.prev_count);
2046f2699491SMichael Ellerman 	delta = check_and_compute_delta(prev, val);
2047f2699491SMichael Ellerman 	local64_add(delta, &event->count);
2048f2699491SMichael Ellerman 
2049f2699491SMichael Ellerman 	/*
2050f2699491SMichael Ellerman 	 * See if the total period for this event has expired,
2051f2699491SMichael Ellerman 	 * and update for the next period.
2052f2699491SMichael Ellerman 	 */
2053f2699491SMichael Ellerman 	val = 0;
2054f2699491SMichael Ellerman 	left = local64_read(&event->hw.period_left) - delta;
2055e13e895fSMichael Neuling 	if (delta == 0)
2056e13e895fSMichael Neuling 		left++;
2057f2699491SMichael Ellerman 	if (period) {
2058f2699491SMichael Ellerman 		if (left <= 0) {
2059f2699491SMichael Ellerman 			left += period;
2060f2699491SMichael Ellerman 			if (left <= 0)
2061f2699491SMichael Ellerman 				left = period;
2062e6878835Ssukadev@linux.vnet.ibm.com 			record = siar_valid(regs);
2063f2699491SMichael Ellerman 			event->hw.last_period = event->hw.sample_period;
2064f2699491SMichael Ellerman 		}
2065f2699491SMichael Ellerman 		if (left < 0x80000000LL)
2066f2699491SMichael Ellerman 			val = 0x80000000LL - left;
2067f2699491SMichael Ellerman 	}
2068f2699491SMichael Ellerman 
2069f2699491SMichael Ellerman 	write_pmc(event->hw.idx, val);
2070f2699491SMichael Ellerman 	local64_set(&event->hw.prev_count, val);
2071f2699491SMichael Ellerman 	local64_set(&event->hw.period_left, left);
2072f2699491SMichael Ellerman 	perf_event_update_userpage(event);
2073f2699491SMichael Ellerman 
2074f2699491SMichael Ellerman 	/*
2075f2699491SMichael Ellerman 	 * Finally record data if requested.
2076f2699491SMichael Ellerman 	 */
2077f2699491SMichael Ellerman 	if (record) {
2078f2699491SMichael Ellerman 		struct perf_sample_data data;
2079f2699491SMichael Ellerman 
2080fd0d000bSRobert Richter 		perf_sample_data_init(&data, ~0ULL, event->hw.last_period);
2081f2699491SMichael Ellerman 
2082fc7ce9c7SKan Liang 		if (event->attr.sample_type &
2083fc7ce9c7SKan Liang 		    (PERF_SAMPLE_ADDR | PERF_SAMPLE_PHYS_ADDR))
2084da97e184SJoel Fernandes (Google) 			perf_get_data_addr(event, regs, &data.addr);
2085f2699491SMichael Ellerman 
20863925f46bSAnshuman Khandual 		if (event->attr.sample_type & PERF_SAMPLE_BRANCH_STACK) {
20873925f46bSAnshuman Khandual 			struct cpu_hw_events *cpuhw;
208869111bacSChristoph Lameter 			cpuhw = this_cpu_ptr(&cpu_hw_events);
2089da97e184SJoel Fernandes (Google) 			power_pmu_bhrb_read(event, cpuhw);
20903925f46bSAnshuman Khandual 			data.br_stack = &cpuhw->bhrb_stack;
20913925f46bSAnshuman Khandual 		}
20923925f46bSAnshuman Khandual 
209379e96f8fSMadhavan Srinivasan 		if (event->attr.sample_type & PERF_SAMPLE_DATA_SRC &&
209479e96f8fSMadhavan Srinivasan 						ppmu->get_mem_data_src)
209579e96f8fSMadhavan Srinivasan 			ppmu->get_mem_data_src(&data.data_src, ppmu->flags, regs);
209679e96f8fSMadhavan Srinivasan 
2097170a315fSMadhavan Srinivasan 		if (event->attr.sample_type & PERF_SAMPLE_WEIGHT &&
2098170a315fSMadhavan Srinivasan 						ppmu->get_mem_weight)
2099170a315fSMadhavan Srinivasan 			ppmu->get_mem_weight(&data.weight);
2100170a315fSMadhavan Srinivasan 
2101f2699491SMichael Ellerman 		if (perf_event_overflow(event, &data, regs))
2102f2699491SMichael Ellerman 			power_pmu_stop(event, 0);
2103f2699491SMichael Ellerman 	}
2104f2699491SMichael Ellerman }
2105f2699491SMichael Ellerman 
2106f2699491SMichael Ellerman /*
2107f2699491SMichael Ellerman  * Called from generic code to get the misc flags (i.e. processor mode)
2108f2699491SMichael Ellerman  * for an event_id.
2109f2699491SMichael Ellerman  */
2110f2699491SMichael Ellerman unsigned long perf_misc_flags(struct pt_regs *regs)
2111f2699491SMichael Ellerman {
2112f2699491SMichael Ellerman 	u32 flags = perf_get_misc_flags(regs);
2113f2699491SMichael Ellerman 
2114f2699491SMichael Ellerman 	if (flags)
2115f2699491SMichael Ellerman 		return flags;
2116f2699491SMichael Ellerman 	return user_mode(regs) ? PERF_RECORD_MISC_USER :
2117f2699491SMichael Ellerman 		PERF_RECORD_MISC_KERNEL;
2118f2699491SMichael Ellerman }
2119f2699491SMichael Ellerman 
2120f2699491SMichael Ellerman /*
2121f2699491SMichael Ellerman  * Called from generic code to get the instruction pointer
2122f2699491SMichael Ellerman  * for an event_id.
2123f2699491SMichael Ellerman  */
2124f2699491SMichael Ellerman unsigned long perf_instruction_pointer(struct pt_regs *regs)
2125f2699491SMichael Ellerman {
212633904054SMichael Ellerman 	bool use_siar = regs_use_siar(regs);
2127f2699491SMichael Ellerman 
2128e6878835Ssukadev@linux.vnet.ibm.com 	if (use_siar && siar_valid(regs))
21291ce447b9SBenjamin Herrenschmidt 		return mfspr(SPRN_SIAR) + perf_ip_adjust(regs);
2130e6878835Ssukadev@linux.vnet.ibm.com 	else if (use_siar)
2131e6878835Ssukadev@linux.vnet.ibm.com 		return 0;		// no valid instruction pointer
213275382aa7SAnton Blanchard 	else
213375382aa7SAnton Blanchard 		return regs->nip;
2134f2699491SMichael Ellerman }
2135f2699491SMichael Ellerman 
2136bc09c219SMichael Neuling static bool pmc_overflow_power7(unsigned long val)
2137f2699491SMichael Ellerman {
2138f2699491SMichael Ellerman 	/*
2139f2699491SMichael Ellerman 	 * Events on POWER7 can roll back if a speculative event doesn't
2140f2699491SMichael Ellerman 	 * eventually complete. Unfortunately in some rare cases they will
2141f2699491SMichael Ellerman 	 * raise a performance monitor exception. We need to catch this to
2142f2699491SMichael Ellerman 	 * ensure we reset the PMC. In all cases the PMC will be 256 or less
2143f2699491SMichael Ellerman 	 * cycles from overflow.
2144f2699491SMichael Ellerman 	 *
2145f2699491SMichael Ellerman 	 * We only do this if the first pass fails to find any overflowing
2146f2699491SMichael Ellerman 	 * PMCs because a user might set a period of less than 256 and we
2147f2699491SMichael Ellerman 	 * don't want to mistakenly reset them.
2148f2699491SMichael Ellerman 	 */
2149bc09c219SMichael Neuling 	if ((0x80000000 - val) <= 256)
2150bc09c219SMichael Neuling 		return true;
2151bc09c219SMichael Neuling 
2152bc09c219SMichael Neuling 	return false;
2153bc09c219SMichael Neuling }
2154bc09c219SMichael Neuling 
2155bc09c219SMichael Neuling static bool pmc_overflow(unsigned long val)
2156bc09c219SMichael Neuling {
2157bc09c219SMichael Neuling 	if ((int)val < 0)
2158f2699491SMichael Ellerman 		return true;
2159f2699491SMichael Ellerman 
2160f2699491SMichael Ellerman 	return false;
2161f2699491SMichael Ellerman }
2162f2699491SMichael Ellerman 
2163f2699491SMichael Ellerman /*
2164f2699491SMichael Ellerman  * Performance monitor interrupt stuff
2165f2699491SMichael Ellerman  */
21660c9108b0SRavi Bangoria static void __perf_event_interrupt(struct pt_regs *regs)
2167f2699491SMichael Ellerman {
2168bc09c219SMichael Neuling 	int i, j;
216969111bacSChristoph Lameter 	struct cpu_hw_events *cpuhw = this_cpu_ptr(&cpu_hw_events);
2170f2699491SMichael Ellerman 	struct perf_event *event;
2171bc09c219SMichael Neuling 	unsigned long val[8];
2172bc09c219SMichael Neuling 	int found, active;
2173f2699491SMichael Ellerman 	int nmi;
2174f2699491SMichael Ellerman 
2175f2699491SMichael Ellerman 	if (cpuhw->n_limited)
2176f2699491SMichael Ellerman 		freeze_limited_counters(cpuhw, mfspr(SPRN_PMC5),
2177f2699491SMichael Ellerman 					mfspr(SPRN_PMC6));
2178f2699491SMichael Ellerman 
2179f2699491SMichael Ellerman 	perf_read_regs(regs);
2180f2699491SMichael Ellerman 
2181f2699491SMichael Ellerman 	nmi = perf_intr_is_nmi(regs);
2182f2699491SMichael Ellerman 	if (nmi)
2183f2699491SMichael Ellerman 		nmi_enter();
2184f2699491SMichael Ellerman 	else
2185f2699491SMichael Ellerman 		irq_enter();
2186f2699491SMichael Ellerman 
2187bc09c219SMichael Neuling 	/* Read all the PMCs since we'll need them a bunch of times */
2188bc09c219SMichael Neuling 	for (i = 0; i < ppmu->n_counter; ++i)
2189bc09c219SMichael Neuling 		val[i] = read_pmc(i + 1);
2190bc09c219SMichael Neuling 
2191bc09c219SMichael Neuling 	/* Try to find what caused the IRQ */
2192bc09c219SMichael Neuling 	found = 0;
2193bc09c219SMichael Neuling 	for (i = 0; i < ppmu->n_counter; ++i) {
2194bc09c219SMichael Neuling 		if (!pmc_overflow(val[i]))
2195bc09c219SMichael Neuling 			continue;
2196bc09c219SMichael Neuling 		if (is_limited_pmc(i + 1))
2197bc09c219SMichael Neuling 			continue; /* these won't generate IRQs */
2198bc09c219SMichael Neuling 		/*
2199bc09c219SMichael Neuling 		 * We've found one that's overflowed.  For active
2200bc09c219SMichael Neuling 		 * counters we need to log this.  For inactive
2201bc09c219SMichael Neuling 		 * counters, we need to reset it anyway
2202bc09c219SMichael Neuling 		 */
2203bc09c219SMichael Neuling 		found = 1;
2204bc09c219SMichael Neuling 		active = 0;
2205bc09c219SMichael Neuling 		for (j = 0; j < cpuhw->n_events; ++j) {
2206bc09c219SMichael Neuling 			event = cpuhw->event[j];
2207bc09c219SMichael Neuling 			if (event->hw.idx == (i + 1)) {
2208bc09c219SMichael Neuling 				active = 1;
2209bc09c219SMichael Neuling 				record_and_restart(event, val[i], regs);
2210bc09c219SMichael Neuling 				break;
2211bc09c219SMichael Neuling 			}
2212bc09c219SMichael Neuling 		}
2213bc09c219SMichael Neuling 		if (!active)
2214bc09c219SMichael Neuling 			/* reset non active counters that have overflowed */
2215bc09c219SMichael Neuling 			write_pmc(i + 1, 0);
2216bc09c219SMichael Neuling 	}
2217bc09c219SMichael Neuling 	if (!found && pvr_version_is(PVR_POWER7)) {
2218bc09c219SMichael Neuling 		/* check active counters for special buggy p7 overflow */
2219f2699491SMichael Ellerman 		for (i = 0; i < cpuhw->n_events; ++i) {
2220f2699491SMichael Ellerman 			event = cpuhw->event[i];
2221f2699491SMichael Ellerman 			if (!event->hw.idx || is_limited_pmc(event->hw.idx))
2222f2699491SMichael Ellerman 				continue;
2223bc09c219SMichael Neuling 			if (pmc_overflow_power7(val[event->hw.idx - 1])) {
2224bc09c219SMichael Neuling 				/* event has overflowed in a buggy way*/
2225f2699491SMichael Ellerman 				found = 1;
2226bc09c219SMichael Neuling 				record_and_restart(event,
2227bc09c219SMichael Neuling 						   val[event->hw.idx - 1],
2228bc09c219SMichael Neuling 						   regs);
2229f2699491SMichael Ellerman 			}
2230f2699491SMichael Ellerman 		}
2231f2699491SMichael Ellerman 	}
22326772faa1SMichael Ellerman 	if (!found && !nmi && printk_ratelimit())
2233bc09c219SMichael Neuling 		printk(KERN_WARNING "Can't find PMC that caused IRQ\n");
2234f2699491SMichael Ellerman 
2235f2699491SMichael Ellerman 	/*
2236f2699491SMichael Ellerman 	 * Reset MMCR0 to its normal value.  This will set PMXE and
2237f2699491SMichael Ellerman 	 * clear FC (freeze counters) and PMAO (perf mon alert occurred)
2238f2699491SMichael Ellerman 	 * and thus allow interrupts to occur again.
2239f2699491SMichael Ellerman 	 * XXX might want to use MSR.PM to keep the events frozen until
2240f2699491SMichael Ellerman 	 * we get back out of this interrupt.
2241f2699491SMichael Ellerman 	 */
2242f2699491SMichael Ellerman 	write_mmcr0(cpuhw, cpuhw->mmcr[0]);
2243f2699491SMichael Ellerman 
2244f2699491SMichael Ellerman 	if (nmi)
2245f2699491SMichael Ellerman 		nmi_exit();
2246f2699491SMichael Ellerman 	else
2247f2699491SMichael Ellerman 		irq_exit();
2248f2699491SMichael Ellerman }
2249f2699491SMichael Ellerman 
22500c9108b0SRavi Bangoria static void perf_event_interrupt(struct pt_regs *regs)
22510c9108b0SRavi Bangoria {
22520c9108b0SRavi Bangoria 	u64 start_clock = sched_clock();
22530c9108b0SRavi Bangoria 
22540c9108b0SRavi Bangoria 	__perf_event_interrupt(regs);
22550c9108b0SRavi Bangoria 	perf_sample_event_took(sched_clock() - start_clock);
22560c9108b0SRavi Bangoria }
22570c9108b0SRavi Bangoria 
22587c98bd72SDaniel Axtens static int power_pmu_prepare_cpu(unsigned int cpu)
2259f2699491SMichael Ellerman {
2260f2699491SMichael Ellerman 	struct cpu_hw_events *cpuhw = &per_cpu(cpu_hw_events, cpu);
2261f2699491SMichael Ellerman 
226257ecde42SThomas Gleixner 	if (ppmu) {
2263f2699491SMichael Ellerman 		memset(cpuhw, 0, sizeof(*cpuhw));
2264f2699491SMichael Ellerman 		cpuhw->mmcr[0] = MMCR0_FC;
2265f2699491SMichael Ellerman 	}
226657ecde42SThomas Gleixner 	return 0;
2267f2699491SMichael Ellerman }
2268f2699491SMichael Ellerman 
2269061d19f2SPaul Gortmaker int register_power_pmu(struct power_pmu *pmu)
2270f2699491SMichael Ellerman {
2271f2699491SMichael Ellerman 	if (ppmu)
2272f2699491SMichael Ellerman 		return -EBUSY;		/* something's already registered */
2273f2699491SMichael Ellerman 
2274f2699491SMichael Ellerman 	ppmu = pmu;
2275f2699491SMichael Ellerman 	pr_info("%s performance monitor hardware support registered\n",
2276f2699491SMichael Ellerman 		pmu->name);
2277f2699491SMichael Ellerman 
22781c53a270SSukadev Bhattiprolu 	power_pmu.attr_groups = ppmu->attr_groups;
22791c53a270SSukadev Bhattiprolu 
2280f2699491SMichael Ellerman #ifdef MSR_HV
2281f2699491SMichael Ellerman 	/*
2282f2699491SMichael Ellerman 	 * Use FCHV to ignore kernel events if MSR.HV is set.
2283f2699491SMichael Ellerman 	 */
2284f2699491SMichael Ellerman 	if (mfmsr() & MSR_HV)
2285f2699491SMichael Ellerman 		freeze_events_kernel = MMCR0_FCHV;
2286f2699491SMichael Ellerman #endif /* CONFIG_PPC64 */
2287f2699491SMichael Ellerman 
2288f2699491SMichael Ellerman 	perf_pmu_register(&power_pmu, "cpu", PERF_TYPE_RAW);
228973c1b41eSThomas Gleixner 	cpuhp_setup_state(CPUHP_PERF_POWER, "perf/powerpc:prepare",
229057ecde42SThomas Gleixner 			  power_pmu_prepare_cpu, NULL);
2291f2699491SMichael Ellerman 	return 0;
2292f2699491SMichael Ellerman }
2293708597daSMadhavan Srinivasan 
2294708597daSMadhavan Srinivasan #ifdef CONFIG_PPC64
2295708597daSMadhavan Srinivasan static int __init init_ppc64_pmu(void)
2296708597daSMadhavan Srinivasan {
2297708597daSMadhavan Srinivasan 	/* run through all the pmu drivers one at a time */
2298708597daSMadhavan Srinivasan 	if (!init_power5_pmu())
2299708597daSMadhavan Srinivasan 		return 0;
2300708597daSMadhavan Srinivasan 	else if (!init_power5p_pmu())
2301708597daSMadhavan Srinivasan 		return 0;
2302708597daSMadhavan Srinivasan 	else if (!init_power6_pmu())
2303708597daSMadhavan Srinivasan 		return 0;
2304708597daSMadhavan Srinivasan 	else if (!init_power7_pmu())
2305708597daSMadhavan Srinivasan 		return 0;
2306708597daSMadhavan Srinivasan 	else if (!init_power8_pmu())
2307708597daSMadhavan Srinivasan 		return 0;
2308708597daSMadhavan Srinivasan 	else if (!init_power9_pmu())
2309708597daSMadhavan Srinivasan 		return 0;
2310708597daSMadhavan Srinivasan 	else if (!init_ppc970_pmu())
2311708597daSMadhavan Srinivasan 		return 0;
2312708597daSMadhavan Srinivasan 	else
2313be80e758SMadhavan Srinivasan 		return init_generic_compat_pmu();
2314708597daSMadhavan Srinivasan }
2315708597daSMadhavan Srinivasan early_initcall(init_ppc64_pmu);
2316708597daSMadhavan Srinivasan #endif
2317