1 // SPDX-License-Identifier: GPL-2.0-or-later 2 /* 3 * PowerPC version 4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) 5 * 6 * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au) 7 * and Cort Dougan (PReP) (cort@cs.nmt.edu) 8 * Copyright (C) 1996 Paul Mackerras 9 * PPC44x/36-bit changes by Matt Porter (mporter@mvista.com) 10 * 11 * Derived from "arch/i386/mm/init.c" 12 * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds 13 */ 14 15 #include <linux/export.h> 16 #include <linux/sched.h> 17 #include <linux/kernel.h> 18 #include <linux/errno.h> 19 #include <linux/string.h> 20 #include <linux/gfp.h> 21 #include <linux/types.h> 22 #include <linux/mm.h> 23 #include <linux/stddef.h> 24 #include <linux/init.h> 25 #include <linux/memblock.h> 26 #include <linux/highmem.h> 27 #include <linux/initrd.h> 28 #include <linux/pagemap.h> 29 #include <linux/suspend.h> 30 #include <linux/hugetlb.h> 31 #include <linux/slab.h> 32 #include <linux/vmalloc.h> 33 #include <linux/memremap.h> 34 35 #include <asm/pgalloc.h> 36 #include <asm/prom.h> 37 #include <asm/io.h> 38 #include <asm/mmu_context.h> 39 #include <asm/pgtable.h> 40 #include <asm/mmu.h> 41 #include <asm/smp.h> 42 #include <asm/machdep.h> 43 #include <asm/btext.h> 44 #include <asm/tlb.h> 45 #include <asm/sections.h> 46 #include <asm/sparsemem.h> 47 #include <asm/vdso.h> 48 #include <asm/fixmap.h> 49 #include <asm/swiotlb.h> 50 #include <asm/rtas.h> 51 52 #include <mm/mmu_decl.h> 53 54 #ifndef CPU_FTR_COHERENT_ICACHE 55 #define CPU_FTR_COHERENT_ICACHE 0 /* XXX for now */ 56 #define CPU_FTR_NOEXECUTE 0 57 #endif 58 59 unsigned long long memory_limit; 60 bool init_mem_is_free; 61 62 #ifdef CONFIG_HIGHMEM 63 pte_t *kmap_pte; 64 EXPORT_SYMBOL(kmap_pte); 65 pgprot_t kmap_prot; 66 EXPORT_SYMBOL(kmap_prot); 67 68 static inline pte_t *virt_to_kpte(unsigned long vaddr) 69 { 70 return pte_offset_kernel(pmd_offset(pud_offset(pgd_offset_k(vaddr), 71 vaddr), vaddr), vaddr); 72 } 73 #endif 74 75 pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn, 76 unsigned long size, pgprot_t vma_prot) 77 { 78 if (ppc_md.phys_mem_access_prot) 79 return ppc_md.phys_mem_access_prot(file, pfn, size, vma_prot); 80 81 if (!page_is_ram(pfn)) 82 vma_prot = pgprot_noncached(vma_prot); 83 84 return vma_prot; 85 } 86 EXPORT_SYMBOL(phys_mem_access_prot); 87 88 #ifdef CONFIG_MEMORY_HOTPLUG 89 90 #ifdef CONFIG_NUMA 91 int memory_add_physaddr_to_nid(u64 start) 92 { 93 return hot_add_scn_to_nid(start); 94 } 95 #endif 96 97 int __weak create_section_mapping(unsigned long start, unsigned long end, int nid) 98 { 99 return -ENODEV; 100 } 101 102 int __weak remove_section_mapping(unsigned long start, unsigned long end) 103 { 104 return -ENODEV; 105 } 106 107 #define FLUSH_CHUNK_SIZE SZ_1G 108 /** 109 * flush_dcache_range_chunked(): Write any modified data cache blocks out to 110 * memory and invalidate them, in chunks of up to FLUSH_CHUNK_SIZE 111 * Does not invalidate the corresponding instruction cache blocks. 112 * 113 * @start: the start address 114 * @stop: the stop address (exclusive) 115 * @chunk: the max size of the chunks 116 */ 117 static void flush_dcache_range_chunked(unsigned long start, unsigned long stop, 118 unsigned long chunk) 119 { 120 unsigned long i; 121 122 for (i = start; i < stop; i += chunk) { 123 flush_dcache_range(i, min(stop, start + chunk)); 124 cond_resched(); 125 } 126 } 127 128 int __ref arch_add_memory(int nid, u64 start, u64 size, 129 struct mhp_restrictions *restrictions) 130 { 131 unsigned long start_pfn = start >> PAGE_SHIFT; 132 unsigned long nr_pages = size >> PAGE_SHIFT; 133 int rc; 134 135 resize_hpt_for_hotplug(memblock_phys_mem_size()); 136 137 start = (unsigned long)__va(start); 138 rc = create_section_mapping(start, start + size, nid); 139 if (rc) { 140 pr_warn("Unable to create mapping for hot added memory 0x%llx..0x%llx: %d\n", 141 start, start + size, rc); 142 return -EFAULT; 143 } 144 145 return __add_pages(nid, start_pfn, nr_pages, restrictions); 146 } 147 148 void __ref arch_remove_memory(int nid, u64 start, u64 size, 149 struct vmem_altmap *altmap) 150 { 151 unsigned long start_pfn = start >> PAGE_SHIFT; 152 unsigned long nr_pages = size >> PAGE_SHIFT; 153 struct page *page = pfn_to_page(start_pfn) + vmem_altmap_offset(altmap); 154 int ret; 155 156 __remove_pages(page_zone(page), start_pfn, nr_pages, altmap); 157 158 /* Remove htab bolted mappings for this section of memory */ 159 start = (unsigned long)__va(start); 160 flush_dcache_range_chunked(start, start + size, FLUSH_CHUNK_SIZE); 161 162 ret = remove_section_mapping(start, start + size); 163 WARN_ON_ONCE(ret); 164 165 /* Ensure all vmalloc mappings are flushed in case they also 166 * hit that section of memory 167 */ 168 vm_unmap_aliases(); 169 170 if (resize_hpt_for_hotplug(memblock_phys_mem_size()) == -ENOSPC) 171 pr_warn("Hash collision while resizing HPT\n"); 172 } 173 #endif 174 175 #ifndef CONFIG_NEED_MULTIPLE_NODES 176 void __init mem_topology_setup(void) 177 { 178 max_low_pfn = max_pfn = memblock_end_of_DRAM() >> PAGE_SHIFT; 179 min_low_pfn = MEMORY_START >> PAGE_SHIFT; 180 #ifdef CONFIG_HIGHMEM 181 max_low_pfn = lowmem_end_addr >> PAGE_SHIFT; 182 #endif 183 184 /* Place all memblock_regions in the same node and merge contiguous 185 * memblock_regions 186 */ 187 memblock_set_node(0, PHYS_ADDR_MAX, &memblock.memory, 0); 188 } 189 190 void __init initmem_init(void) 191 { 192 /* XXX need to clip this if using highmem? */ 193 sparse_memory_present_with_active_regions(0); 194 sparse_init(); 195 } 196 197 /* mark pages that don't exist as nosave */ 198 static int __init mark_nonram_nosave(void) 199 { 200 struct memblock_region *reg, *prev = NULL; 201 202 for_each_memblock(memory, reg) { 203 if (prev && 204 memblock_region_memory_end_pfn(prev) < memblock_region_memory_base_pfn(reg)) 205 register_nosave_region(memblock_region_memory_end_pfn(prev), 206 memblock_region_memory_base_pfn(reg)); 207 prev = reg; 208 } 209 return 0; 210 } 211 #else /* CONFIG_NEED_MULTIPLE_NODES */ 212 static int __init mark_nonram_nosave(void) 213 { 214 return 0; 215 } 216 #endif 217 218 /* 219 * Zones usage: 220 * 221 * We setup ZONE_DMA to be 31-bits on all platforms and ZONE_NORMAL to be 222 * everything else. GFP_DMA32 page allocations automatically fall back to 223 * ZONE_DMA. 224 * 225 * By using 31-bit unconditionally, we can exploit ARCH_ZONE_DMA_BITS to 226 * inform the generic DMA mapping code. 32-bit only devices (if not handled 227 * by an IOMMU anyway) will take a first dip into ZONE_NORMAL and get 228 * otherwise served by ZONE_DMA. 229 */ 230 static unsigned long max_zone_pfns[MAX_NR_ZONES]; 231 232 /* 233 * paging_init() sets up the page tables - in fact we've already done this. 234 */ 235 void __init paging_init(void) 236 { 237 unsigned long long total_ram = memblock_phys_mem_size(); 238 phys_addr_t top_of_ram = memblock_end_of_DRAM(); 239 240 #ifdef CONFIG_PPC32 241 unsigned long v = __fix_to_virt(__end_of_fixed_addresses - 1); 242 unsigned long end = __fix_to_virt(FIX_HOLE); 243 244 for (; v < end; v += PAGE_SIZE) 245 map_kernel_page(v, 0, __pgprot(0)); /* XXX gross */ 246 #endif 247 248 #ifdef CONFIG_HIGHMEM 249 map_kernel_page(PKMAP_BASE, 0, __pgprot(0)); /* XXX gross */ 250 pkmap_page_table = virt_to_kpte(PKMAP_BASE); 251 252 kmap_pte = virt_to_kpte(__fix_to_virt(FIX_KMAP_BEGIN)); 253 kmap_prot = PAGE_KERNEL; 254 #endif /* CONFIG_HIGHMEM */ 255 256 printk(KERN_DEBUG "Top of RAM: 0x%llx, Total RAM: 0x%llx\n", 257 (unsigned long long)top_of_ram, total_ram); 258 printk(KERN_DEBUG "Memory hole size: %ldMB\n", 259 (long int)((top_of_ram - total_ram) >> 20)); 260 261 #ifdef CONFIG_ZONE_DMA 262 max_zone_pfns[ZONE_DMA] = min(max_low_pfn, 263 1UL << (ARCH_ZONE_DMA_BITS - PAGE_SHIFT)); 264 #endif 265 max_zone_pfns[ZONE_NORMAL] = max_low_pfn; 266 #ifdef CONFIG_HIGHMEM 267 max_zone_pfns[ZONE_HIGHMEM] = max_pfn; 268 #endif 269 270 free_area_init_nodes(max_zone_pfns); 271 272 mark_nonram_nosave(); 273 } 274 275 void __init mem_init(void) 276 { 277 /* 278 * book3s is limited to 16 page sizes due to encoding this in 279 * a 4-bit field for slices. 280 */ 281 BUILD_BUG_ON(MMU_PAGE_COUNT > 16); 282 283 #ifdef CONFIG_SWIOTLB 284 swiotlb_init(0); 285 #endif 286 287 high_memory = (void *) __va(max_low_pfn * PAGE_SIZE); 288 set_max_mapnr(max_pfn); 289 memblock_free_all(); 290 291 #ifdef CONFIG_HIGHMEM 292 { 293 unsigned long pfn, highmem_mapnr; 294 295 highmem_mapnr = lowmem_end_addr >> PAGE_SHIFT; 296 for (pfn = highmem_mapnr; pfn < max_mapnr; ++pfn) { 297 phys_addr_t paddr = (phys_addr_t)pfn << PAGE_SHIFT; 298 struct page *page = pfn_to_page(pfn); 299 if (!memblock_is_reserved(paddr)) 300 free_highmem_page(page); 301 } 302 } 303 #endif /* CONFIG_HIGHMEM */ 304 305 #if defined(CONFIG_PPC_FSL_BOOK3E) && !defined(CONFIG_SMP) 306 /* 307 * If smp is enabled, next_tlbcam_idx is initialized in the cpu up 308 * functions.... do it here for the non-smp case. 309 */ 310 per_cpu(next_tlbcam_idx, smp_processor_id()) = 311 (mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY) - 1; 312 #endif 313 314 mem_init_print_info(NULL); 315 #ifdef CONFIG_PPC32 316 pr_info("Kernel virtual memory layout:\n"); 317 #ifdef CONFIG_KASAN 318 pr_info(" * 0x%08lx..0x%08lx : kasan shadow mem\n", 319 KASAN_SHADOW_START, KASAN_SHADOW_END); 320 #endif 321 pr_info(" * 0x%08lx..0x%08lx : fixmap\n", FIXADDR_START, FIXADDR_TOP); 322 #ifdef CONFIG_HIGHMEM 323 pr_info(" * 0x%08lx..0x%08lx : highmem PTEs\n", 324 PKMAP_BASE, PKMAP_ADDR(LAST_PKMAP)); 325 #endif /* CONFIG_HIGHMEM */ 326 if (ioremap_bot != IOREMAP_TOP) 327 pr_info(" * 0x%08lx..0x%08lx : early ioremap\n", 328 ioremap_bot, IOREMAP_TOP); 329 pr_info(" * 0x%08lx..0x%08lx : vmalloc & ioremap\n", 330 VMALLOC_START, VMALLOC_END); 331 #endif /* CONFIG_PPC32 */ 332 } 333 334 void free_initmem(void) 335 { 336 ppc_md.progress = ppc_printk_progress; 337 mark_initmem_nx(); 338 init_mem_is_free = true; 339 free_initmem_default(POISON_FREE_INITMEM); 340 } 341 342 /** 343 * flush_coherent_icache() - if a CPU has a coherent icache, flush it 344 * @addr: The base address to use (can be any valid address, the whole cache will be flushed) 345 * Return true if the cache was flushed, false otherwise 346 */ 347 static inline bool flush_coherent_icache(unsigned long addr) 348 { 349 /* 350 * For a snooping icache, we still need a dummy icbi to purge all the 351 * prefetched instructions from the ifetch buffers. We also need a sync 352 * before the icbi to order the the actual stores to memory that might 353 * have modified instructions with the icbi. 354 */ 355 if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE)) { 356 mb(); /* sync */ 357 icbi((void *)addr); 358 mb(); /* sync */ 359 isync(); 360 return true; 361 } 362 363 return false; 364 } 365 366 /** 367 * invalidate_icache_range() - Flush the icache by issuing icbi across an address range 368 * @start: the start address 369 * @stop: the stop address (exclusive) 370 */ 371 static void invalidate_icache_range(unsigned long start, unsigned long stop) 372 { 373 unsigned long shift = l1_icache_shift(); 374 unsigned long bytes = l1_icache_bytes(); 375 char *addr = (char *)(start & ~(bytes - 1)); 376 unsigned long size = stop - (unsigned long)addr + (bytes - 1); 377 unsigned long i; 378 379 for (i = 0; i < size >> shift; i++, addr += bytes) 380 icbi(addr); 381 382 mb(); /* sync */ 383 isync(); 384 } 385 386 /** 387 * flush_icache_range: Write any modified data cache blocks out to memory 388 * and invalidate the corresponding blocks in the instruction cache 389 * 390 * Generic code will call this after writing memory, before executing from it. 391 * 392 * @start: the start address 393 * @stop: the stop address (exclusive) 394 */ 395 void flush_icache_range(unsigned long start, unsigned long stop) 396 { 397 if (flush_coherent_icache(start)) 398 return; 399 400 clean_dcache_range(start, stop); 401 402 if (IS_ENABLED(CONFIG_44x)) { 403 /* 404 * Flash invalidate on 44x because we are passed kmapped 405 * addresses and this doesn't work for userspace pages due to 406 * the virtually tagged icache. 407 */ 408 iccci((void *)start); 409 mb(); /* sync */ 410 isync(); 411 } else 412 invalidate_icache_range(start, stop); 413 } 414 EXPORT_SYMBOL(flush_icache_range); 415 416 #if !defined(CONFIG_PPC_8xx) && !defined(CONFIG_PPC64) 417 /** 418 * flush_dcache_icache_phys() - Flush a page by it's physical address 419 * @physaddr: the physical address of the page 420 */ 421 static void flush_dcache_icache_phys(unsigned long physaddr) 422 { 423 unsigned long bytes = l1_dcache_bytes(); 424 unsigned long nb = PAGE_SIZE / bytes; 425 unsigned long addr = physaddr & PAGE_MASK; 426 unsigned long msr, msr0; 427 unsigned long loop1 = addr, loop2 = addr; 428 429 msr0 = mfmsr(); 430 msr = msr0 & ~MSR_DR; 431 /* 432 * This must remain as ASM to prevent potential memory accesses 433 * while the data MMU is disabled 434 */ 435 asm volatile( 436 " mtctr %2;\n" 437 " mtmsr %3;\n" 438 " isync;\n" 439 "0: dcbst 0, %0;\n" 440 " addi %0, %0, %4;\n" 441 " bdnz 0b;\n" 442 " sync;\n" 443 " mtctr %2;\n" 444 "1: icbi 0, %1;\n" 445 " addi %1, %1, %4;\n" 446 " bdnz 1b;\n" 447 " sync;\n" 448 " mtmsr %5;\n" 449 " isync;\n" 450 : "+&r" (loop1), "+&r" (loop2) 451 : "r" (nb), "r" (msr), "i" (bytes), "r" (msr0) 452 : "ctr", "memory"); 453 } 454 #endif // !defined(CONFIG_PPC_8xx) && !defined(CONFIG_PPC64) 455 456 /* 457 * This is called when a page has been modified by the kernel. 458 * It just marks the page as not i-cache clean. We do the i-cache 459 * flush later when the page is given to a user process, if necessary. 460 */ 461 void flush_dcache_page(struct page *page) 462 { 463 if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE)) 464 return; 465 /* avoid an atomic op if possible */ 466 if (test_bit(PG_arch_1, &page->flags)) 467 clear_bit(PG_arch_1, &page->flags); 468 } 469 EXPORT_SYMBOL(flush_dcache_page); 470 471 void flush_dcache_icache_page(struct page *page) 472 { 473 #ifdef CONFIG_HUGETLB_PAGE 474 if (PageCompound(page)) { 475 flush_dcache_icache_hugepage(page); 476 return; 477 } 478 #endif 479 #if defined(CONFIG_PPC_8xx) || defined(CONFIG_PPC64) 480 /* On 8xx there is no need to kmap since highmem is not supported */ 481 __flush_dcache_icache(page_address(page)); 482 #else 483 if (IS_ENABLED(CONFIG_BOOKE) || sizeof(phys_addr_t) > sizeof(void *)) { 484 void *start = kmap_atomic(page); 485 __flush_dcache_icache(start); 486 kunmap_atomic(start); 487 } else { 488 unsigned long addr = page_to_pfn(page) << PAGE_SHIFT; 489 490 if (flush_coherent_icache(addr)) 491 return; 492 flush_dcache_icache_phys(addr); 493 } 494 #endif 495 } 496 EXPORT_SYMBOL(flush_dcache_icache_page); 497 498 /** 499 * __flush_dcache_icache(): Flush a particular page from the data cache to RAM. 500 * Note: this is necessary because the instruction cache does *not* 501 * snoop from the data cache. 502 * 503 * @page: the address of the page to flush 504 */ 505 void __flush_dcache_icache(void *p) 506 { 507 unsigned long addr = (unsigned long)p; 508 509 if (flush_coherent_icache(addr)) 510 return; 511 512 clean_dcache_range(addr, addr + PAGE_SIZE); 513 514 /* 515 * We don't flush the icache on 44x. Those have a virtual icache and we 516 * don't have access to the virtual address here (it's not the page 517 * vaddr but where it's mapped in user space). The flushing of the 518 * icache on these is handled elsewhere, when a change in the address 519 * space occurs, before returning to user space. 520 */ 521 522 if (cpu_has_feature(MMU_FTR_TYPE_44x)) 523 return; 524 525 invalidate_icache_range(addr, addr + PAGE_SIZE); 526 } 527 528 void clear_user_page(void *page, unsigned long vaddr, struct page *pg) 529 { 530 clear_page(page); 531 532 /* 533 * We shouldn't have to do this, but some versions of glibc 534 * require it (ld.so assumes zero filled pages are icache clean) 535 * - Anton 536 */ 537 flush_dcache_page(pg); 538 } 539 EXPORT_SYMBOL(clear_user_page); 540 541 void copy_user_page(void *vto, void *vfrom, unsigned long vaddr, 542 struct page *pg) 543 { 544 copy_page(vto, vfrom); 545 546 /* 547 * We should be able to use the following optimisation, however 548 * there are two problems. 549 * Firstly a bug in some versions of binutils meant PLT sections 550 * were not marked executable. 551 * Secondly the first word in the GOT section is blrl, used 552 * to establish the GOT address. Until recently the GOT was 553 * not marked executable. 554 * - Anton 555 */ 556 #if 0 557 if (!vma->vm_file && ((vma->vm_flags & VM_EXEC) == 0)) 558 return; 559 #endif 560 561 flush_dcache_page(pg); 562 } 563 564 void flush_icache_user_range(struct vm_area_struct *vma, struct page *page, 565 unsigned long addr, int len) 566 { 567 unsigned long maddr; 568 569 maddr = (unsigned long) kmap(page) + (addr & ~PAGE_MASK); 570 flush_icache_range(maddr, maddr + len); 571 kunmap(page); 572 } 573 EXPORT_SYMBOL(flush_icache_user_range); 574 575 /* 576 * System memory should not be in /proc/iomem but various tools expect it 577 * (eg kdump). 578 */ 579 static int __init add_system_ram_resources(void) 580 { 581 struct memblock_region *reg; 582 583 for_each_memblock(memory, reg) { 584 struct resource *res; 585 unsigned long base = reg->base; 586 unsigned long size = reg->size; 587 588 res = kzalloc(sizeof(struct resource), GFP_KERNEL); 589 WARN_ON(!res); 590 591 if (res) { 592 res->name = "System RAM"; 593 res->start = base; 594 res->end = base + size - 1; 595 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY; 596 WARN_ON(request_resource(&iomem_resource, res) < 0); 597 } 598 } 599 600 return 0; 601 } 602 subsys_initcall(add_system_ram_resources); 603 604 #ifdef CONFIG_STRICT_DEVMEM 605 /* 606 * devmem_is_allowed(): check to see if /dev/mem access to a certain address 607 * is valid. The argument is a physical page number. 608 * 609 * Access has to be given to non-kernel-ram areas as well, these contain the 610 * PCI mmio resources as well as potential bios/acpi data regions. 611 */ 612 int devmem_is_allowed(unsigned long pfn) 613 { 614 if (page_is_rtas_user_buf(pfn)) 615 return 1; 616 if (iomem_is_exclusive(PFN_PHYS(pfn))) 617 return 0; 618 if (!page_is_ram(pfn)) 619 return 1; 620 return 0; 621 } 622 #endif /* CONFIG_STRICT_DEVMEM */ 623 624 /* 625 * This is defined in kernel/resource.c but only powerpc needs to export it, for 626 * the EHEA driver. Drop this when drivers/net/ethernet/ibm/ehea is removed. 627 */ 628 EXPORT_SYMBOL_GPL(walk_system_ram_range); 629