1 /* 2 * This program is free software; you can redistribute it and/or modify 3 * it under the terms of the GNU General Public License, version 2, as 4 * published by the Free Software Foundation. 5 * 6 * This program is distributed in the hope that it will be useful, 7 * but WITHOUT ANY WARRANTY; without even the implied warranty of 8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 9 * GNU General Public License for more details. 10 * 11 * You should have received a copy of the GNU General Public License 12 * along with this program; if not, write to the Free Software 13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA. 14 * 15 * Copyright IBM Corp. 2007 16 * Copyright 2010-2011 Freescale Semiconductor, Inc. 17 * 18 * Authors: Hollis Blanchard <hollisb@us.ibm.com> 19 * Christian Ehrhardt <ehrhardt@linux.vnet.ibm.com> 20 * Scott Wood <scottwood@freescale.com> 21 * Varun Sethi <varun.sethi@freescale.com> 22 */ 23 24 #include <linux/errno.h> 25 #include <linux/err.h> 26 #include <linux/kvm_host.h> 27 #include <linux/gfp.h> 28 #include <linux/module.h> 29 #include <linux/vmalloc.h> 30 #include <linux/fs.h> 31 32 #include <asm/cputable.h> 33 #include <linux/uaccess.h> 34 #include <asm/kvm_ppc.h> 35 #include <asm/cacheflush.h> 36 #include <asm/dbell.h> 37 #include <asm/hw_irq.h> 38 #include <asm/irq.h> 39 #include <asm/time.h> 40 41 #include "timing.h" 42 #include "booke.h" 43 44 #define CREATE_TRACE_POINTS 45 #include "trace_booke.h" 46 47 unsigned long kvmppc_booke_handlers; 48 49 #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM 50 #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU 51 52 struct kvm_stats_debugfs_item debugfs_entries[] = { 53 { "mmio", VCPU_STAT(mmio_exits) }, 54 { "sig", VCPU_STAT(signal_exits) }, 55 { "itlb_r", VCPU_STAT(itlb_real_miss_exits) }, 56 { "itlb_v", VCPU_STAT(itlb_virt_miss_exits) }, 57 { "dtlb_r", VCPU_STAT(dtlb_real_miss_exits) }, 58 { "dtlb_v", VCPU_STAT(dtlb_virt_miss_exits) }, 59 { "sysc", VCPU_STAT(syscall_exits) }, 60 { "isi", VCPU_STAT(isi_exits) }, 61 { "dsi", VCPU_STAT(dsi_exits) }, 62 { "inst_emu", VCPU_STAT(emulated_inst_exits) }, 63 { "dec", VCPU_STAT(dec_exits) }, 64 { "ext_intr", VCPU_STAT(ext_intr_exits) }, 65 { "halt_successful_poll", VCPU_STAT(halt_successful_poll) }, 66 { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) }, 67 { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) }, 68 { "halt_wakeup", VCPU_STAT(halt_wakeup) }, 69 { "doorbell", VCPU_STAT(dbell_exits) }, 70 { "guest doorbell", VCPU_STAT(gdbell_exits) }, 71 { "remote_tlb_flush", VM_STAT(remote_tlb_flush) }, 72 { NULL } 73 }; 74 75 /* TODO: use vcpu_printf() */ 76 void kvmppc_dump_vcpu(struct kvm_vcpu *vcpu) 77 { 78 int i; 79 80 printk("pc: %08lx msr: %08llx\n", vcpu->arch.pc, vcpu->arch.shared->msr); 81 printk("lr: %08lx ctr: %08lx\n", vcpu->arch.lr, vcpu->arch.ctr); 82 printk("srr0: %08llx srr1: %08llx\n", vcpu->arch.shared->srr0, 83 vcpu->arch.shared->srr1); 84 85 printk("exceptions: %08lx\n", vcpu->arch.pending_exceptions); 86 87 for (i = 0; i < 32; i += 4) { 88 printk("gpr%02d: %08lx %08lx %08lx %08lx\n", i, 89 kvmppc_get_gpr(vcpu, i), 90 kvmppc_get_gpr(vcpu, i+1), 91 kvmppc_get_gpr(vcpu, i+2), 92 kvmppc_get_gpr(vcpu, i+3)); 93 } 94 } 95 96 #ifdef CONFIG_SPE 97 void kvmppc_vcpu_disable_spe(struct kvm_vcpu *vcpu) 98 { 99 preempt_disable(); 100 enable_kernel_spe(); 101 kvmppc_save_guest_spe(vcpu); 102 disable_kernel_spe(); 103 vcpu->arch.shadow_msr &= ~MSR_SPE; 104 preempt_enable(); 105 } 106 107 static void kvmppc_vcpu_enable_spe(struct kvm_vcpu *vcpu) 108 { 109 preempt_disable(); 110 enable_kernel_spe(); 111 kvmppc_load_guest_spe(vcpu); 112 disable_kernel_spe(); 113 vcpu->arch.shadow_msr |= MSR_SPE; 114 preempt_enable(); 115 } 116 117 static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 118 { 119 if (vcpu->arch.shared->msr & MSR_SPE) { 120 if (!(vcpu->arch.shadow_msr & MSR_SPE)) 121 kvmppc_vcpu_enable_spe(vcpu); 122 } else if (vcpu->arch.shadow_msr & MSR_SPE) { 123 kvmppc_vcpu_disable_spe(vcpu); 124 } 125 } 126 #else 127 static void kvmppc_vcpu_sync_spe(struct kvm_vcpu *vcpu) 128 { 129 } 130 #endif 131 132 /* 133 * Load up guest vcpu FP state if it's needed. 134 * It also set the MSR_FP in thread so that host know 135 * we're holding FPU, and then host can help to save 136 * guest vcpu FP state if other threads require to use FPU. 137 * This simulates an FP unavailable fault. 138 * 139 * It requires to be called with preemption disabled. 140 */ 141 static inline void kvmppc_load_guest_fp(struct kvm_vcpu *vcpu) 142 { 143 #ifdef CONFIG_PPC_FPU 144 if (!(current->thread.regs->msr & MSR_FP)) { 145 enable_kernel_fp(); 146 load_fp_state(&vcpu->arch.fp); 147 disable_kernel_fp(); 148 current->thread.fp_save_area = &vcpu->arch.fp; 149 current->thread.regs->msr |= MSR_FP; 150 } 151 #endif 152 } 153 154 /* 155 * Save guest vcpu FP state into thread. 156 * It requires to be called with preemption disabled. 157 */ 158 static inline void kvmppc_save_guest_fp(struct kvm_vcpu *vcpu) 159 { 160 #ifdef CONFIG_PPC_FPU 161 if (current->thread.regs->msr & MSR_FP) 162 giveup_fpu(current); 163 current->thread.fp_save_area = NULL; 164 #endif 165 } 166 167 static void kvmppc_vcpu_sync_fpu(struct kvm_vcpu *vcpu) 168 { 169 #if defined(CONFIG_PPC_FPU) && !defined(CONFIG_KVM_BOOKE_HV) 170 /* We always treat the FP bit as enabled from the host 171 perspective, so only need to adjust the shadow MSR */ 172 vcpu->arch.shadow_msr &= ~MSR_FP; 173 vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_FP; 174 #endif 175 } 176 177 /* 178 * Simulate AltiVec unavailable fault to load guest state 179 * from thread to AltiVec unit. 180 * It requires to be called with preemption disabled. 181 */ 182 static inline void kvmppc_load_guest_altivec(struct kvm_vcpu *vcpu) 183 { 184 #ifdef CONFIG_ALTIVEC 185 if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 186 if (!(current->thread.regs->msr & MSR_VEC)) { 187 enable_kernel_altivec(); 188 load_vr_state(&vcpu->arch.vr); 189 disable_kernel_altivec(); 190 current->thread.vr_save_area = &vcpu->arch.vr; 191 current->thread.regs->msr |= MSR_VEC; 192 } 193 } 194 #endif 195 } 196 197 /* 198 * Save guest vcpu AltiVec state into thread. 199 * It requires to be called with preemption disabled. 200 */ 201 static inline void kvmppc_save_guest_altivec(struct kvm_vcpu *vcpu) 202 { 203 #ifdef CONFIG_ALTIVEC 204 if (cpu_has_feature(CPU_FTR_ALTIVEC)) { 205 if (current->thread.regs->msr & MSR_VEC) 206 giveup_altivec(current); 207 current->thread.vr_save_area = NULL; 208 } 209 #endif 210 } 211 212 static void kvmppc_vcpu_sync_debug(struct kvm_vcpu *vcpu) 213 { 214 /* Synchronize guest's desire to get debug interrupts into shadow MSR */ 215 #ifndef CONFIG_KVM_BOOKE_HV 216 vcpu->arch.shadow_msr &= ~MSR_DE; 217 vcpu->arch.shadow_msr |= vcpu->arch.shared->msr & MSR_DE; 218 #endif 219 220 /* Force enable debug interrupts when user space wants to debug */ 221 if (vcpu->guest_debug) { 222 #ifdef CONFIG_KVM_BOOKE_HV 223 /* 224 * Since there is no shadow MSR, sync MSR_DE into the guest 225 * visible MSR. 226 */ 227 vcpu->arch.shared->msr |= MSR_DE; 228 #else 229 vcpu->arch.shadow_msr |= MSR_DE; 230 vcpu->arch.shared->msr &= ~MSR_DE; 231 #endif 232 } 233 } 234 235 /* 236 * Helper function for "full" MSR writes. No need to call this if only 237 * EE/CE/ME/DE/RI are changing. 238 */ 239 void kvmppc_set_msr(struct kvm_vcpu *vcpu, u32 new_msr) 240 { 241 u32 old_msr = vcpu->arch.shared->msr; 242 243 #ifdef CONFIG_KVM_BOOKE_HV 244 new_msr |= MSR_GS; 245 #endif 246 247 vcpu->arch.shared->msr = new_msr; 248 249 kvmppc_mmu_msr_notify(vcpu, old_msr); 250 kvmppc_vcpu_sync_spe(vcpu); 251 kvmppc_vcpu_sync_fpu(vcpu); 252 kvmppc_vcpu_sync_debug(vcpu); 253 } 254 255 static void kvmppc_booke_queue_irqprio(struct kvm_vcpu *vcpu, 256 unsigned int priority) 257 { 258 trace_kvm_booke_queue_irqprio(vcpu, priority); 259 set_bit(priority, &vcpu->arch.pending_exceptions); 260 } 261 262 void kvmppc_core_queue_dtlb_miss(struct kvm_vcpu *vcpu, 263 ulong dear_flags, ulong esr_flags) 264 { 265 vcpu->arch.queued_dear = dear_flags; 266 vcpu->arch.queued_esr = esr_flags; 267 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DTLB_MISS); 268 } 269 270 void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, 271 ulong dear_flags, ulong esr_flags) 272 { 273 vcpu->arch.queued_dear = dear_flags; 274 vcpu->arch.queued_esr = esr_flags; 275 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DATA_STORAGE); 276 } 277 278 void kvmppc_core_queue_itlb_miss(struct kvm_vcpu *vcpu) 279 { 280 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 281 } 282 283 void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong esr_flags) 284 { 285 vcpu->arch.queued_esr = esr_flags; 286 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_INST_STORAGE); 287 } 288 289 static void kvmppc_core_queue_alignment(struct kvm_vcpu *vcpu, ulong dear_flags, 290 ulong esr_flags) 291 { 292 vcpu->arch.queued_dear = dear_flags; 293 vcpu->arch.queued_esr = esr_flags; 294 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALIGNMENT); 295 } 296 297 void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong esr_flags) 298 { 299 vcpu->arch.queued_esr = esr_flags; 300 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_PROGRAM); 301 } 302 303 void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu) 304 { 305 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 306 } 307 308 void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu) 309 { 310 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DECREMENTER); 311 } 312 313 int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu) 314 { 315 return test_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 316 } 317 318 void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu) 319 { 320 clear_bit(BOOKE_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions); 321 } 322 323 void kvmppc_core_queue_external(struct kvm_vcpu *vcpu, 324 struct kvm_interrupt *irq) 325 { 326 unsigned int prio = BOOKE_IRQPRIO_EXTERNAL; 327 328 if (irq->irq == KVM_INTERRUPT_SET_LEVEL) 329 prio = BOOKE_IRQPRIO_EXTERNAL_LEVEL; 330 331 kvmppc_booke_queue_irqprio(vcpu, prio); 332 } 333 334 void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu) 335 { 336 clear_bit(BOOKE_IRQPRIO_EXTERNAL, &vcpu->arch.pending_exceptions); 337 clear_bit(BOOKE_IRQPRIO_EXTERNAL_LEVEL, &vcpu->arch.pending_exceptions); 338 } 339 340 static void kvmppc_core_queue_watchdog(struct kvm_vcpu *vcpu) 341 { 342 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_WATCHDOG); 343 } 344 345 static void kvmppc_core_dequeue_watchdog(struct kvm_vcpu *vcpu) 346 { 347 clear_bit(BOOKE_IRQPRIO_WATCHDOG, &vcpu->arch.pending_exceptions); 348 } 349 350 void kvmppc_core_queue_debug(struct kvm_vcpu *vcpu) 351 { 352 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_DEBUG); 353 } 354 355 void kvmppc_core_dequeue_debug(struct kvm_vcpu *vcpu) 356 { 357 clear_bit(BOOKE_IRQPRIO_DEBUG, &vcpu->arch.pending_exceptions); 358 } 359 360 static void set_guest_srr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 361 { 362 kvmppc_set_srr0(vcpu, srr0); 363 kvmppc_set_srr1(vcpu, srr1); 364 } 365 366 static void set_guest_csrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 367 { 368 vcpu->arch.csrr0 = srr0; 369 vcpu->arch.csrr1 = srr1; 370 } 371 372 static void set_guest_dsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 373 { 374 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) { 375 vcpu->arch.dsrr0 = srr0; 376 vcpu->arch.dsrr1 = srr1; 377 } else { 378 set_guest_csrr(vcpu, srr0, srr1); 379 } 380 } 381 382 static void set_guest_mcsrr(struct kvm_vcpu *vcpu, unsigned long srr0, u32 srr1) 383 { 384 vcpu->arch.mcsrr0 = srr0; 385 vcpu->arch.mcsrr1 = srr1; 386 } 387 388 /* Deliver the interrupt of the corresponding priority, if possible. */ 389 static int kvmppc_booke_irqprio_deliver(struct kvm_vcpu *vcpu, 390 unsigned int priority) 391 { 392 int allowed = 0; 393 ulong msr_mask = 0; 394 bool update_esr = false, update_dear = false, update_epr = false; 395 ulong crit_raw = vcpu->arch.shared->critical; 396 ulong crit_r1 = kvmppc_get_gpr(vcpu, 1); 397 bool crit; 398 bool keep_irq = false; 399 enum int_class int_class; 400 ulong new_msr = vcpu->arch.shared->msr; 401 402 /* Truncate crit indicators in 32 bit mode */ 403 if (!(vcpu->arch.shared->msr & MSR_SF)) { 404 crit_raw &= 0xffffffff; 405 crit_r1 &= 0xffffffff; 406 } 407 408 /* Critical section when crit == r1 */ 409 crit = (crit_raw == crit_r1); 410 /* ... and we're in supervisor mode */ 411 crit = crit && !(vcpu->arch.shared->msr & MSR_PR); 412 413 if (priority == BOOKE_IRQPRIO_EXTERNAL_LEVEL) { 414 priority = BOOKE_IRQPRIO_EXTERNAL; 415 keep_irq = true; 416 } 417 418 if ((priority == BOOKE_IRQPRIO_EXTERNAL) && vcpu->arch.epr_flags) 419 update_epr = true; 420 421 switch (priority) { 422 case BOOKE_IRQPRIO_DTLB_MISS: 423 case BOOKE_IRQPRIO_DATA_STORAGE: 424 case BOOKE_IRQPRIO_ALIGNMENT: 425 update_dear = true; 426 /* fall through */ 427 case BOOKE_IRQPRIO_INST_STORAGE: 428 case BOOKE_IRQPRIO_PROGRAM: 429 update_esr = true; 430 /* fall through */ 431 case BOOKE_IRQPRIO_ITLB_MISS: 432 case BOOKE_IRQPRIO_SYSCALL: 433 case BOOKE_IRQPRIO_FP_UNAVAIL: 434 #ifdef CONFIG_SPE_POSSIBLE 435 case BOOKE_IRQPRIO_SPE_UNAVAIL: 436 case BOOKE_IRQPRIO_SPE_FP_DATA: 437 case BOOKE_IRQPRIO_SPE_FP_ROUND: 438 #endif 439 #ifdef CONFIG_ALTIVEC 440 case BOOKE_IRQPRIO_ALTIVEC_UNAVAIL: 441 case BOOKE_IRQPRIO_ALTIVEC_ASSIST: 442 #endif 443 case BOOKE_IRQPRIO_AP_UNAVAIL: 444 allowed = 1; 445 msr_mask = MSR_CE | MSR_ME | MSR_DE; 446 int_class = INT_CLASS_NONCRIT; 447 break; 448 case BOOKE_IRQPRIO_WATCHDOG: 449 case BOOKE_IRQPRIO_CRITICAL: 450 case BOOKE_IRQPRIO_DBELL_CRIT: 451 allowed = vcpu->arch.shared->msr & MSR_CE; 452 allowed = allowed && !crit; 453 msr_mask = MSR_ME; 454 int_class = INT_CLASS_CRIT; 455 break; 456 case BOOKE_IRQPRIO_MACHINE_CHECK: 457 allowed = vcpu->arch.shared->msr & MSR_ME; 458 allowed = allowed && !crit; 459 int_class = INT_CLASS_MC; 460 break; 461 case BOOKE_IRQPRIO_DECREMENTER: 462 case BOOKE_IRQPRIO_FIT: 463 keep_irq = true; 464 /* fall through */ 465 case BOOKE_IRQPRIO_EXTERNAL: 466 case BOOKE_IRQPRIO_DBELL: 467 allowed = vcpu->arch.shared->msr & MSR_EE; 468 allowed = allowed && !crit; 469 msr_mask = MSR_CE | MSR_ME | MSR_DE; 470 int_class = INT_CLASS_NONCRIT; 471 break; 472 case BOOKE_IRQPRIO_DEBUG: 473 allowed = vcpu->arch.shared->msr & MSR_DE; 474 allowed = allowed && !crit; 475 msr_mask = MSR_ME; 476 if (cpu_has_feature(CPU_FTR_DEBUG_LVL_EXC)) 477 int_class = INT_CLASS_DBG; 478 else 479 int_class = INT_CLASS_CRIT; 480 481 break; 482 } 483 484 if (allowed) { 485 switch (int_class) { 486 case INT_CLASS_NONCRIT: 487 set_guest_srr(vcpu, vcpu->arch.pc, 488 vcpu->arch.shared->msr); 489 break; 490 case INT_CLASS_CRIT: 491 set_guest_csrr(vcpu, vcpu->arch.pc, 492 vcpu->arch.shared->msr); 493 break; 494 case INT_CLASS_DBG: 495 set_guest_dsrr(vcpu, vcpu->arch.pc, 496 vcpu->arch.shared->msr); 497 break; 498 case INT_CLASS_MC: 499 set_guest_mcsrr(vcpu, vcpu->arch.pc, 500 vcpu->arch.shared->msr); 501 break; 502 } 503 504 vcpu->arch.pc = vcpu->arch.ivpr | vcpu->arch.ivor[priority]; 505 if (update_esr == true) 506 kvmppc_set_esr(vcpu, vcpu->arch.queued_esr); 507 if (update_dear == true) 508 kvmppc_set_dar(vcpu, vcpu->arch.queued_dear); 509 if (update_epr == true) { 510 if (vcpu->arch.epr_flags & KVMPPC_EPR_USER) 511 kvm_make_request(KVM_REQ_EPR_EXIT, vcpu); 512 else if (vcpu->arch.epr_flags & KVMPPC_EPR_KERNEL) { 513 BUG_ON(vcpu->arch.irq_type != KVMPPC_IRQ_MPIC); 514 kvmppc_mpic_set_epr(vcpu); 515 } 516 } 517 518 new_msr &= msr_mask; 519 #if defined(CONFIG_64BIT) 520 if (vcpu->arch.epcr & SPRN_EPCR_ICM) 521 new_msr |= MSR_CM; 522 #endif 523 kvmppc_set_msr(vcpu, new_msr); 524 525 if (!keep_irq) 526 clear_bit(priority, &vcpu->arch.pending_exceptions); 527 } 528 529 #ifdef CONFIG_KVM_BOOKE_HV 530 /* 531 * If an interrupt is pending but masked, raise a guest doorbell 532 * so that we are notified when the guest enables the relevant 533 * MSR bit. 534 */ 535 if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_EE) 536 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_NONCRIT); 537 if (vcpu->arch.pending_exceptions & BOOKE_IRQMASK_CE) 538 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_CRIT); 539 if (vcpu->arch.pending_exceptions & BOOKE_IRQPRIO_MACHINE_CHECK) 540 kvmppc_set_pending_interrupt(vcpu, INT_CLASS_MC); 541 #endif 542 543 return allowed; 544 } 545 546 /* 547 * Return the number of jiffies until the next timeout. If the timeout is 548 * longer than the NEXT_TIMER_MAX_DELTA, then return NEXT_TIMER_MAX_DELTA 549 * because the larger value can break the timer APIs. 550 */ 551 static unsigned long watchdog_next_timeout(struct kvm_vcpu *vcpu) 552 { 553 u64 tb, wdt_tb, wdt_ticks = 0; 554 u64 nr_jiffies = 0; 555 u32 period = TCR_GET_WP(vcpu->arch.tcr); 556 557 wdt_tb = 1ULL << (63 - period); 558 tb = get_tb(); 559 /* 560 * The watchdog timeout will hapeen when TB bit corresponding 561 * to watchdog will toggle from 0 to 1. 562 */ 563 if (tb & wdt_tb) 564 wdt_ticks = wdt_tb; 565 566 wdt_ticks += wdt_tb - (tb & (wdt_tb - 1)); 567 568 /* Convert timebase ticks to jiffies */ 569 nr_jiffies = wdt_ticks; 570 571 if (do_div(nr_jiffies, tb_ticks_per_jiffy)) 572 nr_jiffies++; 573 574 return min_t(unsigned long long, nr_jiffies, NEXT_TIMER_MAX_DELTA); 575 } 576 577 static void arm_next_watchdog(struct kvm_vcpu *vcpu) 578 { 579 unsigned long nr_jiffies; 580 unsigned long flags; 581 582 /* 583 * If TSR_ENW and TSR_WIS are not set then no need to exit to 584 * userspace, so clear the KVM_REQ_WATCHDOG request. 585 */ 586 if ((vcpu->arch.tsr & (TSR_ENW | TSR_WIS)) != (TSR_ENW | TSR_WIS)) 587 kvm_clear_request(KVM_REQ_WATCHDOG, vcpu); 588 589 spin_lock_irqsave(&vcpu->arch.wdt_lock, flags); 590 nr_jiffies = watchdog_next_timeout(vcpu); 591 /* 592 * If the number of jiffies of watchdog timer >= NEXT_TIMER_MAX_DELTA 593 * then do not run the watchdog timer as this can break timer APIs. 594 */ 595 if (nr_jiffies < NEXT_TIMER_MAX_DELTA) 596 mod_timer(&vcpu->arch.wdt_timer, jiffies + nr_jiffies); 597 else 598 del_timer(&vcpu->arch.wdt_timer); 599 spin_unlock_irqrestore(&vcpu->arch.wdt_lock, flags); 600 } 601 602 void kvmppc_watchdog_func(struct timer_list *t) 603 { 604 struct kvm_vcpu *vcpu = from_timer(vcpu, t, arch.wdt_timer); 605 u32 tsr, new_tsr; 606 int final; 607 608 do { 609 new_tsr = tsr = vcpu->arch.tsr; 610 final = 0; 611 612 /* Time out event */ 613 if (tsr & TSR_ENW) { 614 if (tsr & TSR_WIS) 615 final = 1; 616 else 617 new_tsr = tsr | TSR_WIS; 618 } else { 619 new_tsr = tsr | TSR_ENW; 620 } 621 } while (cmpxchg(&vcpu->arch.tsr, tsr, new_tsr) != tsr); 622 623 if (new_tsr & TSR_WIS) { 624 smp_wmb(); 625 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 626 kvm_vcpu_kick(vcpu); 627 } 628 629 /* 630 * If this is final watchdog expiry and some action is required 631 * then exit to userspace. 632 */ 633 if (final && (vcpu->arch.tcr & TCR_WRC_MASK) && 634 vcpu->arch.watchdog_enabled) { 635 smp_wmb(); 636 kvm_make_request(KVM_REQ_WATCHDOG, vcpu); 637 kvm_vcpu_kick(vcpu); 638 } 639 640 /* 641 * Stop running the watchdog timer after final expiration to 642 * prevent the host from being flooded with timers if the 643 * guest sets a short period. 644 * Timers will resume when TSR/TCR is updated next time. 645 */ 646 if (!final) 647 arm_next_watchdog(vcpu); 648 } 649 650 static void update_timer_ints(struct kvm_vcpu *vcpu) 651 { 652 if ((vcpu->arch.tcr & TCR_DIE) && (vcpu->arch.tsr & TSR_DIS)) 653 kvmppc_core_queue_dec(vcpu); 654 else 655 kvmppc_core_dequeue_dec(vcpu); 656 657 if ((vcpu->arch.tcr & TCR_WIE) && (vcpu->arch.tsr & TSR_WIS)) 658 kvmppc_core_queue_watchdog(vcpu); 659 else 660 kvmppc_core_dequeue_watchdog(vcpu); 661 } 662 663 static void kvmppc_core_check_exceptions(struct kvm_vcpu *vcpu) 664 { 665 unsigned long *pending = &vcpu->arch.pending_exceptions; 666 unsigned int priority; 667 668 priority = __ffs(*pending); 669 while (priority < BOOKE_IRQPRIO_MAX) { 670 if (kvmppc_booke_irqprio_deliver(vcpu, priority)) 671 break; 672 673 priority = find_next_bit(pending, 674 BITS_PER_BYTE * sizeof(*pending), 675 priority + 1); 676 } 677 678 /* Tell the guest about our interrupt status */ 679 vcpu->arch.shared->int_pending = !!*pending; 680 } 681 682 /* Check pending exceptions and deliver one, if possible. */ 683 int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu) 684 { 685 int r = 0; 686 WARN_ON_ONCE(!irqs_disabled()); 687 688 kvmppc_core_check_exceptions(vcpu); 689 690 if (kvm_request_pending(vcpu)) { 691 /* Exception delivery raised request; start over */ 692 return 1; 693 } 694 695 if (vcpu->arch.shared->msr & MSR_WE) { 696 local_irq_enable(); 697 kvm_vcpu_block(vcpu); 698 kvm_clear_request(KVM_REQ_UNHALT, vcpu); 699 hard_irq_disable(); 700 701 kvmppc_set_exit_type(vcpu, EMULATED_MTMSRWE_EXITS); 702 r = 1; 703 }; 704 705 return r; 706 } 707 708 int kvmppc_core_check_requests(struct kvm_vcpu *vcpu) 709 { 710 int r = 1; /* Indicate we want to get back into the guest */ 711 712 if (kvm_check_request(KVM_REQ_PENDING_TIMER, vcpu)) 713 update_timer_ints(vcpu); 714 #if defined(CONFIG_KVM_E500V2) || defined(CONFIG_KVM_E500MC) 715 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu)) 716 kvmppc_core_flush_tlb(vcpu); 717 #endif 718 719 if (kvm_check_request(KVM_REQ_WATCHDOG, vcpu)) { 720 vcpu->run->exit_reason = KVM_EXIT_WATCHDOG; 721 r = 0; 722 } 723 724 if (kvm_check_request(KVM_REQ_EPR_EXIT, vcpu)) { 725 vcpu->run->epr.epr = 0; 726 vcpu->arch.epr_needed = true; 727 vcpu->run->exit_reason = KVM_EXIT_EPR; 728 r = 0; 729 } 730 731 return r; 732 } 733 734 int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu) 735 { 736 int ret, s; 737 struct debug_reg debug; 738 739 if (!vcpu->arch.sane) { 740 kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR; 741 return -EINVAL; 742 } 743 744 s = kvmppc_prepare_to_enter(vcpu); 745 if (s <= 0) { 746 ret = s; 747 goto out; 748 } 749 /* interrupts now hard-disabled */ 750 751 #ifdef CONFIG_PPC_FPU 752 /* Save userspace FPU state in stack */ 753 enable_kernel_fp(); 754 755 /* 756 * Since we can't trap on MSR_FP in GS-mode, we consider the guest 757 * as always using the FPU. 758 */ 759 kvmppc_load_guest_fp(vcpu); 760 #endif 761 762 #ifdef CONFIG_ALTIVEC 763 /* Save userspace AltiVec state in stack */ 764 if (cpu_has_feature(CPU_FTR_ALTIVEC)) 765 enable_kernel_altivec(); 766 /* 767 * Since we can't trap on MSR_VEC in GS-mode, we consider the guest 768 * as always using the AltiVec. 769 */ 770 kvmppc_load_guest_altivec(vcpu); 771 #endif 772 773 /* Switch to guest debug context */ 774 debug = vcpu->arch.dbg_reg; 775 switch_booke_debug_regs(&debug); 776 debug = current->thread.debug; 777 current->thread.debug = vcpu->arch.dbg_reg; 778 779 vcpu->arch.pgdir = current->mm->pgd; 780 kvmppc_fix_ee_before_entry(); 781 782 ret = __kvmppc_vcpu_run(kvm_run, vcpu); 783 784 /* No need for guest_exit. It's done in handle_exit. 785 We also get here with interrupts enabled. */ 786 787 /* Switch back to user space debug context */ 788 switch_booke_debug_regs(&debug); 789 current->thread.debug = debug; 790 791 #ifdef CONFIG_PPC_FPU 792 kvmppc_save_guest_fp(vcpu); 793 #endif 794 795 #ifdef CONFIG_ALTIVEC 796 kvmppc_save_guest_altivec(vcpu); 797 #endif 798 799 out: 800 vcpu->mode = OUTSIDE_GUEST_MODE; 801 return ret; 802 } 803 804 static int emulation_exit(struct kvm_run *run, struct kvm_vcpu *vcpu) 805 { 806 enum emulation_result er; 807 808 er = kvmppc_emulate_instruction(run, vcpu); 809 switch (er) { 810 case EMULATE_DONE: 811 /* don't overwrite subtypes, just account kvm_stats */ 812 kvmppc_account_exit_stat(vcpu, EMULATED_INST_EXITS); 813 /* Future optimization: only reload non-volatiles if 814 * they were actually modified by emulation. */ 815 return RESUME_GUEST_NV; 816 817 case EMULATE_AGAIN: 818 return RESUME_GUEST; 819 820 case EMULATE_FAIL: 821 printk(KERN_CRIT "%s: emulation at %lx failed (%08x)\n", 822 __func__, vcpu->arch.pc, vcpu->arch.last_inst); 823 /* For debugging, encode the failing instruction and 824 * report it to userspace. */ 825 run->hw.hardware_exit_reason = ~0ULL << 32; 826 run->hw.hardware_exit_reason |= vcpu->arch.last_inst; 827 kvmppc_core_queue_program(vcpu, ESR_PIL); 828 return RESUME_HOST; 829 830 case EMULATE_EXIT_USER: 831 return RESUME_HOST; 832 833 default: 834 BUG(); 835 } 836 } 837 838 static int kvmppc_handle_debug(struct kvm_run *run, struct kvm_vcpu *vcpu) 839 { 840 struct debug_reg *dbg_reg = &(vcpu->arch.dbg_reg); 841 u32 dbsr = vcpu->arch.dbsr; 842 843 if (vcpu->guest_debug == 0) { 844 /* 845 * Debug resources belong to Guest. 846 * Imprecise debug event is not injected 847 */ 848 if (dbsr & DBSR_IDE) { 849 dbsr &= ~DBSR_IDE; 850 if (!dbsr) 851 return RESUME_GUEST; 852 } 853 854 if (dbsr && (vcpu->arch.shared->msr & MSR_DE) && 855 (vcpu->arch.dbg_reg.dbcr0 & DBCR0_IDM)) 856 kvmppc_core_queue_debug(vcpu); 857 858 /* Inject a program interrupt if trap debug is not allowed */ 859 if ((dbsr & DBSR_TIE) && !(vcpu->arch.shared->msr & MSR_DE)) 860 kvmppc_core_queue_program(vcpu, ESR_PTR); 861 862 return RESUME_GUEST; 863 } 864 865 /* 866 * Debug resource owned by userspace. 867 * Clear guest dbsr (vcpu->arch.dbsr) 868 */ 869 vcpu->arch.dbsr = 0; 870 run->debug.arch.status = 0; 871 run->debug.arch.address = vcpu->arch.pc; 872 873 if (dbsr & (DBSR_IAC1 | DBSR_IAC2 | DBSR_IAC3 | DBSR_IAC4)) { 874 run->debug.arch.status |= KVMPPC_DEBUG_BREAKPOINT; 875 } else { 876 if (dbsr & (DBSR_DAC1W | DBSR_DAC2W)) 877 run->debug.arch.status |= KVMPPC_DEBUG_WATCH_WRITE; 878 else if (dbsr & (DBSR_DAC1R | DBSR_DAC2R)) 879 run->debug.arch.status |= KVMPPC_DEBUG_WATCH_READ; 880 if (dbsr & (DBSR_DAC1R | DBSR_DAC1W)) 881 run->debug.arch.address = dbg_reg->dac1; 882 else if (dbsr & (DBSR_DAC2R | DBSR_DAC2W)) 883 run->debug.arch.address = dbg_reg->dac2; 884 } 885 886 return RESUME_HOST; 887 } 888 889 static void kvmppc_fill_pt_regs(struct pt_regs *regs) 890 { 891 ulong r1, ip, msr, lr; 892 893 asm("mr %0, 1" : "=r"(r1)); 894 asm("mflr %0" : "=r"(lr)); 895 asm("mfmsr %0" : "=r"(msr)); 896 asm("bl 1f; 1: mflr %0" : "=r"(ip)); 897 898 memset(regs, 0, sizeof(*regs)); 899 regs->gpr[1] = r1; 900 regs->nip = ip; 901 regs->msr = msr; 902 regs->link = lr; 903 } 904 905 /* 906 * For interrupts needed to be handled by host interrupt handlers, 907 * corresponding host handler are called from here in similar way 908 * (but not exact) as they are called from low level handler 909 * (such as from arch/powerpc/kernel/head_fsl_booke.S). 910 */ 911 static void kvmppc_restart_interrupt(struct kvm_vcpu *vcpu, 912 unsigned int exit_nr) 913 { 914 struct pt_regs regs; 915 916 switch (exit_nr) { 917 case BOOKE_INTERRUPT_EXTERNAL: 918 kvmppc_fill_pt_regs(®s); 919 do_IRQ(®s); 920 break; 921 case BOOKE_INTERRUPT_DECREMENTER: 922 kvmppc_fill_pt_regs(®s); 923 timer_interrupt(®s); 924 break; 925 #if defined(CONFIG_PPC_DOORBELL) 926 case BOOKE_INTERRUPT_DOORBELL: 927 kvmppc_fill_pt_regs(®s); 928 doorbell_exception(®s); 929 break; 930 #endif 931 case BOOKE_INTERRUPT_MACHINE_CHECK: 932 /* FIXME */ 933 break; 934 case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 935 kvmppc_fill_pt_regs(®s); 936 performance_monitor_exception(®s); 937 break; 938 case BOOKE_INTERRUPT_WATCHDOG: 939 kvmppc_fill_pt_regs(®s); 940 #ifdef CONFIG_BOOKE_WDT 941 WatchdogException(®s); 942 #else 943 unknown_exception(®s); 944 #endif 945 break; 946 case BOOKE_INTERRUPT_CRITICAL: 947 kvmppc_fill_pt_regs(®s); 948 unknown_exception(®s); 949 break; 950 case BOOKE_INTERRUPT_DEBUG: 951 /* Save DBSR before preemption is enabled */ 952 vcpu->arch.dbsr = mfspr(SPRN_DBSR); 953 kvmppc_clear_dbsr(); 954 break; 955 } 956 } 957 958 static int kvmppc_resume_inst_load(struct kvm_run *run, struct kvm_vcpu *vcpu, 959 enum emulation_result emulated, u32 last_inst) 960 { 961 switch (emulated) { 962 case EMULATE_AGAIN: 963 return RESUME_GUEST; 964 965 case EMULATE_FAIL: 966 pr_debug("%s: load instruction from guest address %lx failed\n", 967 __func__, vcpu->arch.pc); 968 /* For debugging, encode the failing instruction and 969 * report it to userspace. */ 970 run->hw.hardware_exit_reason = ~0ULL << 32; 971 run->hw.hardware_exit_reason |= last_inst; 972 kvmppc_core_queue_program(vcpu, ESR_PIL); 973 return RESUME_HOST; 974 975 default: 976 BUG(); 977 } 978 } 979 980 /** 981 * kvmppc_handle_exit 982 * 983 * Return value is in the form (errcode<<2 | RESUME_FLAG_HOST | RESUME_FLAG_NV) 984 */ 985 int kvmppc_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu, 986 unsigned int exit_nr) 987 { 988 int r = RESUME_HOST; 989 int s; 990 int idx; 991 u32 last_inst = KVM_INST_FETCH_FAILED; 992 enum emulation_result emulated = EMULATE_DONE; 993 994 /* update before a new last_exit_type is rewritten */ 995 kvmppc_update_timing_stats(vcpu); 996 997 /* restart interrupts if they were meant for the host */ 998 kvmppc_restart_interrupt(vcpu, exit_nr); 999 1000 /* 1001 * get last instruction before being preempted 1002 * TODO: for e6500 check also BOOKE_INTERRUPT_LRAT_ERROR & ESR_DATA 1003 */ 1004 switch (exit_nr) { 1005 case BOOKE_INTERRUPT_DATA_STORAGE: 1006 case BOOKE_INTERRUPT_DTLB_MISS: 1007 case BOOKE_INTERRUPT_HV_PRIV: 1008 emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1009 break; 1010 case BOOKE_INTERRUPT_PROGRAM: 1011 /* SW breakpoints arrive as illegal instructions on HV */ 1012 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) 1013 emulated = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst); 1014 break; 1015 default: 1016 break; 1017 } 1018 1019 trace_kvm_exit(exit_nr, vcpu); 1020 guest_exit_irqoff(); 1021 1022 local_irq_enable(); 1023 1024 run->exit_reason = KVM_EXIT_UNKNOWN; 1025 run->ready_for_interrupt_injection = 1; 1026 1027 if (emulated != EMULATE_DONE) { 1028 r = kvmppc_resume_inst_load(run, vcpu, emulated, last_inst); 1029 goto out; 1030 } 1031 1032 switch (exit_nr) { 1033 case BOOKE_INTERRUPT_MACHINE_CHECK: 1034 printk("MACHINE CHECK: %lx\n", mfspr(SPRN_MCSR)); 1035 kvmppc_dump_vcpu(vcpu); 1036 /* For debugging, send invalid exit reason to user space */ 1037 run->hw.hardware_exit_reason = ~1ULL << 32; 1038 run->hw.hardware_exit_reason |= mfspr(SPRN_MCSR); 1039 r = RESUME_HOST; 1040 break; 1041 1042 case BOOKE_INTERRUPT_EXTERNAL: 1043 kvmppc_account_exit(vcpu, EXT_INTR_EXITS); 1044 r = RESUME_GUEST; 1045 break; 1046 1047 case BOOKE_INTERRUPT_DECREMENTER: 1048 kvmppc_account_exit(vcpu, DEC_EXITS); 1049 r = RESUME_GUEST; 1050 break; 1051 1052 case BOOKE_INTERRUPT_WATCHDOG: 1053 r = RESUME_GUEST; 1054 break; 1055 1056 case BOOKE_INTERRUPT_DOORBELL: 1057 kvmppc_account_exit(vcpu, DBELL_EXITS); 1058 r = RESUME_GUEST; 1059 break; 1060 1061 case BOOKE_INTERRUPT_GUEST_DBELL_CRIT: 1062 kvmppc_account_exit(vcpu, GDBELL_EXITS); 1063 1064 /* 1065 * We are here because there is a pending guest interrupt 1066 * which could not be delivered as MSR_CE or MSR_ME was not 1067 * set. Once we break from here we will retry delivery. 1068 */ 1069 r = RESUME_GUEST; 1070 break; 1071 1072 case BOOKE_INTERRUPT_GUEST_DBELL: 1073 kvmppc_account_exit(vcpu, GDBELL_EXITS); 1074 1075 /* 1076 * We are here because there is a pending guest interrupt 1077 * which could not be delivered as MSR_EE was not set. Once 1078 * we break from here we will retry delivery. 1079 */ 1080 r = RESUME_GUEST; 1081 break; 1082 1083 case BOOKE_INTERRUPT_PERFORMANCE_MONITOR: 1084 r = RESUME_GUEST; 1085 break; 1086 1087 case BOOKE_INTERRUPT_HV_PRIV: 1088 r = emulation_exit(run, vcpu); 1089 break; 1090 1091 case BOOKE_INTERRUPT_PROGRAM: 1092 if ((vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP) && 1093 (last_inst == KVMPPC_INST_SW_BREAKPOINT)) { 1094 /* 1095 * We are here because of an SW breakpoint instr, 1096 * so lets return to host to handle. 1097 */ 1098 r = kvmppc_handle_debug(run, vcpu); 1099 run->exit_reason = KVM_EXIT_DEBUG; 1100 kvmppc_account_exit(vcpu, DEBUG_EXITS); 1101 break; 1102 } 1103 1104 if (vcpu->arch.shared->msr & (MSR_PR | MSR_GS)) { 1105 /* 1106 * Program traps generated by user-level software must 1107 * be handled by the guest kernel. 1108 * 1109 * In GS mode, hypervisor privileged instructions trap 1110 * on BOOKE_INTERRUPT_HV_PRIV, not here, so these are 1111 * actual program interrupts, handled by the guest. 1112 */ 1113 kvmppc_core_queue_program(vcpu, vcpu->arch.fault_esr); 1114 r = RESUME_GUEST; 1115 kvmppc_account_exit(vcpu, USR_PR_INST); 1116 break; 1117 } 1118 1119 r = emulation_exit(run, vcpu); 1120 break; 1121 1122 case BOOKE_INTERRUPT_FP_UNAVAIL: 1123 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_FP_UNAVAIL); 1124 kvmppc_account_exit(vcpu, FP_UNAVAIL); 1125 r = RESUME_GUEST; 1126 break; 1127 1128 #ifdef CONFIG_SPE 1129 case BOOKE_INTERRUPT_SPE_UNAVAIL: { 1130 if (vcpu->arch.shared->msr & MSR_SPE) 1131 kvmppc_vcpu_enable_spe(vcpu); 1132 else 1133 kvmppc_booke_queue_irqprio(vcpu, 1134 BOOKE_IRQPRIO_SPE_UNAVAIL); 1135 r = RESUME_GUEST; 1136 break; 1137 } 1138 1139 case BOOKE_INTERRUPT_SPE_FP_DATA: 1140 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_DATA); 1141 r = RESUME_GUEST; 1142 break; 1143 1144 case BOOKE_INTERRUPT_SPE_FP_ROUND: 1145 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SPE_FP_ROUND); 1146 r = RESUME_GUEST; 1147 break; 1148 #elif defined(CONFIG_SPE_POSSIBLE) 1149 case BOOKE_INTERRUPT_SPE_UNAVAIL: 1150 /* 1151 * Guest wants SPE, but host kernel doesn't support it. Send 1152 * an "unimplemented operation" program check to the guest. 1153 */ 1154 kvmppc_core_queue_program(vcpu, ESR_PUO | ESR_SPV); 1155 r = RESUME_GUEST; 1156 break; 1157 1158 /* 1159 * These really should never happen without CONFIG_SPE, 1160 * as we should never enable the real MSR[SPE] in the guest. 1161 */ 1162 case BOOKE_INTERRUPT_SPE_FP_DATA: 1163 case BOOKE_INTERRUPT_SPE_FP_ROUND: 1164 printk(KERN_CRIT "%s: unexpected SPE interrupt %u at %08lx\n", 1165 __func__, exit_nr, vcpu->arch.pc); 1166 run->hw.hardware_exit_reason = exit_nr; 1167 r = RESUME_HOST; 1168 break; 1169 #endif /* CONFIG_SPE_POSSIBLE */ 1170 1171 /* 1172 * On cores with Vector category, KVM is loaded only if CONFIG_ALTIVEC, 1173 * see kvmppc_core_check_processor_compat(). 1174 */ 1175 #ifdef CONFIG_ALTIVEC 1176 case BOOKE_INTERRUPT_ALTIVEC_UNAVAIL: 1177 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_UNAVAIL); 1178 r = RESUME_GUEST; 1179 break; 1180 1181 case BOOKE_INTERRUPT_ALTIVEC_ASSIST: 1182 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ALTIVEC_ASSIST); 1183 r = RESUME_GUEST; 1184 break; 1185 #endif 1186 1187 case BOOKE_INTERRUPT_DATA_STORAGE: 1188 kvmppc_core_queue_data_storage(vcpu, vcpu->arch.fault_dear, 1189 vcpu->arch.fault_esr); 1190 kvmppc_account_exit(vcpu, DSI_EXITS); 1191 r = RESUME_GUEST; 1192 break; 1193 1194 case BOOKE_INTERRUPT_INST_STORAGE: 1195 kvmppc_core_queue_inst_storage(vcpu, vcpu->arch.fault_esr); 1196 kvmppc_account_exit(vcpu, ISI_EXITS); 1197 r = RESUME_GUEST; 1198 break; 1199 1200 case BOOKE_INTERRUPT_ALIGNMENT: 1201 kvmppc_core_queue_alignment(vcpu, vcpu->arch.fault_dear, 1202 vcpu->arch.fault_esr); 1203 r = RESUME_GUEST; 1204 break; 1205 1206 #ifdef CONFIG_KVM_BOOKE_HV 1207 case BOOKE_INTERRUPT_HV_SYSCALL: 1208 if (!(vcpu->arch.shared->msr & MSR_PR)) { 1209 kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1210 } else { 1211 /* 1212 * hcall from guest userspace -- send privileged 1213 * instruction program check. 1214 */ 1215 kvmppc_core_queue_program(vcpu, ESR_PPR); 1216 } 1217 1218 r = RESUME_GUEST; 1219 break; 1220 #else 1221 case BOOKE_INTERRUPT_SYSCALL: 1222 if (!(vcpu->arch.shared->msr & MSR_PR) && 1223 (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) { 1224 /* KVM PV hypercalls */ 1225 kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu)); 1226 r = RESUME_GUEST; 1227 } else { 1228 /* Guest syscalls */ 1229 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_SYSCALL); 1230 } 1231 kvmppc_account_exit(vcpu, SYSCALL_EXITS); 1232 r = RESUME_GUEST; 1233 break; 1234 #endif 1235 1236 case BOOKE_INTERRUPT_DTLB_MISS: { 1237 unsigned long eaddr = vcpu->arch.fault_dear; 1238 int gtlb_index; 1239 gpa_t gpaddr; 1240 gfn_t gfn; 1241 1242 #ifdef CONFIG_KVM_E500V2 1243 if (!(vcpu->arch.shared->msr & MSR_PR) && 1244 (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1245 kvmppc_map_magic(vcpu); 1246 kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1247 r = RESUME_GUEST; 1248 1249 break; 1250 } 1251 #endif 1252 1253 /* Check the guest TLB. */ 1254 gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 1255 if (gtlb_index < 0) { 1256 /* The guest didn't have a mapping for it. */ 1257 kvmppc_core_queue_dtlb_miss(vcpu, 1258 vcpu->arch.fault_dear, 1259 vcpu->arch.fault_esr); 1260 kvmppc_mmu_dtlb_miss(vcpu); 1261 kvmppc_account_exit(vcpu, DTLB_REAL_MISS_EXITS); 1262 r = RESUME_GUEST; 1263 break; 1264 } 1265 1266 idx = srcu_read_lock(&vcpu->kvm->srcu); 1267 1268 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1269 gfn = gpaddr >> PAGE_SHIFT; 1270 1271 if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1272 /* The guest TLB had a mapping, but the shadow TLB 1273 * didn't, and it is RAM. This could be because: 1274 * a) the entry is mapping the host kernel, or 1275 * b) the guest used a large mapping which we're faking 1276 * Either way, we need to satisfy the fault without 1277 * invoking the guest. */ 1278 kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1279 kvmppc_account_exit(vcpu, DTLB_VIRT_MISS_EXITS); 1280 r = RESUME_GUEST; 1281 } else { 1282 /* Guest has mapped and accessed a page which is not 1283 * actually RAM. */ 1284 vcpu->arch.paddr_accessed = gpaddr; 1285 vcpu->arch.vaddr_accessed = eaddr; 1286 r = kvmppc_emulate_mmio(run, vcpu); 1287 kvmppc_account_exit(vcpu, MMIO_EXITS); 1288 } 1289 1290 srcu_read_unlock(&vcpu->kvm->srcu, idx); 1291 break; 1292 } 1293 1294 case BOOKE_INTERRUPT_ITLB_MISS: { 1295 unsigned long eaddr = vcpu->arch.pc; 1296 gpa_t gpaddr; 1297 gfn_t gfn; 1298 int gtlb_index; 1299 1300 r = RESUME_GUEST; 1301 1302 /* Check the guest TLB. */ 1303 gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 1304 if (gtlb_index < 0) { 1305 /* The guest didn't have a mapping for it. */ 1306 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_ITLB_MISS); 1307 kvmppc_mmu_itlb_miss(vcpu); 1308 kvmppc_account_exit(vcpu, ITLB_REAL_MISS_EXITS); 1309 break; 1310 } 1311 1312 kvmppc_account_exit(vcpu, ITLB_VIRT_MISS_EXITS); 1313 1314 idx = srcu_read_lock(&vcpu->kvm->srcu); 1315 1316 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 1317 gfn = gpaddr >> PAGE_SHIFT; 1318 1319 if (kvm_is_visible_gfn(vcpu->kvm, gfn)) { 1320 /* The guest TLB had a mapping, but the shadow TLB 1321 * didn't. This could be because: 1322 * a) the entry is mapping the host kernel, or 1323 * b) the guest used a large mapping which we're faking 1324 * Either way, we need to satisfy the fault without 1325 * invoking the guest. */ 1326 kvmppc_mmu_map(vcpu, eaddr, gpaddr, gtlb_index); 1327 } else { 1328 /* Guest mapped and leaped at non-RAM! */ 1329 kvmppc_booke_queue_irqprio(vcpu, BOOKE_IRQPRIO_MACHINE_CHECK); 1330 } 1331 1332 srcu_read_unlock(&vcpu->kvm->srcu, idx); 1333 break; 1334 } 1335 1336 case BOOKE_INTERRUPT_DEBUG: { 1337 r = kvmppc_handle_debug(run, vcpu); 1338 if (r == RESUME_HOST) 1339 run->exit_reason = KVM_EXIT_DEBUG; 1340 kvmppc_account_exit(vcpu, DEBUG_EXITS); 1341 break; 1342 } 1343 1344 default: 1345 printk(KERN_EMERG "exit_nr %d\n", exit_nr); 1346 BUG(); 1347 } 1348 1349 out: 1350 /* 1351 * To avoid clobbering exit_reason, only check for signals if we 1352 * aren't already exiting to userspace for some other reason. 1353 */ 1354 if (!(r & RESUME_HOST)) { 1355 s = kvmppc_prepare_to_enter(vcpu); 1356 if (s <= 0) 1357 r = (s << 2) | RESUME_HOST | (r & RESUME_FLAG_NV); 1358 else { 1359 /* interrupts now hard-disabled */ 1360 kvmppc_fix_ee_before_entry(); 1361 kvmppc_load_guest_fp(vcpu); 1362 kvmppc_load_guest_altivec(vcpu); 1363 } 1364 } 1365 1366 return r; 1367 } 1368 1369 static void kvmppc_set_tsr(struct kvm_vcpu *vcpu, u32 new_tsr) 1370 { 1371 u32 old_tsr = vcpu->arch.tsr; 1372 1373 vcpu->arch.tsr = new_tsr; 1374 1375 if ((old_tsr ^ vcpu->arch.tsr) & (TSR_ENW | TSR_WIS)) 1376 arm_next_watchdog(vcpu); 1377 1378 update_timer_ints(vcpu); 1379 } 1380 1381 /* Initial guest state: 16MB mapping 0 -> 0, PC = 0, MSR = 0, R1 = 16MB */ 1382 int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu) 1383 { 1384 int i; 1385 int r; 1386 1387 vcpu->arch.pc = 0; 1388 vcpu->arch.shared->pir = vcpu->vcpu_id; 1389 kvmppc_set_gpr(vcpu, 1, (16<<20) - 8); /* -8 for the callee-save LR slot */ 1390 kvmppc_set_msr(vcpu, 0); 1391 1392 #ifndef CONFIG_KVM_BOOKE_HV 1393 vcpu->arch.shadow_msr = MSR_USER | MSR_IS | MSR_DS; 1394 vcpu->arch.shadow_pid = 1; 1395 vcpu->arch.shared->msr = 0; 1396 #endif 1397 1398 /* Eye-catching numbers so we know if the guest takes an interrupt 1399 * before it's programmed its own IVPR/IVORs. */ 1400 vcpu->arch.ivpr = 0x55550000; 1401 for (i = 0; i < BOOKE_IRQPRIO_MAX; i++) 1402 vcpu->arch.ivor[i] = 0x7700 | i * 4; 1403 1404 kvmppc_init_timing_stats(vcpu); 1405 1406 r = kvmppc_core_vcpu_setup(vcpu); 1407 kvmppc_sanity_check(vcpu); 1408 return r; 1409 } 1410 1411 int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu) 1412 { 1413 /* setup watchdog timer once */ 1414 spin_lock_init(&vcpu->arch.wdt_lock); 1415 timer_setup(&vcpu->arch.wdt_timer, kvmppc_watchdog_func, 0); 1416 1417 /* 1418 * Clear DBSR.MRR to avoid guest debug interrupt as 1419 * this is of host interest 1420 */ 1421 mtspr(SPRN_DBSR, DBSR_MRR); 1422 return 0; 1423 } 1424 1425 void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu) 1426 { 1427 del_timer_sync(&vcpu->arch.wdt_timer); 1428 } 1429 1430 int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1431 { 1432 int i; 1433 1434 vcpu_load(vcpu); 1435 1436 regs->pc = vcpu->arch.pc; 1437 regs->cr = kvmppc_get_cr(vcpu); 1438 regs->ctr = vcpu->arch.ctr; 1439 regs->lr = vcpu->arch.lr; 1440 regs->xer = kvmppc_get_xer(vcpu); 1441 regs->msr = vcpu->arch.shared->msr; 1442 regs->srr0 = kvmppc_get_srr0(vcpu); 1443 regs->srr1 = kvmppc_get_srr1(vcpu); 1444 regs->pid = vcpu->arch.pid; 1445 regs->sprg0 = kvmppc_get_sprg0(vcpu); 1446 regs->sprg1 = kvmppc_get_sprg1(vcpu); 1447 regs->sprg2 = kvmppc_get_sprg2(vcpu); 1448 regs->sprg3 = kvmppc_get_sprg3(vcpu); 1449 regs->sprg4 = kvmppc_get_sprg4(vcpu); 1450 regs->sprg5 = kvmppc_get_sprg5(vcpu); 1451 regs->sprg6 = kvmppc_get_sprg6(vcpu); 1452 regs->sprg7 = kvmppc_get_sprg7(vcpu); 1453 1454 for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 1455 regs->gpr[i] = kvmppc_get_gpr(vcpu, i); 1456 1457 vcpu_put(vcpu); 1458 return 0; 1459 } 1460 1461 int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs) 1462 { 1463 int i; 1464 1465 vcpu_load(vcpu); 1466 1467 vcpu->arch.pc = regs->pc; 1468 kvmppc_set_cr(vcpu, regs->cr); 1469 vcpu->arch.ctr = regs->ctr; 1470 vcpu->arch.lr = regs->lr; 1471 kvmppc_set_xer(vcpu, regs->xer); 1472 kvmppc_set_msr(vcpu, regs->msr); 1473 kvmppc_set_srr0(vcpu, regs->srr0); 1474 kvmppc_set_srr1(vcpu, regs->srr1); 1475 kvmppc_set_pid(vcpu, regs->pid); 1476 kvmppc_set_sprg0(vcpu, regs->sprg0); 1477 kvmppc_set_sprg1(vcpu, regs->sprg1); 1478 kvmppc_set_sprg2(vcpu, regs->sprg2); 1479 kvmppc_set_sprg3(vcpu, regs->sprg3); 1480 kvmppc_set_sprg4(vcpu, regs->sprg4); 1481 kvmppc_set_sprg5(vcpu, regs->sprg5); 1482 kvmppc_set_sprg6(vcpu, regs->sprg6); 1483 kvmppc_set_sprg7(vcpu, regs->sprg7); 1484 1485 for (i = 0; i < ARRAY_SIZE(regs->gpr); i++) 1486 kvmppc_set_gpr(vcpu, i, regs->gpr[i]); 1487 1488 vcpu_put(vcpu); 1489 return 0; 1490 } 1491 1492 static void get_sregs_base(struct kvm_vcpu *vcpu, 1493 struct kvm_sregs *sregs) 1494 { 1495 u64 tb = get_tb(); 1496 1497 sregs->u.e.features |= KVM_SREGS_E_BASE; 1498 1499 sregs->u.e.csrr0 = vcpu->arch.csrr0; 1500 sregs->u.e.csrr1 = vcpu->arch.csrr1; 1501 sregs->u.e.mcsr = vcpu->arch.mcsr; 1502 sregs->u.e.esr = kvmppc_get_esr(vcpu); 1503 sregs->u.e.dear = kvmppc_get_dar(vcpu); 1504 sregs->u.e.tsr = vcpu->arch.tsr; 1505 sregs->u.e.tcr = vcpu->arch.tcr; 1506 sregs->u.e.dec = kvmppc_get_dec(vcpu, tb); 1507 sregs->u.e.tb = tb; 1508 sregs->u.e.vrsave = vcpu->arch.vrsave; 1509 } 1510 1511 static int set_sregs_base(struct kvm_vcpu *vcpu, 1512 struct kvm_sregs *sregs) 1513 { 1514 if (!(sregs->u.e.features & KVM_SREGS_E_BASE)) 1515 return 0; 1516 1517 vcpu->arch.csrr0 = sregs->u.e.csrr0; 1518 vcpu->arch.csrr1 = sregs->u.e.csrr1; 1519 vcpu->arch.mcsr = sregs->u.e.mcsr; 1520 kvmppc_set_esr(vcpu, sregs->u.e.esr); 1521 kvmppc_set_dar(vcpu, sregs->u.e.dear); 1522 vcpu->arch.vrsave = sregs->u.e.vrsave; 1523 kvmppc_set_tcr(vcpu, sregs->u.e.tcr); 1524 1525 if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_DEC) { 1526 vcpu->arch.dec = sregs->u.e.dec; 1527 kvmppc_emulate_dec(vcpu); 1528 } 1529 1530 if (sregs->u.e.update_special & KVM_SREGS_E_UPDATE_TSR) 1531 kvmppc_set_tsr(vcpu, sregs->u.e.tsr); 1532 1533 return 0; 1534 } 1535 1536 static void get_sregs_arch206(struct kvm_vcpu *vcpu, 1537 struct kvm_sregs *sregs) 1538 { 1539 sregs->u.e.features |= KVM_SREGS_E_ARCH206; 1540 1541 sregs->u.e.pir = vcpu->vcpu_id; 1542 sregs->u.e.mcsrr0 = vcpu->arch.mcsrr0; 1543 sregs->u.e.mcsrr1 = vcpu->arch.mcsrr1; 1544 sregs->u.e.decar = vcpu->arch.decar; 1545 sregs->u.e.ivpr = vcpu->arch.ivpr; 1546 } 1547 1548 static int set_sregs_arch206(struct kvm_vcpu *vcpu, 1549 struct kvm_sregs *sregs) 1550 { 1551 if (!(sregs->u.e.features & KVM_SREGS_E_ARCH206)) 1552 return 0; 1553 1554 if (sregs->u.e.pir != vcpu->vcpu_id) 1555 return -EINVAL; 1556 1557 vcpu->arch.mcsrr0 = sregs->u.e.mcsrr0; 1558 vcpu->arch.mcsrr1 = sregs->u.e.mcsrr1; 1559 vcpu->arch.decar = sregs->u.e.decar; 1560 vcpu->arch.ivpr = sregs->u.e.ivpr; 1561 1562 return 0; 1563 } 1564 1565 int kvmppc_get_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 1566 { 1567 sregs->u.e.features |= KVM_SREGS_E_IVOR; 1568 1569 sregs->u.e.ivor_low[0] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL]; 1570 sregs->u.e.ivor_low[1] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK]; 1571 sregs->u.e.ivor_low[2] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE]; 1572 sregs->u.e.ivor_low[3] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE]; 1573 sregs->u.e.ivor_low[4] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL]; 1574 sregs->u.e.ivor_low[5] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT]; 1575 sregs->u.e.ivor_low[6] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM]; 1576 sregs->u.e.ivor_low[7] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL]; 1577 sregs->u.e.ivor_low[8] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL]; 1578 sregs->u.e.ivor_low[9] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL]; 1579 sregs->u.e.ivor_low[10] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER]; 1580 sregs->u.e.ivor_low[11] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT]; 1581 sregs->u.e.ivor_low[12] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG]; 1582 sregs->u.e.ivor_low[13] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS]; 1583 sregs->u.e.ivor_low[14] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS]; 1584 sregs->u.e.ivor_low[15] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG]; 1585 return 0; 1586 } 1587 1588 int kvmppc_set_sregs_ivor(struct kvm_vcpu *vcpu, struct kvm_sregs *sregs) 1589 { 1590 if (!(sregs->u.e.features & KVM_SREGS_E_IVOR)) 1591 return 0; 1592 1593 vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = sregs->u.e.ivor_low[0]; 1594 vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = sregs->u.e.ivor_low[1]; 1595 vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = sregs->u.e.ivor_low[2]; 1596 vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = sregs->u.e.ivor_low[3]; 1597 vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = sregs->u.e.ivor_low[4]; 1598 vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = sregs->u.e.ivor_low[5]; 1599 vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = sregs->u.e.ivor_low[6]; 1600 vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = sregs->u.e.ivor_low[7]; 1601 vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = sregs->u.e.ivor_low[8]; 1602 vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = sregs->u.e.ivor_low[9]; 1603 vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = sregs->u.e.ivor_low[10]; 1604 vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = sregs->u.e.ivor_low[11]; 1605 vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = sregs->u.e.ivor_low[12]; 1606 vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = sregs->u.e.ivor_low[13]; 1607 vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = sregs->u.e.ivor_low[14]; 1608 vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = sregs->u.e.ivor_low[15]; 1609 1610 return 0; 1611 } 1612 1613 int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu, 1614 struct kvm_sregs *sregs) 1615 { 1616 int ret; 1617 1618 vcpu_load(vcpu); 1619 1620 sregs->pvr = vcpu->arch.pvr; 1621 1622 get_sregs_base(vcpu, sregs); 1623 get_sregs_arch206(vcpu, sregs); 1624 ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs); 1625 1626 vcpu_put(vcpu); 1627 return ret; 1628 } 1629 1630 int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu, 1631 struct kvm_sregs *sregs) 1632 { 1633 int ret = -EINVAL; 1634 1635 vcpu_load(vcpu); 1636 if (vcpu->arch.pvr != sregs->pvr) 1637 goto out; 1638 1639 ret = set_sregs_base(vcpu, sregs); 1640 if (ret < 0) 1641 goto out; 1642 1643 ret = set_sregs_arch206(vcpu, sregs); 1644 if (ret < 0) 1645 goto out; 1646 1647 ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs); 1648 1649 out: 1650 vcpu_put(vcpu); 1651 return ret; 1652 } 1653 1654 int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id, 1655 union kvmppc_one_reg *val) 1656 { 1657 int r = 0; 1658 1659 switch (id) { 1660 case KVM_REG_PPC_IAC1: 1661 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac1); 1662 break; 1663 case KVM_REG_PPC_IAC2: 1664 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac2); 1665 break; 1666 #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1667 case KVM_REG_PPC_IAC3: 1668 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac3); 1669 break; 1670 case KVM_REG_PPC_IAC4: 1671 *val = get_reg_val(id, vcpu->arch.dbg_reg.iac4); 1672 break; 1673 #endif 1674 case KVM_REG_PPC_DAC1: 1675 *val = get_reg_val(id, vcpu->arch.dbg_reg.dac1); 1676 break; 1677 case KVM_REG_PPC_DAC2: 1678 *val = get_reg_val(id, vcpu->arch.dbg_reg.dac2); 1679 break; 1680 case KVM_REG_PPC_EPR: { 1681 u32 epr = kvmppc_get_epr(vcpu); 1682 *val = get_reg_val(id, epr); 1683 break; 1684 } 1685 #if defined(CONFIG_64BIT) 1686 case KVM_REG_PPC_EPCR: 1687 *val = get_reg_val(id, vcpu->arch.epcr); 1688 break; 1689 #endif 1690 case KVM_REG_PPC_TCR: 1691 *val = get_reg_val(id, vcpu->arch.tcr); 1692 break; 1693 case KVM_REG_PPC_TSR: 1694 *val = get_reg_val(id, vcpu->arch.tsr); 1695 break; 1696 case KVM_REG_PPC_DEBUG_INST: 1697 *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT); 1698 break; 1699 case KVM_REG_PPC_VRSAVE: 1700 *val = get_reg_val(id, vcpu->arch.vrsave); 1701 break; 1702 default: 1703 r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val); 1704 break; 1705 } 1706 1707 return r; 1708 } 1709 1710 int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id, 1711 union kvmppc_one_reg *val) 1712 { 1713 int r = 0; 1714 1715 switch (id) { 1716 case KVM_REG_PPC_IAC1: 1717 vcpu->arch.dbg_reg.iac1 = set_reg_val(id, *val); 1718 break; 1719 case KVM_REG_PPC_IAC2: 1720 vcpu->arch.dbg_reg.iac2 = set_reg_val(id, *val); 1721 break; 1722 #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1723 case KVM_REG_PPC_IAC3: 1724 vcpu->arch.dbg_reg.iac3 = set_reg_val(id, *val); 1725 break; 1726 case KVM_REG_PPC_IAC4: 1727 vcpu->arch.dbg_reg.iac4 = set_reg_val(id, *val); 1728 break; 1729 #endif 1730 case KVM_REG_PPC_DAC1: 1731 vcpu->arch.dbg_reg.dac1 = set_reg_val(id, *val); 1732 break; 1733 case KVM_REG_PPC_DAC2: 1734 vcpu->arch.dbg_reg.dac2 = set_reg_val(id, *val); 1735 break; 1736 case KVM_REG_PPC_EPR: { 1737 u32 new_epr = set_reg_val(id, *val); 1738 kvmppc_set_epr(vcpu, new_epr); 1739 break; 1740 } 1741 #if defined(CONFIG_64BIT) 1742 case KVM_REG_PPC_EPCR: { 1743 u32 new_epcr = set_reg_val(id, *val); 1744 kvmppc_set_epcr(vcpu, new_epcr); 1745 break; 1746 } 1747 #endif 1748 case KVM_REG_PPC_OR_TSR: { 1749 u32 tsr_bits = set_reg_val(id, *val); 1750 kvmppc_set_tsr_bits(vcpu, tsr_bits); 1751 break; 1752 } 1753 case KVM_REG_PPC_CLEAR_TSR: { 1754 u32 tsr_bits = set_reg_val(id, *val); 1755 kvmppc_clr_tsr_bits(vcpu, tsr_bits); 1756 break; 1757 } 1758 case KVM_REG_PPC_TSR: { 1759 u32 tsr = set_reg_val(id, *val); 1760 kvmppc_set_tsr(vcpu, tsr); 1761 break; 1762 } 1763 case KVM_REG_PPC_TCR: { 1764 u32 tcr = set_reg_val(id, *val); 1765 kvmppc_set_tcr(vcpu, tcr); 1766 break; 1767 } 1768 case KVM_REG_PPC_VRSAVE: 1769 vcpu->arch.vrsave = set_reg_val(id, *val); 1770 break; 1771 default: 1772 r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val); 1773 break; 1774 } 1775 1776 return r; 1777 } 1778 1779 int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1780 { 1781 return -ENOTSUPP; 1782 } 1783 1784 int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu) 1785 { 1786 return -ENOTSUPP; 1787 } 1788 1789 int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu, 1790 struct kvm_translation *tr) 1791 { 1792 int r; 1793 1794 vcpu_load(vcpu); 1795 r = kvmppc_core_vcpu_translate(vcpu, tr); 1796 vcpu_put(vcpu); 1797 return r; 1798 } 1799 1800 int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log) 1801 { 1802 return -ENOTSUPP; 1803 } 1804 1805 void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, 1806 struct kvm_memory_slot *dont) 1807 { 1808 } 1809 1810 int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot, 1811 unsigned long npages) 1812 { 1813 return 0; 1814 } 1815 1816 int kvmppc_core_prepare_memory_region(struct kvm *kvm, 1817 struct kvm_memory_slot *memslot, 1818 const struct kvm_userspace_memory_region *mem) 1819 { 1820 return 0; 1821 } 1822 1823 void kvmppc_core_commit_memory_region(struct kvm *kvm, 1824 const struct kvm_userspace_memory_region *mem, 1825 const struct kvm_memory_slot *old, 1826 const struct kvm_memory_slot *new) 1827 { 1828 } 1829 1830 void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot) 1831 { 1832 } 1833 1834 void kvmppc_set_epcr(struct kvm_vcpu *vcpu, u32 new_epcr) 1835 { 1836 #if defined(CONFIG_64BIT) 1837 vcpu->arch.epcr = new_epcr; 1838 #ifdef CONFIG_KVM_BOOKE_HV 1839 vcpu->arch.shadow_epcr &= ~SPRN_EPCR_GICM; 1840 if (vcpu->arch.epcr & SPRN_EPCR_ICM) 1841 vcpu->arch.shadow_epcr |= SPRN_EPCR_GICM; 1842 #endif 1843 #endif 1844 } 1845 1846 void kvmppc_set_tcr(struct kvm_vcpu *vcpu, u32 new_tcr) 1847 { 1848 vcpu->arch.tcr = new_tcr; 1849 arm_next_watchdog(vcpu); 1850 update_timer_ints(vcpu); 1851 } 1852 1853 void kvmppc_set_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1854 { 1855 set_bits(tsr_bits, &vcpu->arch.tsr); 1856 smp_wmb(); 1857 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu); 1858 kvm_vcpu_kick(vcpu); 1859 } 1860 1861 void kvmppc_clr_tsr_bits(struct kvm_vcpu *vcpu, u32 tsr_bits) 1862 { 1863 clear_bits(tsr_bits, &vcpu->arch.tsr); 1864 1865 /* 1866 * We may have stopped the watchdog due to 1867 * being stuck on final expiration. 1868 */ 1869 if (tsr_bits & (TSR_ENW | TSR_WIS)) 1870 arm_next_watchdog(vcpu); 1871 1872 update_timer_ints(vcpu); 1873 } 1874 1875 void kvmppc_decrementer_func(struct kvm_vcpu *vcpu) 1876 { 1877 if (vcpu->arch.tcr & TCR_ARE) { 1878 vcpu->arch.dec = vcpu->arch.decar; 1879 kvmppc_emulate_dec(vcpu); 1880 } 1881 1882 kvmppc_set_tsr_bits(vcpu, TSR_DIS); 1883 } 1884 1885 static int kvmppc_booke_add_breakpoint(struct debug_reg *dbg_reg, 1886 uint64_t addr, int index) 1887 { 1888 switch (index) { 1889 case 0: 1890 dbg_reg->dbcr0 |= DBCR0_IAC1; 1891 dbg_reg->iac1 = addr; 1892 break; 1893 case 1: 1894 dbg_reg->dbcr0 |= DBCR0_IAC2; 1895 dbg_reg->iac2 = addr; 1896 break; 1897 #if CONFIG_PPC_ADV_DEBUG_IACS > 2 1898 case 2: 1899 dbg_reg->dbcr0 |= DBCR0_IAC3; 1900 dbg_reg->iac3 = addr; 1901 break; 1902 case 3: 1903 dbg_reg->dbcr0 |= DBCR0_IAC4; 1904 dbg_reg->iac4 = addr; 1905 break; 1906 #endif 1907 default: 1908 return -EINVAL; 1909 } 1910 1911 dbg_reg->dbcr0 |= DBCR0_IDM; 1912 return 0; 1913 } 1914 1915 static int kvmppc_booke_add_watchpoint(struct debug_reg *dbg_reg, uint64_t addr, 1916 int type, int index) 1917 { 1918 switch (index) { 1919 case 0: 1920 if (type & KVMPPC_DEBUG_WATCH_READ) 1921 dbg_reg->dbcr0 |= DBCR0_DAC1R; 1922 if (type & KVMPPC_DEBUG_WATCH_WRITE) 1923 dbg_reg->dbcr0 |= DBCR0_DAC1W; 1924 dbg_reg->dac1 = addr; 1925 break; 1926 case 1: 1927 if (type & KVMPPC_DEBUG_WATCH_READ) 1928 dbg_reg->dbcr0 |= DBCR0_DAC2R; 1929 if (type & KVMPPC_DEBUG_WATCH_WRITE) 1930 dbg_reg->dbcr0 |= DBCR0_DAC2W; 1931 dbg_reg->dac2 = addr; 1932 break; 1933 default: 1934 return -EINVAL; 1935 } 1936 1937 dbg_reg->dbcr0 |= DBCR0_IDM; 1938 return 0; 1939 } 1940 void kvm_guest_protect_msr(struct kvm_vcpu *vcpu, ulong prot_bitmap, bool set) 1941 { 1942 /* XXX: Add similar MSR protection for BookE-PR */ 1943 #ifdef CONFIG_KVM_BOOKE_HV 1944 BUG_ON(prot_bitmap & ~(MSRP_UCLEP | MSRP_DEP | MSRP_PMMP)); 1945 if (set) { 1946 if (prot_bitmap & MSR_UCLE) 1947 vcpu->arch.shadow_msrp |= MSRP_UCLEP; 1948 if (prot_bitmap & MSR_DE) 1949 vcpu->arch.shadow_msrp |= MSRP_DEP; 1950 if (prot_bitmap & MSR_PMM) 1951 vcpu->arch.shadow_msrp |= MSRP_PMMP; 1952 } else { 1953 if (prot_bitmap & MSR_UCLE) 1954 vcpu->arch.shadow_msrp &= ~MSRP_UCLEP; 1955 if (prot_bitmap & MSR_DE) 1956 vcpu->arch.shadow_msrp &= ~MSRP_DEP; 1957 if (prot_bitmap & MSR_PMM) 1958 vcpu->arch.shadow_msrp &= ~MSRP_PMMP; 1959 } 1960 #endif 1961 } 1962 1963 int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid, 1964 enum xlate_readwrite xlrw, struct kvmppc_pte *pte) 1965 { 1966 int gtlb_index; 1967 gpa_t gpaddr; 1968 1969 #ifdef CONFIG_KVM_E500V2 1970 if (!(vcpu->arch.shared->msr & MSR_PR) && 1971 (eaddr & PAGE_MASK) == vcpu->arch.magic_page_ea) { 1972 pte->eaddr = eaddr; 1973 pte->raddr = (vcpu->arch.magic_page_pa & PAGE_MASK) | 1974 (eaddr & ~PAGE_MASK); 1975 pte->vpage = eaddr >> PAGE_SHIFT; 1976 pte->may_read = true; 1977 pte->may_write = true; 1978 pte->may_execute = true; 1979 1980 return 0; 1981 } 1982 #endif 1983 1984 /* Check the guest TLB. */ 1985 switch (xlid) { 1986 case XLATE_INST: 1987 gtlb_index = kvmppc_mmu_itlb_index(vcpu, eaddr); 1988 break; 1989 case XLATE_DATA: 1990 gtlb_index = kvmppc_mmu_dtlb_index(vcpu, eaddr); 1991 break; 1992 default: 1993 BUG(); 1994 } 1995 1996 /* Do we have a TLB entry at all? */ 1997 if (gtlb_index < 0) 1998 return -ENOENT; 1999 2000 gpaddr = kvmppc_mmu_xlate(vcpu, gtlb_index, eaddr); 2001 2002 pte->eaddr = eaddr; 2003 pte->raddr = (gpaddr & PAGE_MASK) | (eaddr & ~PAGE_MASK); 2004 pte->vpage = eaddr >> PAGE_SHIFT; 2005 2006 /* XXX read permissions from the guest TLB */ 2007 pte->may_read = true; 2008 pte->may_write = true; 2009 pte->may_execute = true; 2010 2011 return 0; 2012 } 2013 2014 int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu, 2015 struct kvm_guest_debug *dbg) 2016 { 2017 struct debug_reg *dbg_reg; 2018 int n, b = 0, w = 0; 2019 int ret = 0; 2020 2021 vcpu_load(vcpu); 2022 2023 if (!(dbg->control & KVM_GUESTDBG_ENABLE)) { 2024 vcpu->arch.dbg_reg.dbcr0 = 0; 2025 vcpu->guest_debug = 0; 2026 kvm_guest_protect_msr(vcpu, MSR_DE, false); 2027 goto out; 2028 } 2029 2030 kvm_guest_protect_msr(vcpu, MSR_DE, true); 2031 vcpu->guest_debug = dbg->control; 2032 vcpu->arch.dbg_reg.dbcr0 = 0; 2033 2034 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) 2035 vcpu->arch.dbg_reg.dbcr0 |= DBCR0_IDM | DBCR0_IC; 2036 2037 /* Code below handles only HW breakpoints */ 2038 dbg_reg = &(vcpu->arch.dbg_reg); 2039 2040 #ifdef CONFIG_KVM_BOOKE_HV 2041 /* 2042 * On BookE-HV (e500mc) the guest is always executed with MSR.GS=1 2043 * DBCR1 and DBCR2 are set to trigger debug events when MSR.PR is 0 2044 */ 2045 dbg_reg->dbcr1 = 0; 2046 dbg_reg->dbcr2 = 0; 2047 #else 2048 /* 2049 * On BookE-PR (e500v2) the guest is always executed with MSR.PR=1 2050 * We set DBCR1 and DBCR2 to only trigger debug events when MSR.PR 2051 * is set. 2052 */ 2053 dbg_reg->dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US | DBCR1_IAC3US | 2054 DBCR1_IAC4US; 2055 dbg_reg->dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US; 2056 #endif 2057 2058 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) 2059 goto out; 2060 2061 ret = -EINVAL; 2062 for (n = 0; n < (KVMPPC_BOOKE_IAC_NUM + KVMPPC_BOOKE_DAC_NUM); n++) { 2063 uint64_t addr = dbg->arch.bp[n].addr; 2064 uint32_t type = dbg->arch.bp[n].type; 2065 2066 if (type == KVMPPC_DEBUG_NONE) 2067 continue; 2068 2069 if (type & ~(KVMPPC_DEBUG_WATCH_READ | 2070 KVMPPC_DEBUG_WATCH_WRITE | 2071 KVMPPC_DEBUG_BREAKPOINT)) 2072 goto out; 2073 2074 if (type & KVMPPC_DEBUG_BREAKPOINT) { 2075 /* Setting H/W breakpoint */ 2076 if (kvmppc_booke_add_breakpoint(dbg_reg, addr, b++)) 2077 goto out; 2078 } else { 2079 /* Setting H/W watchpoint */ 2080 if (kvmppc_booke_add_watchpoint(dbg_reg, addr, 2081 type, w++)) 2082 goto out; 2083 } 2084 } 2085 2086 ret = 0; 2087 out: 2088 vcpu_put(vcpu); 2089 return ret; 2090 } 2091 2092 void kvmppc_booke_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 2093 { 2094 vcpu->cpu = smp_processor_id(); 2095 current->thread.kvm_vcpu = vcpu; 2096 } 2097 2098 void kvmppc_booke_vcpu_put(struct kvm_vcpu *vcpu) 2099 { 2100 current->thread.kvm_vcpu = NULL; 2101 vcpu->cpu = -1; 2102 2103 /* Clear pending debug event in DBSR */ 2104 kvmppc_clear_dbsr(); 2105 } 2106 2107 void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu) 2108 { 2109 vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu); 2110 } 2111 2112 int kvmppc_core_init_vm(struct kvm *kvm) 2113 { 2114 return kvm->arch.kvm_ops->init_vm(kvm); 2115 } 2116 2117 struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id) 2118 { 2119 return kvm->arch.kvm_ops->vcpu_create(kvm, id); 2120 } 2121 2122 void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu) 2123 { 2124 vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu); 2125 } 2126 2127 void kvmppc_core_destroy_vm(struct kvm *kvm) 2128 { 2129 kvm->arch.kvm_ops->destroy_vm(kvm); 2130 } 2131 2132 void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu) 2133 { 2134 vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu); 2135 } 2136 2137 void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu) 2138 { 2139 vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu); 2140 } 2141 2142 int __init kvmppc_booke_init(void) 2143 { 2144 #ifndef CONFIG_KVM_BOOKE_HV 2145 unsigned long ivor[16]; 2146 unsigned long *handler = kvmppc_booke_handler_addr; 2147 unsigned long max_ivor = 0; 2148 unsigned long handler_len; 2149 int i; 2150 2151 /* We install our own exception handlers by hijacking IVPR. IVPR must 2152 * be 16-bit aligned, so we need a 64KB allocation. */ 2153 kvmppc_booke_handlers = __get_free_pages(GFP_KERNEL | __GFP_ZERO, 2154 VCPU_SIZE_ORDER); 2155 if (!kvmppc_booke_handlers) 2156 return -ENOMEM; 2157 2158 /* XXX make sure our handlers are smaller than Linux's */ 2159 2160 /* Copy our interrupt handlers to match host IVORs. That way we don't 2161 * have to swap the IVORs on every guest/host transition. */ 2162 ivor[0] = mfspr(SPRN_IVOR0); 2163 ivor[1] = mfspr(SPRN_IVOR1); 2164 ivor[2] = mfspr(SPRN_IVOR2); 2165 ivor[3] = mfspr(SPRN_IVOR3); 2166 ivor[4] = mfspr(SPRN_IVOR4); 2167 ivor[5] = mfspr(SPRN_IVOR5); 2168 ivor[6] = mfspr(SPRN_IVOR6); 2169 ivor[7] = mfspr(SPRN_IVOR7); 2170 ivor[8] = mfspr(SPRN_IVOR8); 2171 ivor[9] = mfspr(SPRN_IVOR9); 2172 ivor[10] = mfspr(SPRN_IVOR10); 2173 ivor[11] = mfspr(SPRN_IVOR11); 2174 ivor[12] = mfspr(SPRN_IVOR12); 2175 ivor[13] = mfspr(SPRN_IVOR13); 2176 ivor[14] = mfspr(SPRN_IVOR14); 2177 ivor[15] = mfspr(SPRN_IVOR15); 2178 2179 for (i = 0; i < 16; i++) { 2180 if (ivor[i] > max_ivor) 2181 max_ivor = i; 2182 2183 handler_len = handler[i + 1] - handler[i]; 2184 memcpy((void *)kvmppc_booke_handlers + ivor[i], 2185 (void *)handler[i], handler_len); 2186 } 2187 2188 handler_len = handler[max_ivor + 1] - handler[max_ivor]; 2189 flush_icache_range(kvmppc_booke_handlers, kvmppc_booke_handlers + 2190 ivor[max_ivor] + handler_len); 2191 #endif /* !BOOKE_HV */ 2192 return 0; 2193 } 2194 2195 void __exit kvmppc_booke_exit(void) 2196 { 2197 free_pages(kvmppc_booke_handlers, VCPU_SIZE_ORDER); 2198 kvm_exit(); 2199 } 2200