1/* SPDX-License-Identifier: GPL-2.0-only */
2/*
3 *
4 * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
5 *
6 * Derived from book3s_rmhandlers.S and other files, which are:
7 *
8 * Copyright SUSE Linux Products GmbH 2009
9 *
10 * Authors: Alexander Graf <agraf@suse.de>
11 */
12
13#include <asm/ppc_asm.h>
14#include <asm/code-patching-asm.h>
15#include <asm/kvm_asm.h>
16#include <asm/reg.h>
17#include <asm/mmu.h>
18#include <asm/page.h>
19#include <asm/ptrace.h>
20#include <asm/hvcall.h>
21#include <asm/asm-offsets.h>
22#include <asm/exception-64s.h>
23#include <asm/kvm_book3s_asm.h>
24#include <asm/book3s/64/mmu-hash.h>
25#include <asm/export.h>
26#include <asm/tm.h>
27#include <asm/opal.h>
28#include <asm/xive-regs.h>
29#include <asm/thread_info.h>
30#include <asm/asm-compat.h>
31#include <asm/feature-fixups.h>
32#include <asm/cpuidle.h>
33#include <asm/ultravisor-api.h>
34
35/* Sign-extend HDEC if not on POWER9 */
36#define EXTEND_HDEC(reg)			\
37BEGIN_FTR_SECTION;				\
38	extsw	reg, reg;			\
39END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
40
41/* Values in HSTATE_NAPPING(r13) */
42#define NAPPING_CEDE	1
43#define NAPPING_NOVCPU	2
44#define NAPPING_UNSPLIT	3
45
46/* Stack frame offsets for kvmppc_hv_entry */
47#define SFS			208
48#define STACK_SLOT_TRAP		(SFS-4)
49#define STACK_SLOT_SHORT_PATH	(SFS-8)
50#define STACK_SLOT_TID		(SFS-16)
51#define STACK_SLOT_PSSCR	(SFS-24)
52#define STACK_SLOT_PID		(SFS-32)
53#define STACK_SLOT_IAMR		(SFS-40)
54#define STACK_SLOT_CIABR	(SFS-48)
55#define STACK_SLOT_DAWR		(SFS-56)
56#define STACK_SLOT_DAWRX	(SFS-64)
57#define STACK_SLOT_HFSCR	(SFS-72)
58#define STACK_SLOT_AMR		(SFS-80)
59#define STACK_SLOT_UAMOR	(SFS-88)
60/* the following is used by the P9 short path */
61#define STACK_SLOT_NVGPRS	(SFS-152)	/* 18 gprs */
62
63/*
64 * Call kvmppc_hv_entry in real mode.
65 * Must be called with interrupts hard-disabled.
66 *
67 * Input Registers:
68 *
69 * LR = return address to continue at after eventually re-enabling MMU
70 */
71_GLOBAL_TOC(kvmppc_hv_entry_trampoline)
72	mflr	r0
73	std	r0, PPC_LR_STKOFF(r1)
74	stdu	r1, -112(r1)
75	mfmsr	r10
76	std	r10, HSTATE_HOST_MSR(r13)
77	LOAD_REG_ADDR(r5, kvmppc_call_hv_entry)
78	li	r0,MSR_RI
79	andc	r0,r10,r0
80	li	r6,MSR_IR | MSR_DR
81	andc	r6,r10,r6
82	mtmsrd	r0,1		/* clear RI in MSR */
83	mtsrr0	r5
84	mtsrr1	r6
85	RFI_TO_KERNEL
86
87kvmppc_call_hv_entry:
88BEGIN_FTR_SECTION
89	/* On P9, do LPCR setting, if necessary */
90	ld	r3, HSTATE_SPLIT_MODE(r13)
91	cmpdi	r3, 0
92	beq	46f
93	lwz	r4, KVM_SPLIT_DO_SET(r3)
94	cmpwi	r4, 0
95	beq	46f
96	bl	kvmhv_p9_set_lpcr
97	nop
9846:
99END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
100
101	ld	r4, HSTATE_KVM_VCPU(r13)
102	bl	kvmppc_hv_entry
103
104	/* Back from guest - restore host state and return to caller */
105
106BEGIN_FTR_SECTION
107	/* Restore host DABR and DABRX */
108	ld	r5,HSTATE_DABR(r13)
109	li	r6,7
110	mtspr	SPRN_DABR,r5
111	mtspr	SPRN_DABRX,r6
112END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
113
114	/* Restore SPRG3 */
115	ld	r3,PACA_SPRG_VDSO(r13)
116	mtspr	SPRN_SPRG_VDSO_WRITE,r3
117
118	/* Reload the host's PMU registers */
119	bl	kvmhv_load_host_pmu
120
121	/*
122	 * Reload DEC.  HDEC interrupts were disabled when
123	 * we reloaded the host's LPCR value.
124	 */
125	ld	r3, HSTATE_DECEXP(r13)
126	mftb	r4
127	subf	r4, r4, r3
128	mtspr	SPRN_DEC, r4
129
130	/* hwthread_req may have got set by cede or no vcpu, so clear it */
131	li	r0, 0
132	stb	r0, HSTATE_HWTHREAD_REQ(r13)
133
134	/*
135	 * For external interrupts we need to call the Linux
136	 * handler to process the interrupt. We do that by jumping
137	 * to absolute address 0x500 for external interrupts.
138	 * The [h]rfid at the end of the handler will return to
139	 * the book3s_hv_interrupts.S code. For other interrupts
140	 * we do the rfid to get back to the book3s_hv_interrupts.S
141	 * code here.
142	 */
143	ld	r8, 112+PPC_LR_STKOFF(r1)
144	addi	r1, r1, 112
145	ld	r7, HSTATE_HOST_MSR(r13)
146
147	/* Return the trap number on this thread as the return value */
148	mr	r3, r12
149
150	/*
151	 * If we came back from the guest via a relocation-on interrupt,
152	 * we will be in virtual mode at this point, which makes it a
153	 * little easier to get back to the caller.
154	 */
155	mfmsr	r0
156	andi.	r0, r0, MSR_IR		/* in real mode? */
157	bne	.Lvirt_return
158
159	/* RFI into the highmem handler */
160	mfmsr	r6
161	li	r0, MSR_RI
162	andc	r6, r6, r0
163	mtmsrd	r6, 1			/* Clear RI in MSR */
164	mtsrr0	r8
165	mtsrr1	r7
166	RFI_TO_KERNEL
167
168	/* Virtual-mode return */
169.Lvirt_return:
170	mtlr	r8
171	blr
172
173kvmppc_primary_no_guest:
174	/* We handle this much like a ceded vcpu */
175	/* put the HDEC into the DEC, since HDEC interrupts don't wake us */
176	/* HDEC may be larger than DEC for arch >= v3.00, but since the */
177	/* HDEC value came from DEC in the first place, it will fit */
178	mfspr	r3, SPRN_HDEC
179	mtspr	SPRN_DEC, r3
180	/*
181	 * Make sure the primary has finished the MMU switch.
182	 * We should never get here on a secondary thread, but
183	 * check it for robustness' sake.
184	 */
185	ld	r5, HSTATE_KVM_VCORE(r13)
18665:	lbz	r0, VCORE_IN_GUEST(r5)
187	cmpwi	r0, 0
188	beq	65b
189	/* Set LPCR. */
190	ld	r8,VCORE_LPCR(r5)
191	mtspr	SPRN_LPCR,r8
192	isync
193	/* set our bit in napping_threads */
194	ld	r5, HSTATE_KVM_VCORE(r13)
195	lbz	r7, HSTATE_PTID(r13)
196	li	r0, 1
197	sld	r0, r0, r7
198	addi	r6, r5, VCORE_NAPPING_THREADS
1991:	lwarx	r3, 0, r6
200	or	r3, r3, r0
201	stwcx.	r3, 0, r6
202	bne	1b
203	/* order napping_threads update vs testing entry_exit_map */
204	isync
205	li	r12, 0
206	lwz	r7, VCORE_ENTRY_EXIT(r5)
207	cmpwi	r7, 0x100
208	bge	kvm_novcpu_exit	/* another thread already exiting */
209	li	r3, NAPPING_NOVCPU
210	stb	r3, HSTATE_NAPPING(r13)
211
212	li	r3, 0		/* Don't wake on privileged (OS) doorbell */
213	b	kvm_do_nap
214
215/*
216 * kvm_novcpu_wakeup
217 *	Entered from kvm_start_guest if kvm_hstate.napping is set
218 *	to NAPPING_NOVCPU
219 *		r2 = kernel TOC
220 *		r13 = paca
221 */
222kvm_novcpu_wakeup:
223	ld	r1, HSTATE_HOST_R1(r13)
224	ld	r5, HSTATE_KVM_VCORE(r13)
225	li	r0, 0
226	stb	r0, HSTATE_NAPPING(r13)
227
228	/* check the wake reason */
229	bl	kvmppc_check_wake_reason
230
231	/*
232	 * Restore volatile registers since we could have called
233	 * a C routine in kvmppc_check_wake_reason.
234	 *	r5 = VCORE
235	 */
236	ld	r5, HSTATE_KVM_VCORE(r13)
237
238	/* see if any other thread is already exiting */
239	lwz	r0, VCORE_ENTRY_EXIT(r5)
240	cmpwi	r0, 0x100
241	bge	kvm_novcpu_exit
242
243	/* clear our bit in napping_threads */
244	lbz	r7, HSTATE_PTID(r13)
245	li	r0, 1
246	sld	r0, r0, r7
247	addi	r6, r5, VCORE_NAPPING_THREADS
2484:	lwarx	r7, 0, r6
249	andc	r7, r7, r0
250	stwcx.	r7, 0, r6
251	bne	4b
252
253	/* See if the wake reason means we need to exit */
254	cmpdi	r3, 0
255	bge	kvm_novcpu_exit
256
257	/* See if our timeslice has expired (HDEC is negative) */
258	mfspr	r0, SPRN_HDEC
259	EXTEND_HDEC(r0)
260	li	r12, BOOK3S_INTERRUPT_HV_DECREMENTER
261	cmpdi	r0, 0
262	blt	kvm_novcpu_exit
263
264	/* Got an IPI but other vcpus aren't yet exiting, must be a latecomer */
265	ld	r4, HSTATE_KVM_VCPU(r13)
266	cmpdi	r4, 0
267	beq	kvmppc_primary_no_guest
268
269#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
270	addi	r3, r4, VCPU_TB_RMENTRY
271	bl	kvmhv_start_timing
272#endif
273	b	kvmppc_got_guest
274
275kvm_novcpu_exit:
276#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
277	ld	r4, HSTATE_KVM_VCPU(r13)
278	cmpdi	r4, 0
279	beq	13f
280	addi	r3, r4, VCPU_TB_RMEXIT
281	bl	kvmhv_accumulate_time
282#endif
28313:	mr	r3, r12
284	stw	r12, STACK_SLOT_TRAP(r1)
285	bl	kvmhv_commence_exit
286	nop
287	b	kvmhv_switch_to_host
288
289/*
290 * We come in here when wakened from Linux offline idle code.
291 * Relocation is off
292 * r3 contains the SRR1 wakeup value, SRR1 is trashed.
293 */
294_GLOBAL(idle_kvm_start_guest)
295	ld	r4,PACAEMERGSP(r13)
296	mfcr	r5
297	mflr	r0
298	std	r1,0(r4)
299	std	r5,8(r4)
300	std	r0,16(r4)
301	subi	r1,r4,STACK_FRAME_OVERHEAD
302	SAVE_NVGPRS(r1)
303
304	/*
305	 * Could avoid this and pass it through in r3. For now,
306	 * code expects it to be in SRR1.
307	 */
308	mtspr	SPRN_SRR1,r3
309
310	li	r0,0
311	stb	r0,PACA_FTRACE_ENABLED(r13)
312
313	li	r0,KVM_HWTHREAD_IN_KVM
314	stb	r0,HSTATE_HWTHREAD_STATE(r13)
315
316	/* kvm cede / napping does not come through here */
317	lbz	r0,HSTATE_NAPPING(r13)
318	twnei	r0,0
319
320	b	1f
321
322kvm_unsplit_wakeup:
323	li	r0, 0
324	stb	r0, HSTATE_NAPPING(r13)
325
3261:
327
328	/*
329	 * We weren't napping due to cede, so this must be a secondary
330	 * thread being woken up to run a guest, or being woken up due
331	 * to a stray IPI.  (Or due to some machine check or hypervisor
332	 * maintenance interrupt while the core is in KVM.)
333	 */
334
335	/* Check the wake reason in SRR1 to see why we got here */
336	bl	kvmppc_check_wake_reason
337	/*
338	 * kvmppc_check_wake_reason could invoke a C routine, but we
339	 * have no volatile registers to restore when we return.
340	 */
341
342	cmpdi	r3, 0
343	bge	kvm_no_guest
344
345	/* get vcore pointer, NULL if we have nothing to run */
346	ld	r5,HSTATE_KVM_VCORE(r13)
347	cmpdi	r5,0
348	/* if we have no vcore to run, go back to sleep */
349	beq	kvm_no_guest
350
351kvm_secondary_got_guest:
352
353	/* Set HSTATE_DSCR(r13) to something sensible */
354	ld	r6, PACA_DSCR_DEFAULT(r13)
355	std	r6, HSTATE_DSCR(r13)
356
357	/* On thread 0 of a subcore, set HDEC to max */
358	lbz	r4, HSTATE_PTID(r13)
359	cmpwi	r4, 0
360	bne	63f
361	LOAD_REG_ADDR(r6, decrementer_max)
362	ld	r6, 0(r6)
363	mtspr	SPRN_HDEC, r6
364	/* and set per-LPAR registers, if doing dynamic micro-threading */
365	ld	r6, HSTATE_SPLIT_MODE(r13)
366	cmpdi	r6, 0
367	beq	63f
368BEGIN_FTR_SECTION
369	ld	r0, KVM_SPLIT_RPR(r6)
370	mtspr	SPRN_RPR, r0
371	ld	r0, KVM_SPLIT_PMMAR(r6)
372	mtspr	SPRN_PMMAR, r0
373	ld	r0, KVM_SPLIT_LDBAR(r6)
374	mtspr	SPRN_LDBAR, r0
375	isync
376FTR_SECTION_ELSE
377	/* On P9 we use the split_info for coordinating LPCR changes */
378	lwz	r4, KVM_SPLIT_DO_SET(r6)
379	cmpwi	r4, 0
380	beq	1f
381	mr	r3, r6
382	bl	kvmhv_p9_set_lpcr
383	nop
3841:
385ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
38663:
387	/* Order load of vcpu after load of vcore */
388	lwsync
389	ld	r4, HSTATE_KVM_VCPU(r13)
390	bl	kvmppc_hv_entry
391
392	/* Back from the guest, go back to nap */
393	/* Clear our vcpu and vcore pointers so we don't come back in early */
394	li	r0, 0
395	std	r0, HSTATE_KVM_VCPU(r13)
396	/*
397	 * Once we clear HSTATE_KVM_VCORE(r13), the code in
398	 * kvmppc_run_core() is going to assume that all our vcpu
399	 * state is visible in memory.  This lwsync makes sure
400	 * that that is true.
401	 */
402	lwsync
403	std	r0, HSTATE_KVM_VCORE(r13)
404
405	/*
406	 * All secondaries exiting guest will fall through this path.
407	 * Before proceeding, just check for HMI interrupt and
408	 * invoke opal hmi handler. By now we are sure that the
409	 * primary thread on this core/subcore has already made partition
410	 * switch/TB resync and we are good to call opal hmi handler.
411	 */
412	cmpwi	r12, BOOK3S_INTERRUPT_HMI
413	bne	kvm_no_guest
414
415	li	r3,0			/* NULL argument */
416	bl	hmi_exception_realmode
417/*
418 * At this point we have finished executing in the guest.
419 * We need to wait for hwthread_req to become zero, since
420 * we may not turn on the MMU while hwthread_req is non-zero.
421 * While waiting we also need to check if we get given a vcpu to run.
422 */
423kvm_no_guest:
424	lbz	r3, HSTATE_HWTHREAD_REQ(r13)
425	cmpwi	r3, 0
426	bne	53f
427	HMT_MEDIUM
428	li	r0, KVM_HWTHREAD_IN_KERNEL
429	stb	r0, HSTATE_HWTHREAD_STATE(r13)
430	/* need to recheck hwthread_req after a barrier, to avoid race */
431	sync
432	lbz	r3, HSTATE_HWTHREAD_REQ(r13)
433	cmpwi	r3, 0
434	bne	54f
435
436	/*
437	 * Jump to idle_return_gpr_loss, which returns to the
438	 * idle_kvm_start_guest caller.
439	 */
440	li	r3, LPCR_PECE0
441	mfspr	r4, SPRN_LPCR
442	rlwimi	r4, r3, 0, LPCR_PECE0 | LPCR_PECE1
443	mtspr	SPRN_LPCR, r4
444	/* set up r3 for return */
445	mfspr	r3,SPRN_SRR1
446	REST_NVGPRS(r1)
447	addi	r1, r1, STACK_FRAME_OVERHEAD
448	ld	r0, 16(r1)
449	ld	r5, 8(r1)
450	ld	r1, 0(r1)
451	mtlr	r0
452	mtcr	r5
453	blr
454
45553:	HMT_LOW
456	ld	r5, HSTATE_KVM_VCORE(r13)
457	cmpdi	r5, 0
458	bne	60f
459	ld	r3, HSTATE_SPLIT_MODE(r13)
460	cmpdi	r3, 0
461	beq	kvm_no_guest
462	lwz	r0, KVM_SPLIT_DO_SET(r3)
463	cmpwi	r0, 0
464	bne	kvmhv_do_set
465	lwz	r0, KVM_SPLIT_DO_RESTORE(r3)
466	cmpwi	r0, 0
467	bne	kvmhv_do_restore
468	lbz	r0, KVM_SPLIT_DO_NAP(r3)
469	cmpwi	r0, 0
470	beq	kvm_no_guest
471	HMT_MEDIUM
472	b	kvm_unsplit_nap
47360:	HMT_MEDIUM
474	b	kvm_secondary_got_guest
475
47654:	li	r0, KVM_HWTHREAD_IN_KVM
477	stb	r0, HSTATE_HWTHREAD_STATE(r13)
478	b	kvm_no_guest
479
480kvmhv_do_set:
481	/* Set LPCR, LPIDR etc. on P9 */
482	HMT_MEDIUM
483	bl	kvmhv_p9_set_lpcr
484	nop
485	b	kvm_no_guest
486
487kvmhv_do_restore:
488	HMT_MEDIUM
489	bl	kvmhv_p9_restore_lpcr
490	nop
491	b	kvm_no_guest
492
493/*
494 * Here the primary thread is trying to return the core to
495 * whole-core mode, so we need to nap.
496 */
497kvm_unsplit_nap:
498	/*
499	 * When secondaries are napping in kvm_unsplit_nap() with
500	 * hwthread_req = 1, HMI goes ignored even though subcores are
501	 * already exited the guest. Hence HMI keeps waking up secondaries
502	 * from nap in a loop and secondaries always go back to nap since
503	 * no vcore is assigned to them. This makes impossible for primary
504	 * thread to get hold of secondary threads resulting into a soft
505	 * lockup in KVM path.
506	 *
507	 * Let us check if HMI is pending and handle it before we go to nap.
508	 */
509	cmpwi	r12, BOOK3S_INTERRUPT_HMI
510	bne	55f
511	li	r3, 0			/* NULL argument */
512	bl	hmi_exception_realmode
51355:
514	/*
515	 * Ensure that secondary doesn't nap when it has
516	 * its vcore pointer set.
517	 */
518	sync		/* matches smp_mb() before setting split_info.do_nap */
519	ld	r0, HSTATE_KVM_VCORE(r13)
520	cmpdi	r0, 0
521	bne	kvm_no_guest
522	/* clear any pending message */
523BEGIN_FTR_SECTION
524	lis	r6, (PPC_DBELL_SERVER << (63-36))@h
525	PPC_MSGCLR(6)
526END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
527	/* Set kvm_split_mode.napped[tid] = 1 */
528	ld	r3, HSTATE_SPLIT_MODE(r13)
529	li	r0, 1
530	lbz	r4, HSTATE_TID(r13)
531	addi	r4, r4, KVM_SPLIT_NAPPED
532	stbx	r0, r3, r4
533	/* Check the do_nap flag again after setting napped[] */
534	sync
535	lbz	r0, KVM_SPLIT_DO_NAP(r3)
536	cmpwi	r0, 0
537	beq	57f
538	li	r3, NAPPING_UNSPLIT
539	stb	r3, HSTATE_NAPPING(r13)
540	li	r3, (LPCR_PECEDH | LPCR_PECE0) >> 4
541	mfspr	r5, SPRN_LPCR
542	rlwimi	r5, r3, 4, (LPCR_PECEDP | LPCR_PECEDH | LPCR_PECE0 | LPCR_PECE1)
543	b	kvm_nap_sequence
544
54557:	li	r0, 0
546	stbx	r0, r3, r4
547	b	kvm_no_guest
548
549/******************************************************************************
550 *                                                                            *
551 *                               Entry code                                   *
552 *                                                                            *
553 *****************************************************************************/
554
555.global kvmppc_hv_entry
556kvmppc_hv_entry:
557
558	/* Required state:
559	 *
560	 * R4 = vcpu pointer (or NULL)
561	 * MSR = ~IR|DR
562	 * R13 = PACA
563	 * R1 = host R1
564	 * R2 = TOC
565	 * all other volatile GPRS = free
566	 * Does not preserve non-volatile GPRs or CR fields
567	 */
568	mflr	r0
569	std	r0, PPC_LR_STKOFF(r1)
570	stdu	r1, -SFS(r1)
571
572	/* Save R1 in the PACA */
573	std	r1, HSTATE_HOST_R1(r13)
574
575	li	r6, KVM_GUEST_MODE_HOST_HV
576	stb	r6, HSTATE_IN_GUEST(r13)
577
578#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
579	/* Store initial timestamp */
580	cmpdi	r4, 0
581	beq	1f
582	addi	r3, r4, VCPU_TB_RMENTRY
583	bl	kvmhv_start_timing
5841:
585#endif
586
587	ld	r5, HSTATE_KVM_VCORE(r13)
588	ld	r9, VCORE_KVM(r5)	/* pointer to struct kvm */
589
590	/*
591	 * POWER7/POWER8 host -> guest partition switch code.
592	 * We don't have to lock against concurrent tlbies,
593	 * but we do have to coordinate across hardware threads.
594	 */
595	/* Set bit in entry map iff exit map is zero. */
596	li	r7, 1
597	lbz	r6, HSTATE_PTID(r13)
598	sld	r7, r7, r6
599	addi	r8, r5, VCORE_ENTRY_EXIT
60021:	lwarx	r3, 0, r8
601	cmpwi	r3, 0x100		/* any threads starting to exit? */
602	bge	secondary_too_late	/* if so we're too late to the party */
603	or	r3, r3, r7
604	stwcx.	r3, 0, r8
605	bne	21b
606
607	/* Primary thread switches to guest partition. */
608	cmpwi	r6,0
609	bne	10f
610
611	lwz	r7,KVM_LPID(r9)
612BEGIN_FTR_SECTION
613	ld	r6,KVM_SDR1(r9)
614	li	r0,LPID_RSVD		/* switch to reserved LPID */
615	mtspr	SPRN_LPID,r0
616	ptesync
617	mtspr	SPRN_SDR1,r6		/* switch to partition page table */
618END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
619	mtspr	SPRN_LPID,r7
620	isync
621
622	/* See if we need to flush the TLB. */
623	mr	r3, r9			/* kvm pointer */
624	lhz	r4, PACAPACAINDEX(r13)	/* physical cpu number */
625	li	r5, 0			/* nested vcpu pointer */
626	bl	kvmppc_check_need_tlb_flush
627	nop
628	ld	r5, HSTATE_KVM_VCORE(r13)
629
630	/* Add timebase offset onto timebase */
63122:	ld	r8,VCORE_TB_OFFSET(r5)
632	cmpdi	r8,0
633	beq	37f
634	std	r8, VCORE_TB_OFFSET_APPL(r5)
635	mftb	r6		/* current host timebase */
636	add	r8,r8,r6
637	mtspr	SPRN_TBU40,r8	/* update upper 40 bits */
638	mftb	r7		/* check if lower 24 bits overflowed */
639	clrldi	r6,r6,40
640	clrldi	r7,r7,40
641	cmpld	r7,r6
642	bge	37f
643	addis	r8,r8,0x100	/* if so, increment upper 40 bits */
644	mtspr	SPRN_TBU40,r8
645
646	/* Load guest PCR value to select appropriate compat mode */
64737:	ld	r7, VCORE_PCR(r5)
648	LOAD_REG_IMMEDIATE(r6, PCR_MASK)
649	cmpld	r7, r6
650	beq	38f
651	or	r7, r7, r6
652	mtspr	SPRN_PCR, r7
65338:
654
655BEGIN_FTR_SECTION
656	/* DPDES and VTB are shared between threads */
657	ld	r8, VCORE_DPDES(r5)
658	ld	r7, VCORE_VTB(r5)
659	mtspr	SPRN_DPDES, r8
660	mtspr	SPRN_VTB, r7
661END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
662
663	/* Mark the subcore state as inside guest */
664	bl	kvmppc_subcore_enter_guest
665	nop
666	ld	r5, HSTATE_KVM_VCORE(r13)
667	ld	r4, HSTATE_KVM_VCPU(r13)
668	li	r0,1
669	stb	r0,VCORE_IN_GUEST(r5)	/* signal secondaries to continue */
670
671	/* Do we have a guest vcpu to run? */
67210:	cmpdi	r4, 0
673	beq	kvmppc_primary_no_guest
674kvmppc_got_guest:
675	/* Increment yield count if they have a VPA */
676	ld	r3, VCPU_VPA(r4)
677	cmpdi	r3, 0
678	beq	25f
679	li	r6, LPPACA_YIELDCOUNT
680	LWZX_BE	r5, r3, r6
681	addi	r5, r5, 1
682	STWX_BE	r5, r3, r6
683	li	r6, 1
684	stb	r6, VCPU_VPA_DIRTY(r4)
68525:
686
687	/* Save purr/spurr */
688	mfspr	r5,SPRN_PURR
689	mfspr	r6,SPRN_SPURR
690	std	r5,HSTATE_PURR(r13)
691	std	r6,HSTATE_SPURR(r13)
692	ld	r7,VCPU_PURR(r4)
693	ld	r8,VCPU_SPURR(r4)
694	mtspr	SPRN_PURR,r7
695	mtspr	SPRN_SPURR,r8
696
697	/* Save host values of some registers */
698BEGIN_FTR_SECTION
699	mfspr	r5, SPRN_TIDR
700	mfspr	r6, SPRN_PSSCR
701	mfspr	r7, SPRN_PID
702	std	r5, STACK_SLOT_TID(r1)
703	std	r6, STACK_SLOT_PSSCR(r1)
704	std	r7, STACK_SLOT_PID(r1)
705	mfspr	r5, SPRN_HFSCR
706	std	r5, STACK_SLOT_HFSCR(r1)
707END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
708BEGIN_FTR_SECTION
709	mfspr	r5, SPRN_CIABR
710	mfspr	r6, SPRN_DAWR
711	mfspr	r7, SPRN_DAWRX
712	mfspr	r8, SPRN_IAMR
713	std	r5, STACK_SLOT_CIABR(r1)
714	std	r6, STACK_SLOT_DAWR(r1)
715	std	r7, STACK_SLOT_DAWRX(r1)
716	std	r8, STACK_SLOT_IAMR(r1)
717END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
718
719	mfspr	r5, SPRN_AMR
720	std	r5, STACK_SLOT_AMR(r1)
721	mfspr	r6, SPRN_UAMOR
722	std	r6, STACK_SLOT_UAMOR(r1)
723
724BEGIN_FTR_SECTION
725	/* Set partition DABR */
726	/* Do this before re-enabling PMU to avoid P7 DABR corruption bug */
727	lwz	r5,VCPU_DABRX(r4)
728	ld	r6,VCPU_DABR(r4)
729	mtspr	SPRN_DABRX,r5
730	mtspr	SPRN_DABR,r6
731	isync
732END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
733
734#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
735/*
736 * Branch around the call if both CPU_FTR_TM and
737 * CPU_FTR_P9_TM_HV_ASSIST are off.
738 */
739BEGIN_FTR_SECTION
740	b	91f
741END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
742	/*
743	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS (but not CR)
744	 */
745	mr      r3, r4
746	ld      r4, VCPU_MSR(r3)
747	li	r5, 0			/* don't preserve non-vol regs */
748	bl	kvmppc_restore_tm_hv
749	nop
750	ld	r4, HSTATE_KVM_VCPU(r13)
75191:
752#endif
753
754	/* Load guest PMU registers; r4 = vcpu pointer here */
755	mr	r3, r4
756	bl	kvmhv_load_guest_pmu
757
758	/* Load up FP, VMX and VSX registers */
759	ld	r4, HSTATE_KVM_VCPU(r13)
760	bl	kvmppc_load_fp
761
762	ld	r14, VCPU_GPR(R14)(r4)
763	ld	r15, VCPU_GPR(R15)(r4)
764	ld	r16, VCPU_GPR(R16)(r4)
765	ld	r17, VCPU_GPR(R17)(r4)
766	ld	r18, VCPU_GPR(R18)(r4)
767	ld	r19, VCPU_GPR(R19)(r4)
768	ld	r20, VCPU_GPR(R20)(r4)
769	ld	r21, VCPU_GPR(R21)(r4)
770	ld	r22, VCPU_GPR(R22)(r4)
771	ld	r23, VCPU_GPR(R23)(r4)
772	ld	r24, VCPU_GPR(R24)(r4)
773	ld	r25, VCPU_GPR(R25)(r4)
774	ld	r26, VCPU_GPR(R26)(r4)
775	ld	r27, VCPU_GPR(R27)(r4)
776	ld	r28, VCPU_GPR(R28)(r4)
777	ld	r29, VCPU_GPR(R29)(r4)
778	ld	r30, VCPU_GPR(R30)(r4)
779	ld	r31, VCPU_GPR(R31)(r4)
780
781	/* Switch DSCR to guest value */
782	ld	r5, VCPU_DSCR(r4)
783	mtspr	SPRN_DSCR, r5
784
785BEGIN_FTR_SECTION
786	/* Skip next section on POWER7 */
787	b	8f
788END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
789	/* Load up POWER8-specific registers */
790	ld	r5, VCPU_IAMR(r4)
791	lwz	r6, VCPU_PSPB(r4)
792	ld	r7, VCPU_FSCR(r4)
793	mtspr	SPRN_IAMR, r5
794	mtspr	SPRN_PSPB, r6
795	mtspr	SPRN_FSCR, r7
796	/*
797	 * Handle broken DAWR case by not writing it. This means we
798	 * can still store the DAWR register for migration.
799	 */
800	LOAD_REG_ADDR(r5, dawr_force_enable)
801	lbz	r5, 0(r5)
802	cmpdi	r5, 0
803	beq	1f
804	ld	r5, VCPU_DAWR(r4)
805	ld	r6, VCPU_DAWRX(r4)
806	mtspr	SPRN_DAWR, r5
807	mtspr	SPRN_DAWRX, r6
8081:
809	ld	r7, VCPU_CIABR(r4)
810	ld	r8, VCPU_TAR(r4)
811	mtspr	SPRN_CIABR, r7
812	mtspr	SPRN_TAR, r8
813	ld	r5, VCPU_IC(r4)
814	ld	r8, VCPU_EBBHR(r4)
815	mtspr	SPRN_IC, r5
816	mtspr	SPRN_EBBHR, r8
817	ld	r5, VCPU_EBBRR(r4)
818	ld	r6, VCPU_BESCR(r4)
819	lwz	r7, VCPU_GUEST_PID(r4)
820	ld	r8, VCPU_WORT(r4)
821	mtspr	SPRN_EBBRR, r5
822	mtspr	SPRN_BESCR, r6
823	mtspr	SPRN_PID, r7
824	mtspr	SPRN_WORT, r8
825BEGIN_FTR_SECTION
826	/* POWER8-only registers */
827	ld	r5, VCPU_TCSCR(r4)
828	ld	r6, VCPU_ACOP(r4)
829	ld	r7, VCPU_CSIGR(r4)
830	ld	r8, VCPU_TACR(r4)
831	mtspr	SPRN_TCSCR, r5
832	mtspr	SPRN_ACOP, r6
833	mtspr	SPRN_CSIGR, r7
834	mtspr	SPRN_TACR, r8
835	nop
836FTR_SECTION_ELSE
837	/* POWER9-only registers */
838	ld	r5, VCPU_TID(r4)
839	ld	r6, VCPU_PSSCR(r4)
840	lbz	r8, HSTATE_FAKE_SUSPEND(r13)
841	oris	r6, r6, PSSCR_EC@h	/* This makes stop trap to HV */
842	rldimi	r6, r8, PSSCR_FAKE_SUSPEND_LG, 63 - PSSCR_FAKE_SUSPEND_LG
843	ld	r7, VCPU_HFSCR(r4)
844	mtspr	SPRN_TIDR, r5
845	mtspr	SPRN_PSSCR, r6
846	mtspr	SPRN_HFSCR, r7
847ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
8488:
849
850	ld	r5, VCPU_SPRG0(r4)
851	ld	r6, VCPU_SPRG1(r4)
852	ld	r7, VCPU_SPRG2(r4)
853	ld	r8, VCPU_SPRG3(r4)
854	mtspr	SPRN_SPRG0, r5
855	mtspr	SPRN_SPRG1, r6
856	mtspr	SPRN_SPRG2, r7
857	mtspr	SPRN_SPRG3, r8
858
859	/* Load up DAR and DSISR */
860	ld	r5, VCPU_DAR(r4)
861	lwz	r6, VCPU_DSISR(r4)
862	mtspr	SPRN_DAR, r5
863	mtspr	SPRN_DSISR, r6
864
865	/* Restore AMR and UAMOR, set AMOR to all 1s */
866	ld	r5,VCPU_AMR(r4)
867	ld	r6,VCPU_UAMOR(r4)
868	li	r7,-1
869	mtspr	SPRN_AMR,r5
870	mtspr	SPRN_UAMOR,r6
871	mtspr	SPRN_AMOR,r7
872
873	/* Restore state of CTRL run bit; assume 1 on entry */
874	lwz	r5,VCPU_CTRL(r4)
875	andi.	r5,r5,1
876	bne	4f
877	mfspr	r6,SPRN_CTRLF
878	clrrdi	r6,r6,1
879	mtspr	SPRN_CTRLT,r6
8804:
881	/* Secondary threads wait for primary to have done partition switch */
882	ld	r5, HSTATE_KVM_VCORE(r13)
883	lbz	r6, HSTATE_PTID(r13)
884	cmpwi	r6, 0
885	beq	21f
886	lbz	r0, VCORE_IN_GUEST(r5)
887	cmpwi	r0, 0
888	bne	21f
889	HMT_LOW
89020:	lwz	r3, VCORE_ENTRY_EXIT(r5)
891	cmpwi	r3, 0x100
892	bge	no_switch_exit
893	lbz	r0, VCORE_IN_GUEST(r5)
894	cmpwi	r0, 0
895	beq	20b
896	HMT_MEDIUM
89721:
898	/* Set LPCR. */
899	ld	r8,VCORE_LPCR(r5)
900	mtspr	SPRN_LPCR,r8
901	isync
902
903	/*
904	 * Set the decrementer to the guest decrementer.
905	 */
906	ld	r8,VCPU_DEC_EXPIRES(r4)
907	/* r8 is a host timebase value here, convert to guest TB */
908	ld	r5,HSTATE_KVM_VCORE(r13)
909	ld	r6,VCORE_TB_OFFSET_APPL(r5)
910	add	r8,r8,r6
911	mftb	r7
912	subf	r3,r7,r8
913	mtspr	SPRN_DEC,r3
914
915	/* Check if HDEC expires soon */
916	mfspr	r3, SPRN_HDEC
917	EXTEND_HDEC(r3)
918	cmpdi	r3, 512		/* 1 microsecond */
919	blt	hdec_soon
920
921	/* For hash guest, clear out and reload the SLB */
922	ld	r6, VCPU_KVM(r4)
923	lbz	r0, KVM_RADIX(r6)
924	cmpwi	r0, 0
925	bne	9f
926	li	r6, 0
927	slbmte	r6, r6
928	slbia
929	ptesync
930
931	/* Load up guest SLB entries (N.B. slb_max will be 0 for radix) */
932	lwz	r5,VCPU_SLB_MAX(r4)
933	cmpwi	r5,0
934	beq	9f
935	mtctr	r5
936	addi	r6,r4,VCPU_SLB
9371:	ld	r8,VCPU_SLB_E(r6)
938	ld	r9,VCPU_SLB_V(r6)
939	slbmte	r9,r8
940	addi	r6,r6,VCPU_SLB_SIZE
941	bdnz	1b
9429:
943
944#ifdef CONFIG_KVM_XICS
945	/* We are entering the guest on that thread, push VCPU to XIVE */
946	ld	r11, VCPU_XIVE_SAVED_STATE(r4)
947	li	r9, TM_QW1_OS
948	lwz	r8, VCPU_XIVE_CAM_WORD(r4)
949	cmpwi	r8, 0
950	beq	no_xive
951	li	r7, TM_QW1_OS + TM_WORD2
952	mfmsr	r0
953	andi.	r0, r0, MSR_DR		/* in real mode? */
954	beq	2f
955	ld	r10, HSTATE_XIVE_TIMA_VIRT(r13)
956	cmpldi	cr1, r10, 0
957	beq     cr1, no_xive
958	eieio
959	stdx	r11,r9,r10
960	stwx	r8,r7,r10
961	b	3f
9622:	ld	r10, HSTATE_XIVE_TIMA_PHYS(r13)
963	cmpldi	cr1, r10, 0
964	beq	cr1, no_xive
965	eieio
966	stdcix	r11,r9,r10
967	stwcix	r8,r7,r10
9683:	li	r9, 1
969	stb	r9, VCPU_XIVE_PUSHED(r4)
970	eieio
971
972	/*
973	 * We clear the irq_pending flag. There is a small chance of a
974	 * race vs. the escalation interrupt happening on another
975	 * processor setting it again, but the only consequence is to
976	 * cause a spurrious wakeup on the next H_CEDE which is not an
977	 * issue.
978	 */
979	li	r0,0
980	stb	r0, VCPU_IRQ_PENDING(r4)
981
982	/*
983	 * In single escalation mode, if the escalation interrupt is
984	 * on, we mask it.
985	 */
986	lbz	r0, VCPU_XIVE_ESC_ON(r4)
987	cmpwi	cr1, r0,0
988	beq	cr1, 1f
989	li	r9, XIVE_ESB_SET_PQ_01
990	beq	4f			/* in real mode? */
991	ld	r10, VCPU_XIVE_ESC_VADDR(r4)
992	ldx	r0, r10, r9
993	b	5f
9944:	ld	r10, VCPU_XIVE_ESC_RADDR(r4)
995	ldcix	r0, r10, r9
9965:	sync
997
998	/* We have a possible subtle race here: The escalation interrupt might
999	 * have fired and be on its way to the host queue while we mask it,
1000	 * and if we unmask it early enough (re-cede right away), there is
1001	 * a theorical possibility that it fires again, thus landing in the
1002	 * target queue more than once which is a big no-no.
1003	 *
1004	 * Fortunately, solving this is rather easy. If the above load setting
1005	 * PQ to 01 returns a previous value where P is set, then we know the
1006	 * escalation interrupt is somewhere on its way to the host. In that
1007	 * case we simply don't clear the xive_esc_on flag below. It will be
1008	 * eventually cleared by the handler for the escalation interrupt.
1009	 *
1010	 * Then, when doing a cede, we check that flag again before re-enabling
1011	 * the escalation interrupt, and if set, we abort the cede.
1012	 */
1013	andi.	r0, r0, XIVE_ESB_VAL_P
1014	bne-	1f
1015
1016	/* Now P is 0, we can clear the flag */
1017	li	r0, 0
1018	stb	r0, VCPU_XIVE_ESC_ON(r4)
10191:
1020no_xive:
1021#endif /* CONFIG_KVM_XICS */
1022
1023	li	r0, 0
1024	stw	r0, STACK_SLOT_SHORT_PATH(r1)
1025
1026deliver_guest_interrupt:	/* r4 = vcpu, r13 = paca */
1027	/* Check if we can deliver an external or decrementer interrupt now */
1028	ld	r0, VCPU_PENDING_EXC(r4)
1029BEGIN_FTR_SECTION
1030	/* On POWER9, also check for emulated doorbell interrupt */
1031	lbz	r3, VCPU_DBELL_REQ(r4)
1032	or	r0, r0, r3
1033END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1034	cmpdi	r0, 0
1035	beq	71f
1036	mr	r3, r4
1037	bl	kvmppc_guest_entry_inject_int
1038	ld	r4, HSTATE_KVM_VCPU(r13)
103971:
1040	ld	r6, VCPU_SRR0(r4)
1041	ld	r7, VCPU_SRR1(r4)
1042	mtspr	SPRN_SRR0, r6
1043	mtspr	SPRN_SRR1, r7
1044
1045fast_guest_entry_c:
1046	ld	r10, VCPU_PC(r4)
1047	ld	r11, VCPU_MSR(r4)
1048	/* r11 = vcpu->arch.msr & ~MSR_HV */
1049	rldicl	r11, r11, 63 - MSR_HV_LG, 1
1050	rotldi	r11, r11, 1 + MSR_HV_LG
1051	ori	r11, r11, MSR_ME
1052
1053	ld	r6, VCPU_CTR(r4)
1054	ld	r7, VCPU_XER(r4)
1055	mtctr	r6
1056	mtxer	r7
1057
1058/*
1059 * Required state:
1060 * R4 = vcpu
1061 * R10: value for HSRR0
1062 * R11: value for HSRR1
1063 * R13 = PACA
1064 */
1065fast_guest_return:
1066	li	r0,0
1067	stb	r0,VCPU_CEDED(r4)	/* cancel cede */
1068	mtspr	SPRN_HSRR0,r10
1069	mtspr	SPRN_HSRR1,r11
1070
1071	/* Activate guest mode, so faults get handled by KVM */
1072	li	r9, KVM_GUEST_MODE_GUEST_HV
1073	stb	r9, HSTATE_IN_GUEST(r13)
1074
1075#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1076	/* Accumulate timing */
1077	addi	r3, r4, VCPU_TB_GUEST
1078	bl	kvmhv_accumulate_time
1079#endif
1080
1081	/* Enter guest */
1082
1083BEGIN_FTR_SECTION
1084	ld	r5, VCPU_CFAR(r4)
1085	mtspr	SPRN_CFAR, r5
1086END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
1087BEGIN_FTR_SECTION
1088	ld	r0, VCPU_PPR(r4)
1089END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1090
1091	ld	r5, VCPU_LR(r4)
1092	mtlr	r5
1093
1094	ld	r1, VCPU_GPR(R1)(r4)
1095	ld	r5, VCPU_GPR(R5)(r4)
1096	ld	r8, VCPU_GPR(R8)(r4)
1097	ld	r9, VCPU_GPR(R9)(r4)
1098	ld	r10, VCPU_GPR(R10)(r4)
1099	ld	r11, VCPU_GPR(R11)(r4)
1100	ld	r12, VCPU_GPR(R12)(r4)
1101	ld	r13, VCPU_GPR(R13)(r4)
1102
1103BEGIN_FTR_SECTION
1104	mtspr	SPRN_PPR, r0
1105END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1106
1107/* Move canary into DSISR to check for later */
1108BEGIN_FTR_SECTION
1109	li	r0, 0x7fff
1110	mtspr	SPRN_HDSISR, r0
1111END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1112
1113	ld	r6, VCPU_KVM(r4)
1114	lbz	r7, KVM_SECURE_GUEST(r6)
1115	cmpdi	r7, 0
1116	ld	r6, VCPU_GPR(R6)(r4)
1117	ld	r7, VCPU_GPR(R7)(r4)
1118	bne	ret_to_ultra
1119
1120	ld	r0, VCPU_CR(r4)
1121	mtcr	r0
1122
1123	ld	r0, VCPU_GPR(R0)(r4)
1124	ld	r2, VCPU_GPR(R2)(r4)
1125	ld	r3, VCPU_GPR(R3)(r4)
1126	ld	r4, VCPU_GPR(R4)(r4)
1127	HRFI_TO_GUEST
1128	b	.
1129/*
1130 * Use UV_RETURN ultracall to return control back to the Ultravisor after
1131 * processing an hypercall or interrupt that was forwarded (a.k.a. reflected)
1132 * to the Hypervisor.
1133 *
1134 * All registers have already been loaded, except:
1135 *   R0 = hcall result
1136 *   R2 = SRR1, so UV can detect a synthesized interrupt (if any)
1137 *   R3 = UV_RETURN
1138 */
1139ret_to_ultra:
1140	ld	r0, VCPU_CR(r4)
1141	mtcr	r0
1142
1143	ld	r0, VCPU_GPR(R3)(r4)
1144	mfspr	r2, SPRN_SRR1
1145	li	r3, 0
1146	ori	r3, r3, UV_RETURN
1147	ld	r4, VCPU_GPR(R4)(r4)
1148	sc	2
1149
1150/*
1151 * Enter the guest on a P9 or later system where we have exactly
1152 * one vcpu per vcore and we don't need to go to real mode
1153 * (which implies that host and guest are both using radix MMU mode).
1154 * r3 = vcpu pointer
1155 * Most SPRs and all the VSRs have been loaded already.
1156 */
1157_GLOBAL(__kvmhv_vcpu_entry_p9)
1158EXPORT_SYMBOL_GPL(__kvmhv_vcpu_entry_p9)
1159	mflr	r0
1160	std	r0, PPC_LR_STKOFF(r1)
1161	stdu	r1, -SFS(r1)
1162
1163	li	r0, 1
1164	stw	r0, STACK_SLOT_SHORT_PATH(r1)
1165
1166	std	r3, HSTATE_KVM_VCPU(r13)
1167	mfcr	r4
1168	stw	r4, SFS+8(r1)
1169
1170	std	r1, HSTATE_HOST_R1(r13)
1171
1172	reg = 14
1173	.rept	18
1174	std	reg, STACK_SLOT_NVGPRS + ((reg - 14) * 8)(r1)
1175	reg = reg + 1
1176	.endr
1177
1178	reg = 14
1179	.rept	18
1180	ld	reg, __VCPU_GPR(reg)(r3)
1181	reg = reg + 1
1182	.endr
1183
1184	mfmsr	r10
1185	std	r10, HSTATE_HOST_MSR(r13)
1186
1187	mr	r4, r3
1188	b	fast_guest_entry_c
1189guest_exit_short_path:
1190
1191	li	r0, KVM_GUEST_MODE_NONE
1192	stb	r0, HSTATE_IN_GUEST(r13)
1193
1194	reg = 14
1195	.rept	18
1196	std	reg, __VCPU_GPR(reg)(r9)
1197	reg = reg + 1
1198	.endr
1199
1200	reg = 14
1201	.rept	18
1202	ld	reg, STACK_SLOT_NVGPRS + ((reg - 14) * 8)(r1)
1203	reg = reg + 1
1204	.endr
1205
1206	lwz	r4, SFS+8(r1)
1207	mtcr	r4
1208
1209	mr	r3, r12		/* trap number */
1210
1211	addi	r1, r1, SFS
1212	ld	r0, PPC_LR_STKOFF(r1)
1213	mtlr	r0
1214
1215	/* If we are in real mode, do a rfid to get back to the caller */
1216	mfmsr	r4
1217	andi.	r5, r4, MSR_IR
1218	bnelr
1219	rldicl	r5, r4, 64 - MSR_TS_S_LG, 62	/* extract TS field */
1220	mtspr	SPRN_SRR0, r0
1221	ld	r10, HSTATE_HOST_MSR(r13)
1222	rldimi	r10, r5, MSR_TS_S_LG, 63 - MSR_TS_T_LG
1223	mtspr	SPRN_SRR1, r10
1224	RFI_TO_KERNEL
1225	b	.
1226
1227secondary_too_late:
1228	li	r12, 0
1229	stw	r12, STACK_SLOT_TRAP(r1)
1230	cmpdi	r4, 0
1231	beq	11f
1232	stw	r12, VCPU_TRAP(r4)
1233#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1234	addi	r3, r4, VCPU_TB_RMEXIT
1235	bl	kvmhv_accumulate_time
1236#endif
123711:	b	kvmhv_switch_to_host
1238
1239no_switch_exit:
1240	HMT_MEDIUM
1241	li	r12, 0
1242	b	12f
1243hdec_soon:
1244	li	r12, BOOK3S_INTERRUPT_HV_DECREMENTER
124512:	stw	r12, VCPU_TRAP(r4)
1246	mr	r9, r4
1247#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1248	addi	r3, r4, VCPU_TB_RMEXIT
1249	bl	kvmhv_accumulate_time
1250#endif
1251	b	guest_bypass
1252
1253/******************************************************************************
1254 *                                                                            *
1255 *                               Exit code                                    *
1256 *                                                                            *
1257 *****************************************************************************/
1258
1259/*
1260 * We come here from the first-level interrupt handlers.
1261 */
1262	.globl	kvmppc_interrupt_hv
1263kvmppc_interrupt_hv:
1264	/*
1265	 * Register contents:
1266	 * R12		= (guest CR << 32) | interrupt vector
1267	 * R13		= PACA
1268	 * guest R12 saved in shadow VCPU SCRATCH0
1269	 * guest CTR saved in shadow VCPU SCRATCH1 if RELOCATABLE
1270	 * guest R13 saved in SPRN_SCRATCH0
1271	 */
1272	std	r9, HSTATE_SCRATCH2(r13)
1273	lbz	r9, HSTATE_IN_GUEST(r13)
1274	cmpwi	r9, KVM_GUEST_MODE_HOST_HV
1275	beq	kvmppc_bad_host_intr
1276#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
1277	cmpwi	r9, KVM_GUEST_MODE_GUEST
1278	ld	r9, HSTATE_SCRATCH2(r13)
1279	beq	kvmppc_interrupt_pr
1280#endif
1281	/* We're now back in the host but in guest MMU context */
1282	li	r9, KVM_GUEST_MODE_HOST_HV
1283	stb	r9, HSTATE_IN_GUEST(r13)
1284
1285	ld	r9, HSTATE_KVM_VCPU(r13)
1286
1287	/* Save registers */
1288
1289	std	r0, VCPU_GPR(R0)(r9)
1290	std	r1, VCPU_GPR(R1)(r9)
1291	std	r2, VCPU_GPR(R2)(r9)
1292	std	r3, VCPU_GPR(R3)(r9)
1293	std	r4, VCPU_GPR(R4)(r9)
1294	std	r5, VCPU_GPR(R5)(r9)
1295	std	r6, VCPU_GPR(R6)(r9)
1296	std	r7, VCPU_GPR(R7)(r9)
1297	std	r8, VCPU_GPR(R8)(r9)
1298	ld	r0, HSTATE_SCRATCH2(r13)
1299	std	r0, VCPU_GPR(R9)(r9)
1300	std	r10, VCPU_GPR(R10)(r9)
1301	std	r11, VCPU_GPR(R11)(r9)
1302	ld	r3, HSTATE_SCRATCH0(r13)
1303	std	r3, VCPU_GPR(R12)(r9)
1304	/* CR is in the high half of r12 */
1305	srdi	r4, r12, 32
1306	std	r4, VCPU_CR(r9)
1307BEGIN_FTR_SECTION
1308	ld	r3, HSTATE_CFAR(r13)
1309	std	r3, VCPU_CFAR(r9)
1310END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
1311BEGIN_FTR_SECTION
1312	ld	r4, HSTATE_PPR(r13)
1313	std	r4, VCPU_PPR(r9)
1314END_FTR_SECTION_IFSET(CPU_FTR_HAS_PPR)
1315
1316	/* Restore R1/R2 so we can handle faults */
1317	ld	r1, HSTATE_HOST_R1(r13)
1318	ld	r2, PACATOC(r13)
1319
1320	mfspr	r10, SPRN_SRR0
1321	mfspr	r11, SPRN_SRR1
1322	std	r10, VCPU_SRR0(r9)
1323	std	r11, VCPU_SRR1(r9)
1324	/* trap is in the low half of r12, clear CR from the high half */
1325	clrldi	r12, r12, 32
1326	andi.	r0, r12, 2		/* need to read HSRR0/1? */
1327	beq	1f
1328	mfspr	r10, SPRN_HSRR0
1329	mfspr	r11, SPRN_HSRR1
1330	clrrdi	r12, r12, 2
13311:	std	r10, VCPU_PC(r9)
1332	std	r11, VCPU_MSR(r9)
1333
1334	GET_SCRATCH0(r3)
1335	mflr	r4
1336	std	r3, VCPU_GPR(R13)(r9)
1337	std	r4, VCPU_LR(r9)
1338
1339	stw	r12,VCPU_TRAP(r9)
1340
1341	/*
1342	 * Now that we have saved away SRR0/1 and HSRR0/1,
1343	 * interrupts are recoverable in principle, so set MSR_RI.
1344	 * This becomes important for relocation-on interrupts from
1345	 * the guest, which we can get in radix mode on POWER9.
1346	 */
1347	li	r0, MSR_RI
1348	mtmsrd	r0, 1
1349
1350#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1351	addi	r3, r9, VCPU_TB_RMINTR
1352	mr	r4, r9
1353	bl	kvmhv_accumulate_time
1354	ld	r5, VCPU_GPR(R5)(r9)
1355	ld	r6, VCPU_GPR(R6)(r9)
1356	ld	r7, VCPU_GPR(R7)(r9)
1357	ld	r8, VCPU_GPR(R8)(r9)
1358#endif
1359
1360	/* Save HEIR (HV emulation assist reg) in emul_inst
1361	   if this is an HEI (HV emulation interrupt, e40) */
1362	li	r3,KVM_INST_FETCH_FAILED
1363	stw	r3,VCPU_LAST_INST(r9)
1364	cmpwi	r12,BOOK3S_INTERRUPT_H_EMUL_ASSIST
1365	bne	11f
1366	mfspr	r3,SPRN_HEIR
136711:	stw	r3,VCPU_HEIR(r9)
1368
1369	/* these are volatile across C function calls */
1370#ifdef CONFIG_RELOCATABLE
1371	ld	r3, HSTATE_SCRATCH1(r13)
1372	mtctr	r3
1373#else
1374	mfctr	r3
1375#endif
1376	mfxer	r4
1377	std	r3, VCPU_CTR(r9)
1378	std	r4, VCPU_XER(r9)
1379
1380	/* Save more register state  */
1381	mfdar	r3
1382	mfdsisr	r4
1383	std	r3, VCPU_DAR(r9)
1384	stw	r4, VCPU_DSISR(r9)
1385
1386	/* If this is a page table miss then see if it's theirs or ours */
1387	cmpwi	r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
1388	beq	kvmppc_hdsi
1389	std	r3, VCPU_FAULT_DAR(r9)
1390	stw	r4, VCPU_FAULT_DSISR(r9)
1391	cmpwi	r12, BOOK3S_INTERRUPT_H_INST_STORAGE
1392	beq	kvmppc_hisi
1393
1394#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1395	/* For softpatch interrupt, go off and do TM instruction emulation */
1396	cmpwi	r12, BOOK3S_INTERRUPT_HV_SOFTPATCH
1397	beq	kvmppc_tm_emul
1398#endif
1399
1400	/* See if this is a leftover HDEC interrupt */
1401	cmpwi	r12,BOOK3S_INTERRUPT_HV_DECREMENTER
1402	bne	2f
1403	mfspr	r3,SPRN_HDEC
1404	EXTEND_HDEC(r3)
1405	cmpdi	r3,0
1406	mr	r4,r9
1407	bge	fast_guest_return
14082:
1409	/* See if this is an hcall we can handle in real mode */
1410	cmpwi	r12,BOOK3S_INTERRUPT_SYSCALL
1411	beq	hcall_try_real_mode
1412
1413	/* Hypervisor doorbell - exit only if host IPI flag set */
1414	cmpwi	r12, BOOK3S_INTERRUPT_H_DOORBELL
1415	bne	3f
1416BEGIN_FTR_SECTION
1417	PPC_MSGSYNC
1418	lwsync
1419	/* always exit if we're running a nested guest */
1420	ld	r0, VCPU_NESTED(r9)
1421	cmpdi	r0, 0
1422	bne	guest_exit_cont
1423END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1424	lbz	r0, HSTATE_HOST_IPI(r13)
1425	cmpwi	r0, 0
1426	beq	maybe_reenter_guest
1427	b	guest_exit_cont
14283:
1429	/* If it's a hypervisor facility unavailable interrupt, save HFSCR */
1430	cmpwi	r12, BOOK3S_INTERRUPT_H_FAC_UNAVAIL
1431	bne	14f
1432	mfspr	r3, SPRN_HFSCR
1433	std	r3, VCPU_HFSCR(r9)
1434	b	guest_exit_cont
143514:
1436	/* External interrupt ? */
1437	cmpwi	r12, BOOK3S_INTERRUPT_EXTERNAL
1438	beq	kvmppc_guest_external
1439	/* See if it is a machine check */
1440	cmpwi	r12, BOOK3S_INTERRUPT_MACHINE_CHECK
1441	beq	machine_check_realmode
1442	/* Or a hypervisor maintenance interrupt */
1443	cmpwi	r12, BOOK3S_INTERRUPT_HMI
1444	beq	hmi_realmode
1445
1446guest_exit_cont:		/* r9 = vcpu, r12 = trap, r13 = paca */
1447
1448#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1449	addi	r3, r9, VCPU_TB_RMEXIT
1450	mr	r4, r9
1451	bl	kvmhv_accumulate_time
1452#endif
1453#ifdef CONFIG_KVM_XICS
1454	/* We are exiting, pull the VP from the XIVE */
1455	lbz	r0, VCPU_XIVE_PUSHED(r9)
1456	cmpwi	cr0, r0, 0
1457	beq	1f
1458	li	r7, TM_SPC_PULL_OS_CTX
1459	li	r6, TM_QW1_OS
1460	mfmsr	r0
1461	andi.	r0, r0, MSR_DR		/* in real mode? */
1462	beq	2f
1463	ld	r10, HSTATE_XIVE_TIMA_VIRT(r13)
1464	cmpldi	cr0, r10, 0
1465	beq	1f
1466	/* First load to pull the context, we ignore the value */
1467	eieio
1468	lwzx	r11, r7, r10
1469	/* Second load to recover the context state (Words 0 and 1) */
1470	ldx	r11, r6, r10
1471	b	3f
14722:	ld	r10, HSTATE_XIVE_TIMA_PHYS(r13)
1473	cmpldi	cr0, r10, 0
1474	beq	1f
1475	/* First load to pull the context, we ignore the value */
1476	eieio
1477	lwzcix	r11, r7, r10
1478	/* Second load to recover the context state (Words 0 and 1) */
1479	ldcix	r11, r6, r10
14803:	std	r11, VCPU_XIVE_SAVED_STATE(r9)
1481	/* Fixup some of the state for the next load */
1482	li	r10, 0
1483	li	r0, 0xff
1484	stb	r10, VCPU_XIVE_PUSHED(r9)
1485	stb	r10, (VCPU_XIVE_SAVED_STATE+3)(r9)
1486	stb	r0, (VCPU_XIVE_SAVED_STATE+4)(r9)
1487	eieio
14881:
1489#endif /* CONFIG_KVM_XICS */
1490
1491	/*
1492	 * Possibly flush the link stack here, before we do a blr in
1493	 * guest_exit_short_path.
1494	 */
14951:	nop
1496	patch_site 1b patch__call_kvm_flush_link_stack
1497
1498	/* If we came in through the P9 short path, go back out to C now */
1499	lwz	r0, STACK_SLOT_SHORT_PATH(r1)
1500	cmpwi	r0, 0
1501	bne	guest_exit_short_path
1502
1503	/* For hash guest, read the guest SLB and save it away */
1504	ld	r5, VCPU_KVM(r9)
1505	lbz	r0, KVM_RADIX(r5)
1506	li	r5, 0
1507	cmpwi	r0, 0
1508	bne	3f			/* for radix, save 0 entries */
1509	lwz	r0,VCPU_SLB_NR(r9)	/* number of entries in SLB */
1510	mtctr	r0
1511	li	r6,0
1512	addi	r7,r9,VCPU_SLB
15131:	slbmfee	r8,r6
1514	andis.	r0,r8,SLB_ESID_V@h
1515	beq	2f
1516	add	r8,r8,r6		/* put index in */
1517	slbmfev	r3,r6
1518	std	r8,VCPU_SLB_E(r7)
1519	std	r3,VCPU_SLB_V(r7)
1520	addi	r7,r7,VCPU_SLB_SIZE
1521	addi	r5,r5,1
15222:	addi	r6,r6,1
1523	bdnz	1b
1524	/* Finally clear out the SLB */
1525	li	r0,0
1526	slbmte	r0,r0
1527	slbia
1528	ptesync
15293:	stw	r5,VCPU_SLB_MAX(r9)
1530
1531	/* load host SLB entries */
1532BEGIN_MMU_FTR_SECTION
1533	b	0f
1534END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)
1535	ld	r8,PACA_SLBSHADOWPTR(r13)
1536
1537	.rept	SLB_NUM_BOLTED
1538	li	r3, SLBSHADOW_SAVEAREA
1539	LDX_BE	r5, r8, r3
1540	addi	r3, r3, 8
1541	LDX_BE	r6, r8, r3
1542	andis.	r7,r5,SLB_ESID_V@h
1543	beq	1f
1544	slbmte	r6,r5
15451:	addi	r8,r8,16
1546	.endr
15470:
1548
1549guest_bypass:
1550	stw	r12, STACK_SLOT_TRAP(r1)
1551
1552	/* Save DEC */
1553	/* Do this before kvmhv_commence_exit so we know TB is guest TB */
1554	ld	r3, HSTATE_KVM_VCORE(r13)
1555	mfspr	r5,SPRN_DEC
1556	mftb	r6
1557	/* On P9, if the guest has large decr enabled, don't sign extend */
1558BEGIN_FTR_SECTION
1559	ld	r4, VCORE_LPCR(r3)
1560	andis.	r4, r4, LPCR_LD@h
1561	bne	16f
1562END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1563	extsw	r5,r5
156416:	add	r5,r5,r6
1565	/* r5 is a guest timebase value here, convert to host TB */
1566	ld	r4,VCORE_TB_OFFSET_APPL(r3)
1567	subf	r5,r4,r5
1568	std	r5,VCPU_DEC_EXPIRES(r9)
1569
1570	/* Increment exit count, poke other threads to exit */
1571	mr 	r3, r12
1572	bl	kvmhv_commence_exit
1573	nop
1574	ld	r9, HSTATE_KVM_VCPU(r13)
1575
1576	/* Stop others sending VCPU interrupts to this physical CPU */
1577	li	r0, -1
1578	stw	r0, VCPU_CPU(r9)
1579	stw	r0, VCPU_THREAD_CPU(r9)
1580
1581	/* Save guest CTRL register, set runlatch to 1 */
1582	mfspr	r6,SPRN_CTRLF
1583	stw	r6,VCPU_CTRL(r9)
1584	andi.	r0,r6,1
1585	bne	4f
1586	ori	r6,r6,1
1587	mtspr	SPRN_CTRLT,r6
15884:
1589	/*
1590	 * Save the guest PURR/SPURR
1591	 */
1592	mfspr	r5,SPRN_PURR
1593	mfspr	r6,SPRN_SPURR
1594	ld	r7,VCPU_PURR(r9)
1595	ld	r8,VCPU_SPURR(r9)
1596	std	r5,VCPU_PURR(r9)
1597	std	r6,VCPU_SPURR(r9)
1598	subf	r5,r7,r5
1599	subf	r6,r8,r6
1600
1601	/*
1602	 * Restore host PURR/SPURR and add guest times
1603	 * so that the time in the guest gets accounted.
1604	 */
1605	ld	r3,HSTATE_PURR(r13)
1606	ld	r4,HSTATE_SPURR(r13)
1607	add	r3,r3,r5
1608	add	r4,r4,r6
1609	mtspr	SPRN_PURR,r3
1610	mtspr	SPRN_SPURR,r4
1611
1612BEGIN_FTR_SECTION
1613	b	8f
1614END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
1615	/* Save POWER8-specific registers */
1616	mfspr	r5, SPRN_IAMR
1617	mfspr	r6, SPRN_PSPB
1618	mfspr	r7, SPRN_FSCR
1619	std	r5, VCPU_IAMR(r9)
1620	stw	r6, VCPU_PSPB(r9)
1621	std	r7, VCPU_FSCR(r9)
1622	mfspr	r5, SPRN_IC
1623	mfspr	r7, SPRN_TAR
1624	std	r5, VCPU_IC(r9)
1625	std	r7, VCPU_TAR(r9)
1626	mfspr	r8, SPRN_EBBHR
1627	std	r8, VCPU_EBBHR(r9)
1628	mfspr	r5, SPRN_EBBRR
1629	mfspr	r6, SPRN_BESCR
1630	mfspr	r7, SPRN_PID
1631	mfspr	r8, SPRN_WORT
1632	std	r5, VCPU_EBBRR(r9)
1633	std	r6, VCPU_BESCR(r9)
1634	stw	r7, VCPU_GUEST_PID(r9)
1635	std	r8, VCPU_WORT(r9)
1636BEGIN_FTR_SECTION
1637	mfspr	r5, SPRN_TCSCR
1638	mfspr	r6, SPRN_ACOP
1639	mfspr	r7, SPRN_CSIGR
1640	mfspr	r8, SPRN_TACR
1641	std	r5, VCPU_TCSCR(r9)
1642	std	r6, VCPU_ACOP(r9)
1643	std	r7, VCPU_CSIGR(r9)
1644	std	r8, VCPU_TACR(r9)
1645FTR_SECTION_ELSE
1646	mfspr	r5, SPRN_TIDR
1647	mfspr	r6, SPRN_PSSCR
1648	std	r5, VCPU_TID(r9)
1649	rldicl	r6, r6, 4, 50		/* r6 &= PSSCR_GUEST_VIS */
1650	rotldi	r6, r6, 60
1651	std	r6, VCPU_PSSCR(r9)
1652	/* Restore host HFSCR value */
1653	ld	r7, STACK_SLOT_HFSCR(r1)
1654	mtspr	SPRN_HFSCR, r7
1655ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_300)
1656	/*
1657	 * Restore various registers to 0, where non-zero values
1658	 * set by the guest could disrupt the host.
1659	 */
1660	li	r0, 0
1661	mtspr	SPRN_PSPB, r0
1662	mtspr	SPRN_WORT, r0
1663BEGIN_FTR_SECTION
1664	mtspr	SPRN_TCSCR, r0
1665	/* Set MMCRS to 1<<31 to freeze and disable the SPMC counters */
1666	li	r0, 1
1667	sldi	r0, r0, 31
1668	mtspr	SPRN_MMCRS, r0
1669END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
1670
1671	/* Save and restore AMR, IAMR and UAMOR before turning on the MMU */
1672	ld	r8, STACK_SLOT_IAMR(r1)
1673	mtspr	SPRN_IAMR, r8
1674
16758:	/* Power7 jumps back in here */
1676	mfspr	r5,SPRN_AMR
1677	mfspr	r6,SPRN_UAMOR
1678	std	r5,VCPU_AMR(r9)
1679	std	r6,VCPU_UAMOR(r9)
1680	ld	r5,STACK_SLOT_AMR(r1)
1681	ld	r6,STACK_SLOT_UAMOR(r1)
1682	mtspr	SPRN_AMR, r5
1683	mtspr	SPRN_UAMOR, r6
1684
1685	/* Switch DSCR back to host value */
1686	mfspr	r8, SPRN_DSCR
1687	ld	r7, HSTATE_DSCR(r13)
1688	std	r8, VCPU_DSCR(r9)
1689	mtspr	SPRN_DSCR, r7
1690
1691	/* Save non-volatile GPRs */
1692	std	r14, VCPU_GPR(R14)(r9)
1693	std	r15, VCPU_GPR(R15)(r9)
1694	std	r16, VCPU_GPR(R16)(r9)
1695	std	r17, VCPU_GPR(R17)(r9)
1696	std	r18, VCPU_GPR(R18)(r9)
1697	std	r19, VCPU_GPR(R19)(r9)
1698	std	r20, VCPU_GPR(R20)(r9)
1699	std	r21, VCPU_GPR(R21)(r9)
1700	std	r22, VCPU_GPR(R22)(r9)
1701	std	r23, VCPU_GPR(R23)(r9)
1702	std	r24, VCPU_GPR(R24)(r9)
1703	std	r25, VCPU_GPR(R25)(r9)
1704	std	r26, VCPU_GPR(R26)(r9)
1705	std	r27, VCPU_GPR(R27)(r9)
1706	std	r28, VCPU_GPR(R28)(r9)
1707	std	r29, VCPU_GPR(R29)(r9)
1708	std	r30, VCPU_GPR(R30)(r9)
1709	std	r31, VCPU_GPR(R31)(r9)
1710
1711	/* Save SPRGs */
1712	mfspr	r3, SPRN_SPRG0
1713	mfspr	r4, SPRN_SPRG1
1714	mfspr	r5, SPRN_SPRG2
1715	mfspr	r6, SPRN_SPRG3
1716	std	r3, VCPU_SPRG0(r9)
1717	std	r4, VCPU_SPRG1(r9)
1718	std	r5, VCPU_SPRG2(r9)
1719	std	r6, VCPU_SPRG3(r9)
1720
1721	/* save FP state */
1722	mr	r3, r9
1723	bl	kvmppc_save_fp
1724
1725#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1726/*
1727 * Branch around the call if both CPU_FTR_TM and
1728 * CPU_FTR_P9_TM_HV_ASSIST are off.
1729 */
1730BEGIN_FTR_SECTION
1731	b	91f
1732END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
1733	/*
1734	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS (but not CR)
1735	 */
1736	mr      r3, r9
1737	ld      r4, VCPU_MSR(r3)
1738	li	r5, 0			/* don't preserve non-vol regs */
1739	bl	kvmppc_save_tm_hv
1740	nop
1741	ld	r9, HSTATE_KVM_VCPU(r13)
174291:
1743#endif
1744
1745	/* Increment yield count if they have a VPA */
1746	ld	r8, VCPU_VPA(r9)	/* do they have a VPA? */
1747	cmpdi	r8, 0
1748	beq	25f
1749	li	r4, LPPACA_YIELDCOUNT
1750	LWZX_BE	r3, r8, r4
1751	addi	r3, r3, 1
1752	STWX_BE	r3, r8, r4
1753	li	r3, 1
1754	stb	r3, VCPU_VPA_DIRTY(r9)
175525:
1756	/* Save PMU registers if requested */
1757	/* r8 and cr0.eq are live here */
1758	mr	r3, r9
1759	li	r4, 1
1760	beq	21f			/* if no VPA, save PMU stuff anyway */
1761	lbz	r4, LPPACA_PMCINUSE(r8)
176221:	bl	kvmhv_save_guest_pmu
1763	ld	r9, HSTATE_KVM_VCPU(r13)
1764
1765	/* Restore host values of some registers */
1766BEGIN_FTR_SECTION
1767	ld	r5, STACK_SLOT_CIABR(r1)
1768	ld	r6, STACK_SLOT_DAWR(r1)
1769	ld	r7, STACK_SLOT_DAWRX(r1)
1770	mtspr	SPRN_CIABR, r5
1771	/*
1772	 * If the DAWR doesn't work, it's ok to write these here as
1773	 * this value should always be zero
1774	*/
1775	mtspr	SPRN_DAWR, r6
1776	mtspr	SPRN_DAWRX, r7
1777END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1778BEGIN_FTR_SECTION
1779	ld	r5, STACK_SLOT_TID(r1)
1780	ld	r6, STACK_SLOT_PSSCR(r1)
1781	ld	r7, STACK_SLOT_PID(r1)
1782	mtspr	SPRN_TIDR, r5
1783	mtspr	SPRN_PSSCR, r6
1784	mtspr	SPRN_PID, r7
1785END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1786
1787#ifdef CONFIG_PPC_RADIX_MMU
1788	/*
1789	 * Are we running hash or radix ?
1790	 */
1791	ld	r5, VCPU_KVM(r9)
1792	lbz	r0, KVM_RADIX(r5)
1793	cmpwi	cr2, r0, 0
1794	beq	cr2, 2f
1795
1796	/*
1797	 * Radix: do eieio; tlbsync; ptesync sequence in case we
1798	 * interrupted the guest between a tlbie and a ptesync.
1799	 */
1800	eieio
1801	tlbsync
1802	ptesync
1803
1804BEGIN_FTR_SECTION
1805	/* Radix: Handle the case where the guest used an illegal PID */
1806	LOAD_REG_ADDR(r4, mmu_base_pid)
1807	lwz	r3, VCPU_GUEST_PID(r9)
1808	lwz	r5, 0(r4)
1809	cmpw	cr0,r3,r5
1810	blt	2f
1811
1812	/*
1813	 * Illegal PID, the HW might have prefetched and cached in the TLB
1814	 * some translations for the  LPID 0 / guest PID combination which
1815	 * Linux doesn't know about, so we need to flush that PID out of
1816	 * the TLB. First we need to set LPIDR to 0 so tlbiel applies to
1817	 * the right context.
1818	*/
1819	li	r0,0
1820	mtspr	SPRN_LPID,r0
1821	isync
1822
1823	/* Then do a congruence class local flush */
1824	ld	r6,VCPU_KVM(r9)
1825	lwz	r0,KVM_TLB_SETS(r6)
1826	mtctr	r0
1827	li	r7,0x400		/* IS field = 0b01 */
1828	ptesync
1829	sldi	r0,r3,32		/* RS has PID */
18301:	PPC_TLBIEL(7,0,2,1,1)		/* RIC=2, PRS=1, R=1 */
1831	addi	r7,r7,0x1000
1832	bdnz	1b
1833	ptesync
1834END_FTR_SECTION_IFSET(CPU_FTR_P9_RADIX_PREFETCH_BUG)
1835
18362:
1837#endif /* CONFIG_PPC_RADIX_MMU */
1838
1839	/*
1840	 * POWER7/POWER8 guest -> host partition switch code.
1841	 * We don't have to lock against tlbies but we do
1842	 * have to coordinate the hardware threads.
1843	 * Here STACK_SLOT_TRAP(r1) contains the trap number.
1844	 */
1845kvmhv_switch_to_host:
1846	/* Secondary threads wait for primary to do partition switch */
1847	ld	r5,HSTATE_KVM_VCORE(r13)
1848	ld	r4,VCORE_KVM(r5)	/* pointer to struct kvm */
1849	lbz	r3,HSTATE_PTID(r13)
1850	cmpwi	r3,0
1851	beq	15f
1852	HMT_LOW
185313:	lbz	r3,VCORE_IN_GUEST(r5)
1854	cmpwi	r3,0
1855	bne	13b
1856	HMT_MEDIUM
1857	b	16f
1858
1859	/* Primary thread waits for all the secondaries to exit guest */
186015:	lwz	r3,VCORE_ENTRY_EXIT(r5)
1861	rlwinm	r0,r3,32-8,0xff
1862	clrldi	r3,r3,56
1863	cmpw	r3,r0
1864	bne	15b
1865	isync
1866
1867	/* Did we actually switch to the guest at all? */
1868	lbz	r6, VCORE_IN_GUEST(r5)
1869	cmpwi	r6, 0
1870	beq	19f
1871
1872	/* Primary thread switches back to host partition */
1873	lwz	r7,KVM_HOST_LPID(r4)
1874BEGIN_FTR_SECTION
1875	ld	r6,KVM_HOST_SDR1(r4)
1876	li	r8,LPID_RSVD		/* switch to reserved LPID */
1877	mtspr	SPRN_LPID,r8
1878	ptesync
1879	mtspr	SPRN_SDR1,r6		/* switch to host page table */
1880END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
1881	mtspr	SPRN_LPID,r7
1882	isync
1883
1884BEGIN_FTR_SECTION
1885	/* DPDES and VTB are shared between threads */
1886	mfspr	r7, SPRN_DPDES
1887	mfspr	r8, SPRN_VTB
1888	std	r7, VCORE_DPDES(r5)
1889	std	r8, VCORE_VTB(r5)
1890	/* clear DPDES so we don't get guest doorbells in the host */
1891	li	r8, 0
1892	mtspr	SPRN_DPDES, r8
1893END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
1894
1895	/* Subtract timebase offset from timebase */
1896	ld	r8, VCORE_TB_OFFSET_APPL(r5)
1897	cmpdi	r8,0
1898	beq	17f
1899	li	r0, 0
1900	std	r0, VCORE_TB_OFFSET_APPL(r5)
1901	mftb	r6			/* current guest timebase */
1902	subf	r8,r8,r6
1903	mtspr	SPRN_TBU40,r8		/* update upper 40 bits */
1904	mftb	r7			/* check if lower 24 bits overflowed */
1905	clrldi	r6,r6,40
1906	clrldi	r7,r7,40
1907	cmpld	r7,r6
1908	bge	17f
1909	addis	r8,r8,0x100		/* if so, increment upper 40 bits */
1910	mtspr	SPRN_TBU40,r8
1911
191217:
1913	/*
1914	 * If this is an HMI, we called kvmppc_realmode_hmi_handler
1915	 * above, which may or may not have already called
1916	 * kvmppc_subcore_exit_guest.  Fortunately, all that
1917	 * kvmppc_subcore_exit_guest does is clear a flag, so calling
1918	 * it again here is benign even if kvmppc_realmode_hmi_handler
1919	 * has already called it.
1920	 */
1921	bl	kvmppc_subcore_exit_guest
1922	nop
192330:	ld	r5,HSTATE_KVM_VCORE(r13)
1924	ld	r4,VCORE_KVM(r5)	/* pointer to struct kvm */
1925
1926	/* Reset PCR */
1927	ld	r0, VCORE_PCR(r5)
1928	LOAD_REG_IMMEDIATE(r6, PCR_MASK)
1929	cmpld	r0, r6
1930	beq	18f
1931	mtspr	SPRN_PCR, r6
193218:
1933	/* Signal secondary CPUs to continue */
1934	li	r0, 0
1935	stb	r0,VCORE_IN_GUEST(r5)
193619:	lis	r8,0x7fff		/* MAX_INT@h */
1937	mtspr	SPRN_HDEC,r8
1938
193916:
1940BEGIN_FTR_SECTION
1941	/* On POWER9 with HPT-on-radix we need to wait for all other threads */
1942	ld	r3, HSTATE_SPLIT_MODE(r13)
1943	cmpdi	r3, 0
1944	beq	47f
1945	lwz	r8, KVM_SPLIT_DO_RESTORE(r3)
1946	cmpwi	r8, 0
1947	beq	47f
1948	bl	kvmhv_p9_restore_lpcr
1949	nop
1950	b	48f
195147:
1952END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1953	ld	r8,KVM_HOST_LPCR(r4)
1954	mtspr	SPRN_LPCR,r8
1955	isync
195648:
1957#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
1958	/* Finish timing, if we have a vcpu */
1959	ld	r4, HSTATE_KVM_VCPU(r13)
1960	cmpdi	r4, 0
1961	li	r3, 0
1962	beq	2f
1963	bl	kvmhv_accumulate_time
19642:
1965#endif
1966	/* Unset guest mode */
1967	li	r0, KVM_GUEST_MODE_NONE
1968	stb	r0, HSTATE_IN_GUEST(r13)
1969
1970	lwz	r12, STACK_SLOT_TRAP(r1)	/* return trap # in r12 */
1971	ld	r0, SFS+PPC_LR_STKOFF(r1)
1972	addi	r1, r1, SFS
1973	mtlr	r0
1974	blr
1975
1976.balign 32
1977.global kvm_flush_link_stack
1978kvm_flush_link_stack:
1979	/* Save LR into r0 */
1980	mflr	r0
1981
1982	/* Flush the link stack. On Power8 it's up to 32 entries in size. */
1983	.rept 32
1984	bl	.+4
1985	.endr
1986
1987	/* And on Power9 it's up to 64. */
1988BEGIN_FTR_SECTION
1989	.rept 32
1990	bl	.+4
1991	.endr
1992END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
1993
1994	/* Restore LR */
1995	mtlr	r0
1996	blr
1997
1998kvmppc_guest_external:
1999	/* External interrupt, first check for host_ipi. If this is
2000	 * set, we know the host wants us out so let's do it now
2001	 */
2002	bl	kvmppc_read_intr
2003
2004	/*
2005	 * Restore the active volatile registers after returning from
2006	 * a C function.
2007	 */
2008	ld	r9, HSTATE_KVM_VCPU(r13)
2009	li	r12, BOOK3S_INTERRUPT_EXTERNAL
2010
2011	/*
2012	 * kvmppc_read_intr return codes:
2013	 *
2014	 * Exit to host (r3 > 0)
2015	 *   1 An interrupt is pending that needs to be handled by the host
2016	 *     Exit guest and return to host by branching to guest_exit_cont
2017	 *
2018	 *   2 Passthrough that needs completion in the host
2019	 *     Exit guest and return to host by branching to guest_exit_cont
2020	 *     However, we also set r12 to BOOK3S_INTERRUPT_HV_RM_HARD
2021	 *     to indicate to the host to complete handling the interrupt
2022	 *
2023	 * Before returning to guest, we check if any CPU is heading out
2024	 * to the host and if so, we head out also. If no CPUs are heading
2025	 * check return values <= 0.
2026	 *
2027	 * Return to guest (r3 <= 0)
2028	 *  0 No external interrupt is pending
2029	 * -1 A guest wakeup IPI (which has now been cleared)
2030	 *    In either case, we return to guest to deliver any pending
2031	 *    guest interrupts.
2032	 *
2033	 * -2 A PCI passthrough external interrupt was handled
2034	 *    (interrupt was delivered directly to guest)
2035	 *    Return to guest to deliver any pending guest interrupts.
2036	 */
2037
2038	cmpdi	r3, 1
2039	ble	1f
2040
2041	/* Return code = 2 */
2042	li	r12, BOOK3S_INTERRUPT_HV_RM_HARD
2043	stw	r12, VCPU_TRAP(r9)
2044	b	guest_exit_cont
2045
20461:	/* Return code <= 1 */
2047	cmpdi	r3, 0
2048	bgt	guest_exit_cont
2049
2050	/* Return code <= 0 */
2051maybe_reenter_guest:
2052	ld	r5, HSTATE_KVM_VCORE(r13)
2053	lwz	r0, VCORE_ENTRY_EXIT(r5)
2054	cmpwi	r0, 0x100
2055	mr	r4, r9
2056	blt	deliver_guest_interrupt
2057	b	guest_exit_cont
2058
2059#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2060/*
2061 * Softpatch interrupt for transactional memory emulation cases
2062 * on POWER9 DD2.2.  This is early in the guest exit path - we
2063 * haven't saved registers or done a treclaim yet.
2064 */
2065kvmppc_tm_emul:
2066	/* Save instruction image in HEIR */
2067	mfspr	r3, SPRN_HEIR
2068	stw	r3, VCPU_HEIR(r9)
2069
2070	/*
2071	 * The cases we want to handle here are those where the guest
2072	 * is in real suspend mode and is trying to transition to
2073	 * transactional mode.
2074	 */
2075	lbz	r0, HSTATE_FAKE_SUSPEND(r13)
2076	cmpwi	r0, 0		/* keep exiting guest if in fake suspend */
2077	bne	guest_exit_cont
2078	rldicl	r3, r11, 64 - MSR_TS_S_LG, 62
2079	cmpwi	r3, 1		/* or if not in suspend state */
2080	bne	guest_exit_cont
2081
2082	/* Call C code to do the emulation */
2083	mr	r3, r9
2084	bl	kvmhv_p9_tm_emulation_early
2085	nop
2086	ld	r9, HSTATE_KVM_VCPU(r13)
2087	li	r12, BOOK3S_INTERRUPT_HV_SOFTPATCH
2088	cmpwi	r3, 0
2089	beq	guest_exit_cont		/* continue exiting if not handled */
2090	ld	r10, VCPU_PC(r9)
2091	ld	r11, VCPU_MSR(r9)
2092	b	fast_interrupt_c_return	/* go back to guest if handled */
2093#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
2094
2095/*
2096 * Check whether an HDSI is an HPTE not found fault or something else.
2097 * If it is an HPTE not found fault that is due to the guest accessing
2098 * a page that they have mapped but which we have paged out, then
2099 * we continue on with the guest exit path.  In all other cases,
2100 * reflect the HDSI to the guest as a DSI.
2101 */
2102kvmppc_hdsi:
2103	ld	r3, VCPU_KVM(r9)
2104	lbz	r0, KVM_RADIX(r3)
2105	mfspr	r4, SPRN_HDAR
2106	mfspr	r6, SPRN_HDSISR
2107BEGIN_FTR_SECTION
2108	/* Look for DSISR canary. If we find it, retry instruction */
2109	cmpdi	r6, 0x7fff
2110	beq	6f
2111END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2112	cmpwi	r0, 0
2113	bne	.Lradix_hdsi		/* on radix, just save DAR/DSISR/ASDR */
2114	/* HPTE not found fault or protection fault? */
2115	andis.	r0, r6, (DSISR_NOHPTE | DSISR_PROTFAULT)@h
2116	beq	1f			/* if not, send it to the guest */
2117	andi.	r0, r11, MSR_DR		/* data relocation enabled? */
2118	beq	3f
2119BEGIN_FTR_SECTION
2120	mfspr	r5, SPRN_ASDR		/* on POWER9, use ASDR to get VSID */
2121	b	4f
2122END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2123	clrrdi	r0, r4, 28
2124	PPC_SLBFEE_DOT(R5, R0)		/* if so, look up SLB */
2125	li	r0, BOOK3S_INTERRUPT_DATA_SEGMENT
2126	bne	7f			/* if no SLB entry found */
21274:	std	r4, VCPU_FAULT_DAR(r9)
2128	stw	r6, VCPU_FAULT_DSISR(r9)
2129
2130	/* Search the hash table. */
2131	mr	r3, r9			/* vcpu pointer */
2132	li	r7, 1			/* data fault */
2133	bl	kvmppc_hpte_hv_fault
2134	ld	r9, HSTATE_KVM_VCPU(r13)
2135	ld	r10, VCPU_PC(r9)
2136	ld	r11, VCPU_MSR(r9)
2137	li	r12, BOOK3S_INTERRUPT_H_DATA_STORAGE
2138	cmpdi	r3, 0			/* retry the instruction */
2139	beq	6f
2140	cmpdi	r3, -1			/* handle in kernel mode */
2141	beq	guest_exit_cont
2142	cmpdi	r3, -2			/* MMIO emulation; need instr word */
2143	beq	2f
2144
2145	/* Synthesize a DSI (or DSegI) for the guest */
2146	ld	r4, VCPU_FAULT_DAR(r9)
2147	mr	r6, r3
21481:	li	r0, BOOK3S_INTERRUPT_DATA_STORAGE
2149	mtspr	SPRN_DSISR, r6
21507:	mtspr	SPRN_DAR, r4
2151	mtspr	SPRN_SRR0, r10
2152	mtspr	SPRN_SRR1, r11
2153	mr	r10, r0
2154	bl	kvmppc_msr_interrupt
2155fast_interrupt_c_return:
21566:	ld	r7, VCPU_CTR(r9)
2157	ld	r8, VCPU_XER(r9)
2158	mtctr	r7
2159	mtxer	r8
2160	mr	r4, r9
2161	b	fast_guest_return
2162
21633:	ld	r5, VCPU_KVM(r9)	/* not relocated, use VRMA */
2164	ld	r5, KVM_VRMA_SLB_V(r5)
2165	b	4b
2166
2167	/* If this is for emulated MMIO, load the instruction word */
21682:	li	r8, KVM_INST_FETCH_FAILED	/* In case lwz faults */
2169
2170	/* Set guest mode to 'jump over instruction' so if lwz faults
2171	 * we'll just continue at the next IP. */
2172	li	r0, KVM_GUEST_MODE_SKIP
2173	stb	r0, HSTATE_IN_GUEST(r13)
2174
2175	/* Do the access with MSR:DR enabled */
2176	mfmsr	r3
2177	ori	r4, r3, MSR_DR		/* Enable paging for data */
2178	mtmsrd	r4
2179	lwz	r8, 0(r10)
2180	mtmsrd	r3
2181
2182	/* Store the result */
2183	stw	r8, VCPU_LAST_INST(r9)
2184
2185	/* Unset guest mode. */
2186	li	r0, KVM_GUEST_MODE_HOST_HV
2187	stb	r0, HSTATE_IN_GUEST(r13)
2188	b	guest_exit_cont
2189
2190.Lradix_hdsi:
2191	std	r4, VCPU_FAULT_DAR(r9)
2192	stw	r6, VCPU_FAULT_DSISR(r9)
2193.Lradix_hisi:
2194	mfspr	r5, SPRN_ASDR
2195	std	r5, VCPU_FAULT_GPA(r9)
2196	b	guest_exit_cont
2197
2198/*
2199 * Similarly for an HISI, reflect it to the guest as an ISI unless
2200 * it is an HPTE not found fault for a page that we have paged out.
2201 */
2202kvmppc_hisi:
2203	ld	r3, VCPU_KVM(r9)
2204	lbz	r0, KVM_RADIX(r3)
2205	cmpwi	r0, 0
2206	bne	.Lradix_hisi		/* for radix, just save ASDR */
2207	andis.	r0, r11, SRR1_ISI_NOPT@h
2208	beq	1f
2209	andi.	r0, r11, MSR_IR		/* instruction relocation enabled? */
2210	beq	3f
2211BEGIN_FTR_SECTION
2212	mfspr	r5, SPRN_ASDR		/* on POWER9, use ASDR to get VSID */
2213	b	4f
2214END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2215	clrrdi	r0, r10, 28
2216	PPC_SLBFEE_DOT(R5, R0)		/* if so, look up SLB */
2217	li	r0, BOOK3S_INTERRUPT_INST_SEGMENT
2218	bne	7f			/* if no SLB entry found */
22194:
2220	/* Search the hash table. */
2221	mr	r3, r9			/* vcpu pointer */
2222	mr	r4, r10
2223	mr	r6, r11
2224	li	r7, 0			/* instruction fault */
2225	bl	kvmppc_hpte_hv_fault
2226	ld	r9, HSTATE_KVM_VCPU(r13)
2227	ld	r10, VCPU_PC(r9)
2228	ld	r11, VCPU_MSR(r9)
2229	li	r12, BOOK3S_INTERRUPT_H_INST_STORAGE
2230	cmpdi	r3, 0			/* retry the instruction */
2231	beq	fast_interrupt_c_return
2232	cmpdi	r3, -1			/* handle in kernel mode */
2233	beq	guest_exit_cont
2234
2235	/* Synthesize an ISI (or ISegI) for the guest */
2236	mr	r11, r3
22371:	li	r0, BOOK3S_INTERRUPT_INST_STORAGE
22387:	mtspr	SPRN_SRR0, r10
2239	mtspr	SPRN_SRR1, r11
2240	mr	r10, r0
2241	bl	kvmppc_msr_interrupt
2242	b	fast_interrupt_c_return
2243
22443:	ld	r6, VCPU_KVM(r9)	/* not relocated, use VRMA */
2245	ld	r5, KVM_VRMA_SLB_V(r6)
2246	b	4b
2247
2248/*
2249 * Try to handle an hcall in real mode.
2250 * Returns to the guest if we handle it, or continues on up to
2251 * the kernel if we can't (i.e. if we don't have a handler for
2252 * it, or if the handler returns H_TOO_HARD).
2253 *
2254 * r5 - r8 contain hcall args,
2255 * r9 = vcpu, r10 = pc, r11 = msr, r12 = trap, r13 = paca
2256 */
2257hcall_try_real_mode:
2258	ld	r3,VCPU_GPR(R3)(r9)
2259	andi.	r0,r11,MSR_PR
2260	/* sc 1 from userspace - reflect to guest syscall */
2261	bne	sc_1_fast_return
2262	/* sc 1 from nested guest - give it to L1 to handle */
2263	ld	r0, VCPU_NESTED(r9)
2264	cmpdi	r0, 0
2265	bne	guest_exit_cont
2266	clrrdi	r3,r3,2
2267	cmpldi	r3,hcall_real_table_end - hcall_real_table
2268	bge	guest_exit_cont
2269	/* See if this hcall is enabled for in-kernel handling */
2270	ld	r4, VCPU_KVM(r9)
2271	srdi	r0, r3, 8	/* r0 = (r3 / 4) >> 6 */
2272	sldi	r0, r0, 3	/* index into kvm->arch.enabled_hcalls[] */
2273	add	r4, r4, r0
2274	ld	r0, KVM_ENABLED_HCALLS(r4)
2275	rlwinm	r4, r3, 32-2, 0x3f	/* r4 = (r3 / 4) & 0x3f */
2276	srd	r0, r0, r4
2277	andi.	r0, r0, 1
2278	beq	guest_exit_cont
2279	/* Get pointer to handler, if any, and call it */
2280	LOAD_REG_ADDR(r4, hcall_real_table)
2281	lwax	r3,r3,r4
2282	cmpwi	r3,0
2283	beq	guest_exit_cont
2284	add	r12,r3,r4
2285	mtctr	r12
2286	mr	r3,r9		/* get vcpu pointer */
2287	ld	r4,VCPU_GPR(R4)(r9)
2288	bctrl
2289	cmpdi	r3,H_TOO_HARD
2290	beq	hcall_real_fallback
2291	ld	r4,HSTATE_KVM_VCPU(r13)
2292	std	r3,VCPU_GPR(R3)(r4)
2293	ld	r10,VCPU_PC(r4)
2294	ld	r11,VCPU_MSR(r4)
2295	b	fast_guest_return
2296
2297sc_1_fast_return:
2298	mtspr	SPRN_SRR0,r10
2299	mtspr	SPRN_SRR1,r11
2300	li	r10, BOOK3S_INTERRUPT_SYSCALL
2301	bl	kvmppc_msr_interrupt
2302	mr	r4,r9
2303	b	fast_guest_return
2304
2305	/* We've attempted a real mode hcall, but it's punted it back
2306	 * to userspace.  We need to restore some clobbered volatiles
2307	 * before resuming the pass-it-to-qemu path */
2308hcall_real_fallback:
2309	li	r12,BOOK3S_INTERRUPT_SYSCALL
2310	ld	r9, HSTATE_KVM_VCPU(r13)
2311
2312	b	guest_exit_cont
2313
2314	.globl	hcall_real_table
2315hcall_real_table:
2316	.long	0		/* 0 - unused */
2317	.long	DOTSYM(kvmppc_h_remove) - hcall_real_table
2318	.long	DOTSYM(kvmppc_h_enter) - hcall_real_table
2319	.long	DOTSYM(kvmppc_h_read) - hcall_real_table
2320	.long	DOTSYM(kvmppc_h_clear_mod) - hcall_real_table
2321	.long	DOTSYM(kvmppc_h_clear_ref) - hcall_real_table
2322	.long	DOTSYM(kvmppc_h_protect) - hcall_real_table
2323#ifdef CONFIG_SPAPR_TCE_IOMMU
2324	.long	DOTSYM(kvmppc_h_get_tce) - hcall_real_table
2325	.long	DOTSYM(kvmppc_rm_h_put_tce) - hcall_real_table
2326#else
2327	.long	0		/* 0x1c */
2328	.long	0		/* 0x20 */
2329#endif
2330	.long	0		/* 0x24 - H_SET_SPRG0 */
2331	.long	DOTSYM(kvmppc_h_set_dabr) - hcall_real_table
2332	.long	DOTSYM(kvmppc_rm_h_page_init) - hcall_real_table
2333	.long	0		/* 0x30 */
2334	.long	0		/* 0x34 */
2335	.long	0		/* 0x38 */
2336	.long	0		/* 0x3c */
2337	.long	0		/* 0x40 */
2338	.long	0		/* 0x44 */
2339	.long	0		/* 0x48 */
2340	.long	0		/* 0x4c */
2341	.long	0		/* 0x50 */
2342	.long	0		/* 0x54 */
2343	.long	0		/* 0x58 */
2344	.long	0		/* 0x5c */
2345	.long	0		/* 0x60 */
2346#ifdef CONFIG_KVM_XICS
2347	.long	DOTSYM(kvmppc_rm_h_eoi) - hcall_real_table
2348	.long	DOTSYM(kvmppc_rm_h_cppr) - hcall_real_table
2349	.long	DOTSYM(kvmppc_rm_h_ipi) - hcall_real_table
2350	.long	DOTSYM(kvmppc_rm_h_ipoll) - hcall_real_table
2351	.long	DOTSYM(kvmppc_rm_h_xirr) - hcall_real_table
2352#else
2353	.long	0		/* 0x64 - H_EOI */
2354	.long	0		/* 0x68 - H_CPPR */
2355	.long	0		/* 0x6c - H_IPI */
2356	.long	0		/* 0x70 - H_IPOLL */
2357	.long	0		/* 0x74 - H_XIRR */
2358#endif
2359	.long	0		/* 0x78 */
2360	.long	0		/* 0x7c */
2361	.long	0		/* 0x80 */
2362	.long	0		/* 0x84 */
2363	.long	0		/* 0x88 */
2364	.long	0		/* 0x8c */
2365	.long	0		/* 0x90 */
2366	.long	0		/* 0x94 */
2367	.long	0		/* 0x98 */
2368	.long	0		/* 0x9c */
2369	.long	0		/* 0xa0 */
2370	.long	0		/* 0xa4 */
2371	.long	0		/* 0xa8 */
2372	.long	0		/* 0xac */
2373	.long	0		/* 0xb0 */
2374	.long	0		/* 0xb4 */
2375	.long	0		/* 0xb8 */
2376	.long	0		/* 0xbc */
2377	.long	0		/* 0xc0 */
2378	.long	0		/* 0xc4 */
2379	.long	0		/* 0xc8 */
2380	.long	0		/* 0xcc */
2381	.long	0		/* 0xd0 */
2382	.long	0		/* 0xd4 */
2383	.long	0		/* 0xd8 */
2384	.long	0		/* 0xdc */
2385	.long	DOTSYM(kvmppc_h_cede) - hcall_real_table
2386	.long	DOTSYM(kvmppc_rm_h_confer) - hcall_real_table
2387	.long	0		/* 0xe8 */
2388	.long	0		/* 0xec */
2389	.long	0		/* 0xf0 */
2390	.long	0		/* 0xf4 */
2391	.long	0		/* 0xf8 */
2392	.long	0		/* 0xfc */
2393	.long	0		/* 0x100 */
2394	.long	0		/* 0x104 */
2395	.long	0		/* 0x108 */
2396	.long	0		/* 0x10c */
2397	.long	0		/* 0x110 */
2398	.long	0		/* 0x114 */
2399	.long	0		/* 0x118 */
2400	.long	0		/* 0x11c */
2401	.long	0		/* 0x120 */
2402	.long	DOTSYM(kvmppc_h_bulk_remove) - hcall_real_table
2403	.long	0		/* 0x128 */
2404	.long	0		/* 0x12c */
2405	.long	0		/* 0x130 */
2406	.long	DOTSYM(kvmppc_h_set_xdabr) - hcall_real_table
2407#ifdef CONFIG_SPAPR_TCE_IOMMU
2408	.long	DOTSYM(kvmppc_rm_h_stuff_tce) - hcall_real_table
2409	.long	DOTSYM(kvmppc_rm_h_put_tce_indirect) - hcall_real_table
2410#else
2411	.long	0		/* 0x138 */
2412	.long	0		/* 0x13c */
2413#endif
2414	.long	0		/* 0x140 */
2415	.long	0		/* 0x144 */
2416	.long	0		/* 0x148 */
2417	.long	0		/* 0x14c */
2418	.long	0		/* 0x150 */
2419	.long	0		/* 0x154 */
2420	.long	0		/* 0x158 */
2421	.long	0		/* 0x15c */
2422	.long	0		/* 0x160 */
2423	.long	0		/* 0x164 */
2424	.long	0		/* 0x168 */
2425	.long	0		/* 0x16c */
2426	.long	0		/* 0x170 */
2427	.long	0		/* 0x174 */
2428	.long	0		/* 0x178 */
2429	.long	0		/* 0x17c */
2430	.long	0		/* 0x180 */
2431	.long	0		/* 0x184 */
2432	.long	0		/* 0x188 */
2433	.long	0		/* 0x18c */
2434	.long	0		/* 0x190 */
2435	.long	0		/* 0x194 */
2436	.long	0		/* 0x198 */
2437	.long	0		/* 0x19c */
2438	.long	0		/* 0x1a0 */
2439	.long	0		/* 0x1a4 */
2440	.long	0		/* 0x1a8 */
2441	.long	0		/* 0x1ac */
2442	.long	0		/* 0x1b0 */
2443	.long	0		/* 0x1b4 */
2444	.long	0		/* 0x1b8 */
2445	.long	0		/* 0x1bc */
2446	.long	0		/* 0x1c0 */
2447	.long	0		/* 0x1c4 */
2448	.long	0		/* 0x1c8 */
2449	.long	0		/* 0x1cc */
2450	.long	0		/* 0x1d0 */
2451	.long	0		/* 0x1d4 */
2452	.long	0		/* 0x1d8 */
2453	.long	0		/* 0x1dc */
2454	.long	0		/* 0x1e0 */
2455	.long	0		/* 0x1e4 */
2456	.long	0		/* 0x1e8 */
2457	.long	0		/* 0x1ec */
2458	.long	0		/* 0x1f0 */
2459	.long	0		/* 0x1f4 */
2460	.long	0		/* 0x1f8 */
2461	.long	0		/* 0x1fc */
2462	.long	0		/* 0x200 */
2463	.long	0		/* 0x204 */
2464	.long	0		/* 0x208 */
2465	.long	0		/* 0x20c */
2466	.long	0		/* 0x210 */
2467	.long	0		/* 0x214 */
2468	.long	0		/* 0x218 */
2469	.long	0		/* 0x21c */
2470	.long	0		/* 0x220 */
2471	.long	0		/* 0x224 */
2472	.long	0		/* 0x228 */
2473	.long	0		/* 0x22c */
2474	.long	0		/* 0x230 */
2475	.long	0		/* 0x234 */
2476	.long	0		/* 0x238 */
2477	.long	0		/* 0x23c */
2478	.long	0		/* 0x240 */
2479	.long	0		/* 0x244 */
2480	.long	0		/* 0x248 */
2481	.long	0		/* 0x24c */
2482	.long	0		/* 0x250 */
2483	.long	0		/* 0x254 */
2484	.long	0		/* 0x258 */
2485	.long	0		/* 0x25c */
2486	.long	0		/* 0x260 */
2487	.long	0		/* 0x264 */
2488	.long	0		/* 0x268 */
2489	.long	0		/* 0x26c */
2490	.long	0		/* 0x270 */
2491	.long	0		/* 0x274 */
2492	.long	0		/* 0x278 */
2493	.long	0		/* 0x27c */
2494	.long	0		/* 0x280 */
2495	.long	0		/* 0x284 */
2496	.long	0		/* 0x288 */
2497	.long	0		/* 0x28c */
2498	.long	0		/* 0x290 */
2499	.long	0		/* 0x294 */
2500	.long	0		/* 0x298 */
2501	.long	0		/* 0x29c */
2502	.long	0		/* 0x2a0 */
2503	.long	0		/* 0x2a4 */
2504	.long	0		/* 0x2a8 */
2505	.long	0		/* 0x2ac */
2506	.long	0		/* 0x2b0 */
2507	.long	0		/* 0x2b4 */
2508	.long	0		/* 0x2b8 */
2509	.long	0		/* 0x2bc */
2510	.long	0		/* 0x2c0 */
2511	.long	0		/* 0x2c4 */
2512	.long	0		/* 0x2c8 */
2513	.long	0		/* 0x2cc */
2514	.long	0		/* 0x2d0 */
2515	.long	0		/* 0x2d4 */
2516	.long	0		/* 0x2d8 */
2517	.long	0		/* 0x2dc */
2518	.long	0		/* 0x2e0 */
2519	.long	0		/* 0x2e4 */
2520	.long	0		/* 0x2e8 */
2521	.long	0		/* 0x2ec */
2522	.long	0		/* 0x2f0 */
2523	.long	0		/* 0x2f4 */
2524	.long	0		/* 0x2f8 */
2525#ifdef CONFIG_KVM_XICS
2526	.long	DOTSYM(kvmppc_rm_h_xirr_x) - hcall_real_table
2527#else
2528	.long	0		/* 0x2fc - H_XIRR_X*/
2529#endif
2530	.long	DOTSYM(kvmppc_h_random) - hcall_real_table
2531	.globl	hcall_real_table_end
2532hcall_real_table_end:
2533
2534_GLOBAL(kvmppc_h_set_xdabr)
2535EXPORT_SYMBOL_GPL(kvmppc_h_set_xdabr)
2536	andi.	r0, r5, DABRX_USER | DABRX_KERNEL
2537	beq	6f
2538	li	r0, DABRX_USER | DABRX_KERNEL | DABRX_BTI
2539	andc.	r0, r5, r0
2540	beq	3f
25416:	li	r3, H_PARAMETER
2542	blr
2543
2544_GLOBAL(kvmppc_h_set_dabr)
2545EXPORT_SYMBOL_GPL(kvmppc_h_set_dabr)
2546	li	r5, DABRX_USER | DABRX_KERNEL
25473:
2548BEGIN_FTR_SECTION
2549	b	2f
2550END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2551	std	r4,VCPU_DABR(r3)
2552	stw	r5, VCPU_DABRX(r3)
2553	mtspr	SPRN_DABRX, r5
2554	/* Work around P7 bug where DABR can get corrupted on mtspr */
25551:	mtspr	SPRN_DABR,r4
2556	mfspr	r5, SPRN_DABR
2557	cmpd	r4, r5
2558	bne	1b
2559	isync
2560	li	r3,0
2561	blr
2562
25632:
2564	LOAD_REG_ADDR(r11, dawr_force_enable)
2565	lbz	r11, 0(r11)
2566	cmpdi	r11, 0
2567	bne	3f
2568	li	r3, H_HARDWARE
2569	blr
25703:
2571	/* Emulate H_SET_DABR/X on P8 for the sake of compat mode guests */
2572	rlwimi	r5, r4, 5, DAWRX_DR | DAWRX_DW
2573	rlwimi	r5, r4, 2, DAWRX_WT
2574	clrrdi	r4, r4, 3
2575	std	r4, VCPU_DAWR(r3)
2576	std	r5, VCPU_DAWRX(r3)
2577	/*
2578	 * If came in through the real mode hcall handler then it is necessary
2579	 * to write the registers since the return path won't. Otherwise it is
2580	 * sufficient to store then in the vcpu struct as they will be loaded
2581	 * next time the vcpu is run.
2582	 */
2583	mfmsr	r6
2584	andi.	r6, r6, MSR_DR		/* in real mode? */
2585	bne	4f
2586	mtspr	SPRN_DAWR, r4
2587	mtspr	SPRN_DAWRX, r5
25884:	li	r3, 0
2589	blr
2590
2591_GLOBAL(kvmppc_h_cede)		/* r3 = vcpu pointer, r11 = msr, r13 = paca */
2592	ori	r11,r11,MSR_EE
2593	std	r11,VCPU_MSR(r3)
2594	li	r0,1
2595	stb	r0,VCPU_CEDED(r3)
2596	sync			/* order setting ceded vs. testing prodded */
2597	lbz	r5,VCPU_PRODDED(r3)
2598	cmpwi	r5,0
2599	bne	kvm_cede_prodded
2600	li	r12,0		/* set trap to 0 to say hcall is handled */
2601	stw	r12,VCPU_TRAP(r3)
2602	li	r0,H_SUCCESS
2603	std	r0,VCPU_GPR(R3)(r3)
2604
2605	/*
2606	 * Set our bit in the bitmask of napping threads unless all the
2607	 * other threads are already napping, in which case we send this
2608	 * up to the host.
2609	 */
2610	ld	r5,HSTATE_KVM_VCORE(r13)
2611	lbz	r6,HSTATE_PTID(r13)
2612	lwz	r8,VCORE_ENTRY_EXIT(r5)
2613	clrldi	r8,r8,56
2614	li	r0,1
2615	sld	r0,r0,r6
2616	addi	r6,r5,VCORE_NAPPING_THREADS
261731:	lwarx	r4,0,r6
2618	or	r4,r4,r0
2619	cmpw	r4,r8
2620	beq	kvm_cede_exit
2621	stwcx.	r4,0,r6
2622	bne	31b
2623	/* order napping_threads update vs testing entry_exit_map */
2624	isync
2625	li	r0,NAPPING_CEDE
2626	stb	r0,HSTATE_NAPPING(r13)
2627	lwz	r7,VCORE_ENTRY_EXIT(r5)
2628	cmpwi	r7,0x100
2629	bge	33f		/* another thread already exiting */
2630
2631/*
2632 * Although not specifically required by the architecture, POWER7
2633 * preserves the following registers in nap mode, even if an SMT mode
2634 * switch occurs: SLB entries, PURR, SPURR, AMOR, UAMOR, AMR, SPRG0-3,
2635 * DAR, DSISR, DABR, DABRX, DSCR, PMCx, MMCRx, SIAR, SDAR.
2636 */
2637	/* Save non-volatile GPRs */
2638	std	r14, VCPU_GPR(R14)(r3)
2639	std	r15, VCPU_GPR(R15)(r3)
2640	std	r16, VCPU_GPR(R16)(r3)
2641	std	r17, VCPU_GPR(R17)(r3)
2642	std	r18, VCPU_GPR(R18)(r3)
2643	std	r19, VCPU_GPR(R19)(r3)
2644	std	r20, VCPU_GPR(R20)(r3)
2645	std	r21, VCPU_GPR(R21)(r3)
2646	std	r22, VCPU_GPR(R22)(r3)
2647	std	r23, VCPU_GPR(R23)(r3)
2648	std	r24, VCPU_GPR(R24)(r3)
2649	std	r25, VCPU_GPR(R25)(r3)
2650	std	r26, VCPU_GPR(R26)(r3)
2651	std	r27, VCPU_GPR(R27)(r3)
2652	std	r28, VCPU_GPR(R28)(r3)
2653	std	r29, VCPU_GPR(R29)(r3)
2654	std	r30, VCPU_GPR(R30)(r3)
2655	std	r31, VCPU_GPR(R31)(r3)
2656
2657	/* save FP state */
2658	bl	kvmppc_save_fp
2659
2660#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2661/*
2662 * Branch around the call if both CPU_FTR_TM and
2663 * CPU_FTR_P9_TM_HV_ASSIST are off.
2664 */
2665BEGIN_FTR_SECTION
2666	b	91f
2667END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
2668	/*
2669	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS (but not CR)
2670	 */
2671	ld	r3, HSTATE_KVM_VCPU(r13)
2672	ld      r4, VCPU_MSR(r3)
2673	li	r5, 0			/* don't preserve non-vol regs */
2674	bl	kvmppc_save_tm_hv
2675	nop
267691:
2677#endif
2678
2679	/*
2680	 * Set DEC to the smaller of DEC and HDEC, so that we wake
2681	 * no later than the end of our timeslice (HDEC interrupts
2682	 * don't wake us from nap).
2683	 */
2684	mfspr	r3, SPRN_DEC
2685	mfspr	r4, SPRN_HDEC
2686	mftb	r5
2687BEGIN_FTR_SECTION
2688	/* On P9 check whether the guest has large decrementer mode enabled */
2689	ld	r6, HSTATE_KVM_VCORE(r13)
2690	ld	r6, VCORE_LPCR(r6)
2691	andis.	r6, r6, LPCR_LD@h
2692	bne	68f
2693END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
2694	extsw	r3, r3
269568:	EXTEND_HDEC(r4)
2696	cmpd	r3, r4
2697	ble	67f
2698	mtspr	SPRN_DEC, r4
269967:
2700	/* save expiry time of guest decrementer */
2701	add	r3, r3, r5
2702	ld	r4, HSTATE_KVM_VCPU(r13)
2703	ld	r5, HSTATE_KVM_VCORE(r13)
2704	ld	r6, VCORE_TB_OFFSET_APPL(r5)
2705	subf	r3, r6, r3	/* convert to host TB value */
2706	std	r3, VCPU_DEC_EXPIRES(r4)
2707
2708#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
2709	ld	r4, HSTATE_KVM_VCPU(r13)
2710	addi	r3, r4, VCPU_TB_CEDE
2711	bl	kvmhv_accumulate_time
2712#endif
2713
2714	lis	r3, LPCR_PECEDP@h	/* Do wake on privileged doorbell */
2715
2716	/* Go back to host stack */
2717	ld	r1, HSTATE_HOST_R1(r13)
2718
2719	/*
2720	 * Take a nap until a decrementer or external or doobell interrupt
2721	 * occurs, with PECE1 and PECE0 set in LPCR.
2722	 * On POWER8, set PECEDH, and if we are ceding, also set PECEDP.
2723	 * Also clear the runlatch bit before napping.
2724	 */
2725kvm_do_nap:
2726	mfspr	r0, SPRN_CTRLF
2727	clrrdi	r0, r0, 1
2728	mtspr	SPRN_CTRLT, r0
2729
2730	li	r0,1
2731	stb	r0,HSTATE_HWTHREAD_REQ(r13)
2732	mfspr	r5,SPRN_LPCR
2733	ori	r5,r5,LPCR_PECE0 | LPCR_PECE1
2734BEGIN_FTR_SECTION
2735	ori	r5, r5, LPCR_PECEDH
2736	rlwimi	r5, r3, 0, LPCR_PECEDP
2737END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2738
2739kvm_nap_sequence:		/* desired LPCR value in r5 */
2740BEGIN_FTR_SECTION
2741	/*
2742	 * PSSCR bits:	exit criterion = 1 (wakeup based on LPCR at sreset)
2743	 *		enable state loss = 1 (allow SMT mode switch)
2744	 *		requested level = 0 (just stop dispatching)
2745	 */
2746	lis	r3, (PSSCR_EC | PSSCR_ESL)@h
2747	/* Set LPCR_PECE_HVEE bit to enable wakeup by HV interrupts */
2748	li	r4, LPCR_PECE_HVEE@higher
2749	sldi	r4, r4, 32
2750	or	r5, r5, r4
2751FTR_SECTION_ELSE
2752	li	r3, PNV_THREAD_NAP
2753ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_300)
2754	mtspr	SPRN_LPCR,r5
2755	isync
2756
2757BEGIN_FTR_SECTION
2758	bl	isa300_idle_stop_mayloss
2759FTR_SECTION_ELSE
2760	bl	isa206_idle_insn_mayloss
2761ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_300)
2762
2763	mfspr	r0, SPRN_CTRLF
2764	ori	r0, r0, 1
2765	mtspr	SPRN_CTRLT, r0
2766
2767	mtspr	SPRN_SRR1, r3
2768
2769	li	r0, 0
2770	stb	r0, PACA_FTRACE_ENABLED(r13)
2771
2772	li	r0, KVM_HWTHREAD_IN_KVM
2773	stb	r0, HSTATE_HWTHREAD_STATE(r13)
2774
2775	lbz	r0, HSTATE_NAPPING(r13)
2776	cmpwi	r0, NAPPING_CEDE
2777	beq	kvm_end_cede
2778	cmpwi	r0, NAPPING_NOVCPU
2779	beq	kvm_novcpu_wakeup
2780	cmpwi	r0, NAPPING_UNSPLIT
2781	beq	kvm_unsplit_wakeup
2782	twi	31,0,0 /* Nap state must not be zero */
2783
278433:	mr	r4, r3
2785	li	r3, 0
2786	li	r12, 0
2787	b	34f
2788
2789kvm_end_cede:
2790	/* Woken by external or decrementer interrupt */
2791
2792	/* get vcpu pointer */
2793	ld	r4, HSTATE_KVM_VCPU(r13)
2794
2795#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
2796	addi	r3, r4, VCPU_TB_RMINTR
2797	bl	kvmhv_accumulate_time
2798#endif
2799
2800#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2801/*
2802 * Branch around the call if both CPU_FTR_TM and
2803 * CPU_FTR_P9_TM_HV_ASSIST are off.
2804 */
2805BEGIN_FTR_SECTION
2806	b	91f
2807END_FTR_SECTION(CPU_FTR_TM | CPU_FTR_P9_TM_HV_ASSIST, 0)
2808	/*
2809	 * NOTE THAT THIS TRASHES ALL NON-VOLATILE REGISTERS (but not CR)
2810	 */
2811	mr      r3, r4
2812	ld      r4, VCPU_MSR(r3)
2813	li	r5, 0			/* don't preserve non-vol regs */
2814	bl	kvmppc_restore_tm_hv
2815	nop
2816	ld	r4, HSTATE_KVM_VCPU(r13)
281791:
2818#endif
2819
2820	/* load up FP state */
2821	bl	kvmppc_load_fp
2822
2823	/* Restore guest decrementer */
2824	ld	r3, VCPU_DEC_EXPIRES(r4)
2825	ld	r5, HSTATE_KVM_VCORE(r13)
2826	ld	r6, VCORE_TB_OFFSET_APPL(r5)
2827	add	r3, r3, r6	/* convert host TB to guest TB value */
2828	mftb	r7
2829	subf	r3, r7, r3
2830	mtspr	SPRN_DEC, r3
2831
2832	/* Load NV GPRS */
2833	ld	r14, VCPU_GPR(R14)(r4)
2834	ld	r15, VCPU_GPR(R15)(r4)
2835	ld	r16, VCPU_GPR(R16)(r4)
2836	ld	r17, VCPU_GPR(R17)(r4)
2837	ld	r18, VCPU_GPR(R18)(r4)
2838	ld	r19, VCPU_GPR(R19)(r4)
2839	ld	r20, VCPU_GPR(R20)(r4)
2840	ld	r21, VCPU_GPR(R21)(r4)
2841	ld	r22, VCPU_GPR(R22)(r4)
2842	ld	r23, VCPU_GPR(R23)(r4)
2843	ld	r24, VCPU_GPR(R24)(r4)
2844	ld	r25, VCPU_GPR(R25)(r4)
2845	ld	r26, VCPU_GPR(R26)(r4)
2846	ld	r27, VCPU_GPR(R27)(r4)
2847	ld	r28, VCPU_GPR(R28)(r4)
2848	ld	r29, VCPU_GPR(R29)(r4)
2849	ld	r30, VCPU_GPR(R30)(r4)
2850	ld	r31, VCPU_GPR(R31)(r4)
2851
2852	/* Check the wake reason in SRR1 to see why we got here */
2853	bl	kvmppc_check_wake_reason
2854
2855	/*
2856	 * Restore volatile registers since we could have called a
2857	 * C routine in kvmppc_check_wake_reason
2858	 *	r4 = VCPU
2859	 * r3 tells us whether we need to return to host or not
2860	 * WARNING: it gets checked further down:
2861	 * should not modify r3 until this check is done.
2862	 */
2863	ld	r4, HSTATE_KVM_VCPU(r13)
2864
2865	/* clear our bit in vcore->napping_threads */
286634:	ld	r5,HSTATE_KVM_VCORE(r13)
2867	lbz	r7,HSTATE_PTID(r13)
2868	li	r0,1
2869	sld	r0,r0,r7
2870	addi	r6,r5,VCORE_NAPPING_THREADS
287132:	lwarx	r7,0,r6
2872	andc	r7,r7,r0
2873	stwcx.	r7,0,r6
2874	bne	32b
2875	li	r0,0
2876	stb	r0,HSTATE_NAPPING(r13)
2877
2878	/* See if the wake reason saved in r3 means we need to exit */
2879	stw	r12, VCPU_TRAP(r4)
2880	mr	r9, r4
2881	cmpdi	r3, 0
2882	bgt	guest_exit_cont
2883	b	maybe_reenter_guest
2884
2885	/* cede when already previously prodded case */
2886kvm_cede_prodded:
2887	li	r0,0
2888	stb	r0,VCPU_PRODDED(r3)
2889	sync			/* order testing prodded vs. clearing ceded */
2890	stb	r0,VCPU_CEDED(r3)
2891	li	r3,H_SUCCESS
2892	blr
2893
2894	/* we've ceded but we want to give control to the host */
2895kvm_cede_exit:
2896	ld	r9, HSTATE_KVM_VCPU(r13)
2897#ifdef CONFIG_KVM_XICS
2898	/* are we using XIVE with single escalation? */
2899	ld	r10, VCPU_XIVE_ESC_VADDR(r9)
2900	cmpdi	r10, 0
2901	beq	3f
2902	li	r6, XIVE_ESB_SET_PQ_00
2903	/*
2904	 * If we still have a pending escalation, abort the cede,
2905	 * and we must set PQ to 10 rather than 00 so that we don't
2906	 * potentially end up with two entries for the escalation
2907	 * interrupt in the XIVE interrupt queue.  In that case
2908	 * we also don't want to set xive_esc_on to 1 here in
2909	 * case we race with xive_esc_irq().
2910	 */
2911	lbz	r5, VCPU_XIVE_ESC_ON(r9)
2912	cmpwi	r5, 0
2913	beq	4f
2914	li	r0, 0
2915	stb	r0, VCPU_CEDED(r9)
2916	li	r6, XIVE_ESB_SET_PQ_10
2917	b	5f
29184:	li	r0, 1
2919	stb	r0, VCPU_XIVE_ESC_ON(r9)
2920	/* make sure store to xive_esc_on is seen before xive_esc_irq runs */
2921	sync
29225:	/* Enable XIVE escalation */
2923	mfmsr	r0
2924	andi.	r0, r0, MSR_DR		/* in real mode? */
2925	beq	1f
2926	ldx	r0, r10, r6
2927	b	2f
29281:	ld	r10, VCPU_XIVE_ESC_RADDR(r9)
2929	ldcix	r0, r10, r6
29302:	sync
2931#endif /* CONFIG_KVM_XICS */
29323:	b	guest_exit_cont
2933
2934	/* Try to do machine check recovery in real mode */
2935machine_check_realmode:
2936	mr	r3, r9		/* get vcpu pointer */
2937	bl	kvmppc_realmode_machine_check
2938	nop
2939	/* all machine checks go to virtual mode for further handling */
2940	ld	r9, HSTATE_KVM_VCPU(r13)
2941	li	r12, BOOK3S_INTERRUPT_MACHINE_CHECK
2942	b	guest_exit_cont
2943
2944/*
2945 * Call C code to handle a HMI in real mode.
2946 * Only the primary thread does the call, secondary threads are handled
2947 * by calling hmi_exception_realmode() after kvmppc_hv_entry returns.
2948 * r9 points to the vcpu on entry
2949 */
2950hmi_realmode:
2951	lbz	r0, HSTATE_PTID(r13)
2952	cmpwi	r0, 0
2953	bne	guest_exit_cont
2954	bl	kvmppc_realmode_hmi_handler
2955	ld	r9, HSTATE_KVM_VCPU(r13)
2956	li	r12, BOOK3S_INTERRUPT_HMI
2957	b	guest_exit_cont
2958
2959/*
2960 * Check the reason we woke from nap, and take appropriate action.
2961 * Returns (in r3):
2962 *	0 if nothing needs to be done
2963 *	1 if something happened that needs to be handled by the host
2964 *	-1 if there was a guest wakeup (IPI or msgsnd)
2965 *	-2 if we handled a PCI passthrough interrupt (returned by
2966 *		kvmppc_read_intr only)
2967 *
2968 * Also sets r12 to the interrupt vector for any interrupt that needs
2969 * to be handled now by the host (0x500 for external interrupt), or zero.
2970 * Modifies all volatile registers (since it may call a C function).
2971 * This routine calls kvmppc_read_intr, a C function, if an external
2972 * interrupt is pending.
2973 */
2974kvmppc_check_wake_reason:
2975	mfspr	r6, SPRN_SRR1
2976BEGIN_FTR_SECTION
2977	rlwinm	r6, r6, 45-31, 0xf	/* extract wake reason field (P8) */
2978FTR_SECTION_ELSE
2979	rlwinm	r6, r6, 45-31, 0xe	/* P7 wake reason field is 3 bits */
2980ALT_FTR_SECTION_END_IFSET(CPU_FTR_ARCH_207S)
2981	cmpwi	r6, 8			/* was it an external interrupt? */
2982	beq	7f			/* if so, see what it was */
2983	li	r3, 0
2984	li	r12, 0
2985	cmpwi	r6, 6			/* was it the decrementer? */
2986	beq	0f
2987BEGIN_FTR_SECTION
2988	cmpwi	r6, 5			/* privileged doorbell? */
2989	beq	0f
2990	cmpwi	r6, 3			/* hypervisor doorbell? */
2991	beq	3f
2992END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
2993	cmpwi	r6, 0xa			/* Hypervisor maintenance ? */
2994	beq	4f
2995	li	r3, 1			/* anything else, return 1 */
29960:	blr
2997
2998	/* hypervisor doorbell */
29993:	li	r12, BOOK3S_INTERRUPT_H_DOORBELL
3000
3001	/*
3002	 * Clear the doorbell as we will invoke the handler
3003	 * explicitly in the guest exit path.
3004	 */
3005	lis	r6, (PPC_DBELL_SERVER << (63-36))@h
3006	PPC_MSGCLR(6)
3007	/* see if it's a host IPI */
3008	li	r3, 1
3009BEGIN_FTR_SECTION
3010	PPC_MSGSYNC
3011	lwsync
3012END_FTR_SECTION_IFSET(CPU_FTR_ARCH_300)
3013	lbz	r0, HSTATE_HOST_IPI(r13)
3014	cmpwi	r0, 0
3015	bnelr
3016	/* if not, return -1 */
3017	li	r3, -1
3018	blr
3019
3020	/* Woken up due to Hypervisor maintenance interrupt */
30214:	li	r12, BOOK3S_INTERRUPT_HMI
3022	li	r3, 1
3023	blr
3024
3025	/* external interrupt - create a stack frame so we can call C */
30267:	mflr	r0
3027	std	r0, PPC_LR_STKOFF(r1)
3028	stdu	r1, -PPC_MIN_STKFRM(r1)
3029	bl	kvmppc_read_intr
3030	nop
3031	li	r12, BOOK3S_INTERRUPT_EXTERNAL
3032	cmpdi	r3, 1
3033	ble	1f
3034
3035	/*
3036	 * Return code of 2 means PCI passthrough interrupt, but
3037	 * we need to return back to host to complete handling the
3038	 * interrupt. Trap reason is expected in r12 by guest
3039	 * exit code.
3040	 */
3041	li	r12, BOOK3S_INTERRUPT_HV_RM_HARD
30421:
3043	ld	r0, PPC_MIN_STKFRM+PPC_LR_STKOFF(r1)
3044	addi	r1, r1, PPC_MIN_STKFRM
3045	mtlr	r0
3046	blr
3047
3048/*
3049 * Save away FP, VMX and VSX registers.
3050 * r3 = vcpu pointer
3051 * N.B. r30 and r31 are volatile across this function,
3052 * thus it is not callable from C.
3053 */
3054kvmppc_save_fp:
3055	mflr	r30
3056	mr	r31,r3
3057	mfmsr	r5
3058	ori	r8,r5,MSR_FP
3059#ifdef CONFIG_ALTIVEC
3060BEGIN_FTR_SECTION
3061	oris	r8,r8,MSR_VEC@h
3062END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
3063#endif
3064#ifdef CONFIG_VSX
3065BEGIN_FTR_SECTION
3066	oris	r8,r8,MSR_VSX@h
3067END_FTR_SECTION_IFSET(CPU_FTR_VSX)
3068#endif
3069	mtmsrd	r8
3070	addi	r3,r3,VCPU_FPRS
3071	bl	store_fp_state
3072#ifdef CONFIG_ALTIVEC
3073BEGIN_FTR_SECTION
3074	addi	r3,r31,VCPU_VRS
3075	bl	store_vr_state
3076END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
3077#endif
3078	mfspr	r6,SPRN_VRSAVE
3079	stw	r6,VCPU_VRSAVE(r31)
3080	mtlr	r30
3081	blr
3082
3083/*
3084 * Load up FP, VMX and VSX registers
3085 * r4 = vcpu pointer
3086 * N.B. r30 and r31 are volatile across this function,
3087 * thus it is not callable from C.
3088 */
3089kvmppc_load_fp:
3090	mflr	r30
3091	mr	r31,r4
3092	mfmsr	r9
3093	ori	r8,r9,MSR_FP
3094#ifdef CONFIG_ALTIVEC
3095BEGIN_FTR_SECTION
3096	oris	r8,r8,MSR_VEC@h
3097END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
3098#endif
3099#ifdef CONFIG_VSX
3100BEGIN_FTR_SECTION
3101	oris	r8,r8,MSR_VSX@h
3102END_FTR_SECTION_IFSET(CPU_FTR_VSX)
3103#endif
3104	mtmsrd	r8
3105	addi	r3,r4,VCPU_FPRS
3106	bl	load_fp_state
3107#ifdef CONFIG_ALTIVEC
3108BEGIN_FTR_SECTION
3109	addi	r3,r31,VCPU_VRS
3110	bl	load_vr_state
3111END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
3112#endif
3113	lwz	r7,VCPU_VRSAVE(r31)
3114	mtspr	SPRN_VRSAVE,r7
3115	mtlr	r30
3116	mr	r4,r31
3117	blr
3118
3119#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
3120/*
3121 * Save transactional state and TM-related registers.
3122 * Called with r3 pointing to the vcpu struct and r4 containing
3123 * the guest MSR value.
3124 * r5 is non-zero iff non-volatile register state needs to be maintained.
3125 * If r5 == 0, this can modify all checkpointed registers, but
3126 * restores r1 and r2 before exit.
3127 */
3128_GLOBAL_TOC(kvmppc_save_tm_hv)
3129EXPORT_SYMBOL_GPL(kvmppc_save_tm_hv)
3130	/* See if we need to handle fake suspend mode */
3131BEGIN_FTR_SECTION
3132	b	__kvmppc_save_tm
3133END_FTR_SECTION_IFCLR(CPU_FTR_P9_TM_HV_ASSIST)
3134
3135	lbz	r0, HSTATE_FAKE_SUSPEND(r13) /* Were we fake suspended? */
3136	cmpwi	r0, 0
3137	beq	__kvmppc_save_tm
3138
3139	/* The following code handles the fake_suspend = 1 case */
3140	mflr	r0
3141	std	r0, PPC_LR_STKOFF(r1)
3142	stdu	r1, -PPC_MIN_STKFRM(r1)
3143
3144	/* Turn on TM. */
3145	mfmsr	r8
3146	li	r0, 1
3147	rldimi	r8, r0, MSR_TM_LG, 63-MSR_TM_LG
3148	mtmsrd	r8
3149
3150	rldicl. r8, r8, 64 - MSR_TS_S_LG, 62 /* Did we actually hrfid? */
3151	beq	4f
3152BEGIN_FTR_SECTION
3153	bl	pnv_power9_force_smt4_catch
3154END_FTR_SECTION_IFSET(CPU_FTR_P9_TM_XER_SO_BUG)
3155	nop
3156
3157	/* We have to treclaim here because that's the only way to do S->N */
3158	li	r3, TM_CAUSE_KVM_RESCHED
3159	TRECLAIM(R3)
3160
3161	/*
3162	 * We were in fake suspend, so we are not going to save the
3163	 * register state as the guest checkpointed state (since
3164	 * we already have it), therefore we can now use any volatile GPR.
3165	 * In fact treclaim in fake suspend state doesn't modify
3166	 * any registers.
3167	 */
3168
3169BEGIN_FTR_SECTION
3170	bl	pnv_power9_force_smt4_release
3171END_FTR_SECTION_IFSET(CPU_FTR_P9_TM_XER_SO_BUG)
3172	nop
3173
31744:
3175	mfspr	r3, SPRN_PSSCR
3176	/* PSSCR_FAKE_SUSPEND is a write-only bit, but clear it anyway */
3177	li	r0, PSSCR_FAKE_SUSPEND
3178	andc	r3, r3, r0
3179	mtspr	SPRN_PSSCR, r3
3180
3181	/* Don't save TEXASR, use value from last exit in real suspend state */
3182	ld	r9, HSTATE_KVM_VCPU(r13)
3183	mfspr	r5, SPRN_TFHAR
3184	mfspr	r6, SPRN_TFIAR
3185	std	r5, VCPU_TFHAR(r9)
3186	std	r6, VCPU_TFIAR(r9)
3187
3188	addi	r1, r1, PPC_MIN_STKFRM
3189	ld	r0, PPC_LR_STKOFF(r1)
3190	mtlr	r0
3191	blr
3192
3193/*
3194 * Restore transactional state and TM-related registers.
3195 * Called with r3 pointing to the vcpu struct
3196 * and r4 containing the guest MSR value.
3197 * r5 is non-zero iff non-volatile register state needs to be maintained.
3198 * This potentially modifies all checkpointed registers.
3199 * It restores r1 and r2 from the PACA.
3200 */
3201_GLOBAL_TOC(kvmppc_restore_tm_hv)
3202EXPORT_SYMBOL_GPL(kvmppc_restore_tm_hv)
3203	/*
3204	 * If we are doing TM emulation for the guest on a POWER9 DD2,
3205	 * then we don't actually do a trechkpt -- we either set up
3206	 * fake-suspend mode, or emulate a TM rollback.
3207	 */
3208BEGIN_FTR_SECTION
3209	b	__kvmppc_restore_tm
3210END_FTR_SECTION_IFCLR(CPU_FTR_P9_TM_HV_ASSIST)
3211	mflr	r0
3212	std	r0, PPC_LR_STKOFF(r1)
3213
3214	li	r0, 0
3215	stb	r0, HSTATE_FAKE_SUSPEND(r13)
3216
3217	/* Turn on TM so we can restore TM SPRs */
3218	mfmsr	r5
3219	li	r0, 1
3220	rldimi	r5, r0, MSR_TM_LG, 63-MSR_TM_LG
3221	mtmsrd	r5
3222
3223	/*
3224	 * The user may change these outside of a transaction, so they must
3225	 * always be context switched.
3226	 */
3227	ld	r5, VCPU_TFHAR(r3)
3228	ld	r6, VCPU_TFIAR(r3)
3229	ld	r7, VCPU_TEXASR(r3)
3230	mtspr	SPRN_TFHAR, r5
3231	mtspr	SPRN_TFIAR, r6
3232	mtspr	SPRN_TEXASR, r7
3233
3234	rldicl. r5, r4, 64 - MSR_TS_S_LG, 62
3235	beqlr		/* TM not active in guest */
3236
3237	/* Make sure the failure summary is set */
3238	oris	r7, r7, (TEXASR_FS)@h
3239	mtspr	SPRN_TEXASR, r7
3240
3241	cmpwi	r5, 1		/* check for suspended state */
3242	bgt	10f
3243	stb	r5, HSTATE_FAKE_SUSPEND(r13)
3244	b	9f		/* and return */
324510:	stdu	r1, -PPC_MIN_STKFRM(r1)
3246	/* guest is in transactional state, so simulate rollback */
3247	bl	kvmhv_emulate_tm_rollback
3248	nop
3249	addi	r1, r1, PPC_MIN_STKFRM
32509:	ld	r0, PPC_LR_STKOFF(r1)
3251	mtlr	r0
3252	blr
3253#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
3254
3255/*
3256 * We come here if we get any exception or interrupt while we are
3257 * executing host real mode code while in guest MMU context.
3258 * r12 is (CR << 32) | vector
3259 * r13 points to our PACA
3260 * r12 is saved in HSTATE_SCRATCH0(r13)
3261 * ctr is saved in HSTATE_SCRATCH1(r13) if RELOCATABLE
3262 * r9 is saved in HSTATE_SCRATCH2(r13)
3263 * r13 is saved in HSPRG1
3264 * cfar is saved in HSTATE_CFAR(r13)
3265 * ppr is saved in HSTATE_PPR(r13)
3266 */
3267kvmppc_bad_host_intr:
3268	/*
3269	 * Switch to the emergency stack, but start half-way down in
3270	 * case we were already on it.
3271	 */
3272	mr	r9, r1
3273	std	r1, PACAR1(r13)
3274	ld	r1, PACAEMERGSP(r13)
3275	subi	r1, r1, THREAD_SIZE/2 + INT_FRAME_SIZE
3276	std	r9, 0(r1)
3277	std	r0, GPR0(r1)
3278	std	r9, GPR1(r1)
3279	std	r2, GPR2(r1)
3280	SAVE_4GPRS(3, r1)
3281	SAVE_2GPRS(7, r1)
3282	srdi	r0, r12, 32
3283	clrldi	r12, r12, 32
3284	std	r0, _CCR(r1)
3285	std	r12, _TRAP(r1)
3286	andi.	r0, r12, 2
3287	beq	1f
3288	mfspr	r3, SPRN_HSRR0
3289	mfspr	r4, SPRN_HSRR1
3290	mfspr	r5, SPRN_HDAR
3291	mfspr	r6, SPRN_HDSISR
3292	b	2f
32931:	mfspr	r3, SPRN_SRR0
3294	mfspr	r4, SPRN_SRR1
3295	mfspr	r5, SPRN_DAR
3296	mfspr	r6, SPRN_DSISR
32972:	std	r3, _NIP(r1)
3298	std	r4, _MSR(r1)
3299	std	r5, _DAR(r1)
3300	std	r6, _DSISR(r1)
3301	ld	r9, HSTATE_SCRATCH2(r13)
3302	ld	r12, HSTATE_SCRATCH0(r13)
3303	GET_SCRATCH0(r0)
3304	SAVE_4GPRS(9, r1)
3305	std	r0, GPR13(r1)
3306	SAVE_NVGPRS(r1)
3307	ld	r5, HSTATE_CFAR(r13)
3308	std	r5, ORIG_GPR3(r1)
3309	mflr	r3
3310#ifdef CONFIG_RELOCATABLE
3311	ld	r4, HSTATE_SCRATCH1(r13)
3312#else
3313	mfctr	r4
3314#endif
3315	mfxer	r5
3316	lbz	r6, PACAIRQSOFTMASK(r13)
3317	std	r3, _LINK(r1)
3318	std	r4, _CTR(r1)
3319	std	r5, _XER(r1)
3320	std	r6, SOFTE(r1)
3321	ld	r2, PACATOC(r13)
3322	LOAD_REG_IMMEDIATE(3, 0x7265677368657265)
3323	std	r3, STACK_FRAME_OVERHEAD-16(r1)
3324
3325	/*
3326	 * On POWER9 do a minimal restore of the MMU and call C code,
3327	 * which will print a message and panic.
3328	 * XXX On POWER7 and POWER8, we just spin here since we don't
3329	 * know what the other threads are doing (and we don't want to
3330	 * coordinate with them) - but at least we now have register state
3331	 * in memory that we might be able to look at from another CPU.
3332	 */
3333BEGIN_FTR_SECTION
3334	b	.
3335END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_300)
3336	ld	r9, HSTATE_KVM_VCPU(r13)
3337	ld	r10, VCPU_KVM(r9)
3338
3339	li	r0, 0
3340	mtspr	SPRN_AMR, r0
3341	mtspr	SPRN_IAMR, r0
3342	mtspr	SPRN_CIABR, r0
3343	mtspr	SPRN_DAWRX, r0
3344
3345BEGIN_MMU_FTR_SECTION
3346	b	4f
3347END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_RADIX)
3348
3349	slbmte	r0, r0
3350	slbia
3351	ptesync
3352	ld	r8, PACA_SLBSHADOWPTR(r13)
3353	.rept	SLB_NUM_BOLTED
3354	li	r3, SLBSHADOW_SAVEAREA
3355	LDX_BE	r5, r8, r3
3356	addi	r3, r3, 8
3357	LDX_BE	r6, r8, r3
3358	andis.	r7, r5, SLB_ESID_V@h
3359	beq	3f
3360	slbmte	r6, r5
33613:	addi	r8, r8, 16
3362	.endr
3363
33644:	lwz	r7, KVM_HOST_LPID(r10)
3365	mtspr	SPRN_LPID, r7
3366	mtspr	SPRN_PID, r0
3367	ld	r8, KVM_HOST_LPCR(r10)
3368	mtspr	SPRN_LPCR, r8
3369	isync
3370	li	r0, KVM_GUEST_MODE_NONE
3371	stb	r0, HSTATE_IN_GUEST(r13)
3372
3373	/*
3374	 * Turn on the MMU and jump to C code
3375	 */
3376	bcl	20, 31, .+4
33775:	mflr	r3
3378	addi	r3, r3, 9f - 5b
3379	li	r4, -1
3380	rldimi	r3, r4, 62, 0	/* ensure 0xc000000000000000 bits are set */
3381	ld	r4, PACAKMSR(r13)
3382	mtspr	SPRN_SRR0, r3
3383	mtspr	SPRN_SRR1, r4
3384	RFI_TO_KERNEL
33859:	addi	r3, r1, STACK_FRAME_OVERHEAD
3386	bl	kvmppc_bad_interrupt
3387	b	9b
3388
3389/*
3390 * This mimics the MSR transition on IRQ delivery.  The new guest MSR is taken
3391 * from VCPU_INTR_MSR and is modified based on the required TM state changes.
3392 *   r11 has the guest MSR value (in/out)
3393 *   r9 has a vcpu pointer (in)
3394 *   r0 is used as a scratch register
3395 */
3396kvmppc_msr_interrupt:
3397	rldicl	r0, r11, 64 - MSR_TS_S_LG, 62
3398	cmpwi	r0, 2 /* Check if we are in transactional state..  */
3399	ld	r11, VCPU_INTR_MSR(r9)
3400	bne	1f
3401	/* ... if transactional, change to suspended */
3402	li	r0, 1
34031:	rldimi	r11, r0, MSR_TS_S_LG, 63 - MSR_TS_T_LG
3404	blr
3405
3406/*
3407 * Load up guest PMU state.  R3 points to the vcpu struct.
3408 */
3409_GLOBAL(kvmhv_load_guest_pmu)
3410EXPORT_SYMBOL_GPL(kvmhv_load_guest_pmu)
3411	mr	r4, r3
3412	mflr	r0
3413	li	r3, 1
3414	sldi	r3, r3, 31		/* MMCR0_FC (freeze counters) bit */
3415	mtspr	SPRN_MMCR0, r3		/* freeze all counters, disable ints */
3416	isync
3417BEGIN_FTR_SECTION
3418	ld	r3, VCPU_MMCR(r4)
3419	andi.	r5, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
3420	cmpwi	r5, MMCR0_PMAO
3421	beql	kvmppc_fix_pmao
3422END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
3423	lwz	r3, VCPU_PMC(r4)	/* always load up guest PMU registers */
3424	lwz	r5, VCPU_PMC + 4(r4)	/* to prevent information leak */
3425	lwz	r6, VCPU_PMC + 8(r4)
3426	lwz	r7, VCPU_PMC + 12(r4)
3427	lwz	r8, VCPU_PMC + 16(r4)
3428	lwz	r9, VCPU_PMC + 20(r4)
3429	mtspr	SPRN_PMC1, r3
3430	mtspr	SPRN_PMC2, r5
3431	mtspr	SPRN_PMC3, r6
3432	mtspr	SPRN_PMC4, r7
3433	mtspr	SPRN_PMC5, r8
3434	mtspr	SPRN_PMC6, r9
3435	ld	r3, VCPU_MMCR(r4)
3436	ld	r5, VCPU_MMCR + 8(r4)
3437	ld	r6, VCPU_MMCR + 16(r4)
3438	ld	r7, VCPU_SIAR(r4)
3439	ld	r8, VCPU_SDAR(r4)
3440	mtspr	SPRN_MMCR1, r5
3441	mtspr	SPRN_MMCRA, r6
3442	mtspr	SPRN_SIAR, r7
3443	mtspr	SPRN_SDAR, r8
3444BEGIN_FTR_SECTION
3445	ld	r5, VCPU_MMCR + 24(r4)
3446	ld	r6, VCPU_SIER(r4)
3447	mtspr	SPRN_MMCR2, r5
3448	mtspr	SPRN_SIER, r6
3449BEGIN_FTR_SECTION_NESTED(96)
3450	lwz	r7, VCPU_PMC + 24(r4)
3451	lwz	r8, VCPU_PMC + 28(r4)
3452	ld	r9, VCPU_MMCR + 32(r4)
3453	mtspr	SPRN_SPMC1, r7
3454	mtspr	SPRN_SPMC2, r8
3455	mtspr	SPRN_MMCRS, r9
3456END_FTR_SECTION_NESTED(CPU_FTR_ARCH_300, 0, 96)
3457END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
3458	mtspr	SPRN_MMCR0, r3
3459	isync
3460	mtlr	r0
3461	blr
3462
3463/*
3464 * Reload host PMU state saved in the PACA by kvmhv_save_host_pmu.
3465 */
3466_GLOBAL(kvmhv_load_host_pmu)
3467EXPORT_SYMBOL_GPL(kvmhv_load_host_pmu)
3468	mflr	r0
3469	lbz	r4, PACA_PMCINUSE(r13) /* is the host using the PMU? */
3470	cmpwi	r4, 0
3471	beq	23f			/* skip if not */
3472BEGIN_FTR_SECTION
3473	ld	r3, HSTATE_MMCR0(r13)
3474	andi.	r4, r3, MMCR0_PMAO_SYNC | MMCR0_PMAO
3475	cmpwi	r4, MMCR0_PMAO
3476	beql	kvmppc_fix_pmao
3477END_FTR_SECTION_IFSET(CPU_FTR_PMAO_BUG)
3478	lwz	r3, HSTATE_PMC1(r13)
3479	lwz	r4, HSTATE_PMC2(r13)
3480	lwz	r5, HSTATE_PMC3(r13)
3481	lwz	r6, HSTATE_PMC4(r13)
3482	lwz	r8, HSTATE_PMC5(r13)
3483	lwz	r9, HSTATE_PMC6(r13)
3484	mtspr	SPRN_PMC1, r3
3485	mtspr	SPRN_PMC2, r4
3486	mtspr	SPRN_PMC3, r5
3487	mtspr	SPRN_PMC4, r6
3488	mtspr	SPRN_PMC5, r8
3489	mtspr	SPRN_PMC6, r9
3490	ld	r3, HSTATE_MMCR0(r13)
3491	ld	r4, HSTATE_MMCR1(r13)
3492	ld	r5, HSTATE_MMCRA(r13)
3493	ld	r6, HSTATE_SIAR(r13)
3494	ld	r7, HSTATE_SDAR(r13)
3495	mtspr	SPRN_MMCR1, r4
3496	mtspr	SPRN_MMCRA, r5
3497	mtspr	SPRN_SIAR, r6
3498	mtspr	SPRN_SDAR, r7
3499BEGIN_FTR_SECTION
3500	ld	r8, HSTATE_MMCR2(r13)
3501	ld	r9, HSTATE_SIER(r13)
3502	mtspr	SPRN_MMCR2, r8
3503	mtspr	SPRN_SIER, r9
3504END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
3505	mtspr	SPRN_MMCR0, r3
3506	isync
3507	mtlr	r0
350823:	blr
3509
3510/*
3511 * Save guest PMU state into the vcpu struct.
3512 * r3 = vcpu, r4 = full save flag (PMU in use flag set in VPA)
3513 */
3514_GLOBAL(kvmhv_save_guest_pmu)
3515EXPORT_SYMBOL_GPL(kvmhv_save_guest_pmu)
3516	mr	r9, r3
3517	mr	r8, r4
3518BEGIN_FTR_SECTION
3519	/*
3520	 * POWER8 seems to have a hardware bug where setting
3521	 * MMCR0[PMAE] along with MMCR0[PMC1CE] and/or MMCR0[PMCjCE]
3522	 * when some counters are already negative doesn't seem
3523	 * to cause a performance monitor alert (and hence interrupt).
3524	 * The effect of this is that when saving the PMU state,
3525	 * if there is no PMU alert pending when we read MMCR0
3526	 * before freezing the counters, but one becomes pending
3527	 * before we read the counters, we lose it.
3528	 * To work around this, we need a way to freeze the counters
3529	 * before reading MMCR0.  Normally, freezing the counters
3530	 * is done by writing MMCR0 (to set MMCR0[FC]) which
3531	 * unavoidably writes MMCR0[PMA0] as well.  On POWER8,
3532	 * we can also freeze the counters using MMCR2, by writing
3533	 * 1s to all the counter freeze condition bits (there are
3534	 * 9 bits each for 6 counters).
3535	 */
3536	li	r3, -1			/* set all freeze bits */
3537	clrrdi	r3, r3, 10
3538	mfspr	r10, SPRN_MMCR2
3539	mtspr	SPRN_MMCR2, r3
3540	isync
3541END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
3542	li	r3, 1
3543	sldi	r3, r3, 31		/* MMCR0_FC (freeze counters) bit */
3544	mfspr	r4, SPRN_MMCR0		/* save MMCR0 */
3545	mtspr	SPRN_MMCR0, r3		/* freeze all counters, disable ints */
3546	mfspr	r6, SPRN_MMCRA
3547	/* Clear MMCRA in order to disable SDAR updates */
3548	li	r7, 0
3549	mtspr	SPRN_MMCRA, r7
3550	isync
3551	cmpwi	r8, 0			/* did they ask for PMU stuff to be saved? */
3552	bne	21f
3553	std	r3, VCPU_MMCR(r9)	/* if not, set saved MMCR0 to FC */
3554	b	22f
355521:	mfspr	r5, SPRN_MMCR1
3556	mfspr	r7, SPRN_SIAR
3557	mfspr	r8, SPRN_SDAR
3558	std	r4, VCPU_MMCR(r9)
3559	std	r5, VCPU_MMCR + 8(r9)
3560	std	r6, VCPU_MMCR + 16(r9)
3561BEGIN_FTR_SECTION
3562	std	r10, VCPU_MMCR + 24(r9)
3563END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
3564	std	r7, VCPU_SIAR(r9)
3565	std	r8, VCPU_SDAR(r9)
3566	mfspr	r3, SPRN_PMC1
3567	mfspr	r4, SPRN_PMC2
3568	mfspr	r5, SPRN_PMC3
3569	mfspr	r6, SPRN_PMC4
3570	mfspr	r7, SPRN_PMC5
3571	mfspr	r8, SPRN_PMC6
3572	stw	r3, VCPU_PMC(r9)
3573	stw	r4, VCPU_PMC + 4(r9)
3574	stw	r5, VCPU_PMC + 8(r9)
3575	stw	r6, VCPU_PMC + 12(r9)
3576	stw	r7, VCPU_PMC + 16(r9)
3577	stw	r8, VCPU_PMC + 20(r9)
3578BEGIN_FTR_SECTION
3579	mfspr	r5, SPRN_SIER
3580	std	r5, VCPU_SIER(r9)
3581BEGIN_FTR_SECTION_NESTED(96)
3582	mfspr	r6, SPRN_SPMC1
3583	mfspr	r7, SPRN_SPMC2
3584	mfspr	r8, SPRN_MMCRS
3585	stw	r6, VCPU_PMC + 24(r9)
3586	stw	r7, VCPU_PMC + 28(r9)
3587	std	r8, VCPU_MMCR + 32(r9)
3588	lis	r4, 0x8000
3589	mtspr	SPRN_MMCRS, r4
3590END_FTR_SECTION_NESTED(CPU_FTR_ARCH_300, 0, 96)
3591END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
359222:	blr
3593
3594/*
3595 * This works around a hardware bug on POWER8E processors, where
3596 * writing a 1 to the MMCR0[PMAO] bit doesn't generate a
3597 * performance monitor interrupt.  Instead, when we need to have
3598 * an interrupt pending, we have to arrange for a counter to overflow.
3599 */
3600kvmppc_fix_pmao:
3601	li	r3, 0
3602	mtspr	SPRN_MMCR2, r3
3603	lis	r3, (MMCR0_PMXE | MMCR0_FCECE)@h
3604	ori	r3, r3, MMCR0_PMCjCE | MMCR0_C56RUN
3605	mtspr	SPRN_MMCR0, r3
3606	lis	r3, 0x7fff
3607	ori	r3, r3, 0xffff
3608	mtspr	SPRN_PMC6, r3
3609	isync
3610	blr
3611
3612#ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
3613/*
3614 * Start timing an activity
3615 * r3 = pointer to time accumulation struct, r4 = vcpu
3616 */
3617kvmhv_start_timing:
3618	ld	r5, HSTATE_KVM_VCORE(r13)
3619	ld	r6, VCORE_TB_OFFSET_APPL(r5)
3620	mftb	r5
3621	subf	r5, r6, r5	/* subtract current timebase offset */
3622	std	r3, VCPU_CUR_ACTIVITY(r4)
3623	std	r5, VCPU_ACTIVITY_START(r4)
3624	blr
3625
3626/*
3627 * Accumulate time to one activity and start another.
3628 * r3 = pointer to new time accumulation struct, r4 = vcpu
3629 */
3630kvmhv_accumulate_time:
3631	ld	r5, HSTATE_KVM_VCORE(r13)
3632	ld	r8, VCORE_TB_OFFSET_APPL(r5)
3633	ld	r5, VCPU_CUR_ACTIVITY(r4)
3634	ld	r6, VCPU_ACTIVITY_START(r4)
3635	std	r3, VCPU_CUR_ACTIVITY(r4)
3636	mftb	r7
3637	subf	r7, r8, r7	/* subtract current timebase offset */
3638	std	r7, VCPU_ACTIVITY_START(r4)
3639	cmpdi	r5, 0
3640	beqlr
3641	subf	r3, r6, r7
3642	ld	r8, TAS_SEQCOUNT(r5)
3643	cmpdi	r8, 0
3644	addi	r8, r8, 1
3645	std	r8, TAS_SEQCOUNT(r5)
3646	lwsync
3647	ld	r7, TAS_TOTAL(r5)
3648	add	r7, r7, r3
3649	std	r7, TAS_TOTAL(r5)
3650	ld	r6, TAS_MIN(r5)
3651	ld	r7, TAS_MAX(r5)
3652	beq	3f
3653	cmpd	r3, r6
3654	bge	1f
36553:	std	r3, TAS_MIN(r5)
36561:	cmpd	r3, r7
3657	ble	2f
3658	std	r3, TAS_MAX(r5)
36592:	lwsync
3660	addi	r8, r8, 1
3661	std	r8, TAS_SEQCOUNT(r5)
3662	blr
3663#endif
3664