1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2aa04b4ccSPaul Mackerras /*
3aa04b4ccSPaul Mackerras  * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
4aa04b4ccSPaul Mackerras  */
5aa04b4ccSPaul Mackerras 
6441c19c8SMichael Ellerman #include <linux/cpu.h>
7aa04b4ccSPaul Mackerras #include <linux/kvm_host.h>
8aa04b4ccSPaul Mackerras #include <linux/preempt.h>
966b15db6SPaul Gortmaker #include <linux/export.h>
10aa04b4ccSPaul Mackerras #include <linux/sched.h>
11aa04b4ccSPaul Mackerras #include <linux/spinlock.h>
12aa04b4ccSPaul Mackerras #include <linux/init.h>
13fa61a4e3SAneesh Kumar K.V #include <linux/memblock.h>
14fa61a4e3SAneesh Kumar K.V #include <linux/sizes.h>
15fc95ca72SJoonsoo Kim #include <linux/cma.h>
1690fd09f8SSam Bobroff #include <linux/bitops.h>
17aa04b4ccSPaul Mackerras 
187c1bd80cSNicholas Piggin #include <asm/asm-prototypes.h>
19aa04b4ccSPaul Mackerras #include <asm/cputable.h>
20aa04b4ccSPaul Mackerras #include <asm/kvm_ppc.h>
21aa04b4ccSPaul Mackerras #include <asm/kvm_book3s.h>
22e928e9cbSMichael Ellerman #include <asm/archrandom.h>
23eddb60fbSPaul Mackerras #include <asm/xics.h>
24243e2511SBenjamin Herrenschmidt #include <asm/xive.h>
2566feed61SPaul Mackerras #include <asm/dbell.h>
2666feed61SPaul Mackerras #include <asm/cputhreads.h>
2737f55d30SSuresh Warrier #include <asm/io.h>
28f725758bSPaul Mackerras #include <asm/opal.h>
29e2702871SPaul Mackerras #include <asm/smp.h>
30aa04b4ccSPaul Mackerras 
31fc95ca72SJoonsoo Kim #define KVM_CMA_CHUNK_ORDER	18
32fc95ca72SJoonsoo Kim 
335af50993SBenjamin Herrenschmidt #include "book3s_xics.h"
345af50993SBenjamin Herrenschmidt #include "book3s_xive.h"
355af50993SBenjamin Herrenschmidt 
365af50993SBenjamin Herrenschmidt /*
375af50993SBenjamin Herrenschmidt  * The XIVE module will populate these when it loads
385af50993SBenjamin Herrenschmidt  */
395af50993SBenjamin Herrenschmidt unsigned long (*__xive_vm_h_xirr)(struct kvm_vcpu *vcpu);
405af50993SBenjamin Herrenschmidt unsigned long (*__xive_vm_h_ipoll)(struct kvm_vcpu *vcpu, unsigned long server);
415af50993SBenjamin Herrenschmidt int (*__xive_vm_h_ipi)(struct kvm_vcpu *vcpu, unsigned long server,
425af50993SBenjamin Herrenschmidt 		       unsigned long mfrr);
435af50993SBenjamin Herrenschmidt int (*__xive_vm_h_cppr)(struct kvm_vcpu *vcpu, unsigned long cppr);
445af50993SBenjamin Herrenschmidt int (*__xive_vm_h_eoi)(struct kvm_vcpu *vcpu, unsigned long xirr);
455af50993SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(__xive_vm_h_xirr);
465af50993SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(__xive_vm_h_ipoll);
475af50993SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(__xive_vm_h_ipi);
485af50993SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(__xive_vm_h_cppr);
495af50993SBenjamin Herrenschmidt EXPORT_SYMBOL_GPL(__xive_vm_h_eoi);
505af50993SBenjamin Herrenschmidt 
51fa61a4e3SAneesh Kumar K.V /*
52fa61a4e3SAneesh Kumar K.V  * Hash page table alignment on newer cpus(CPU_FTR_ARCH_206)
53fa61a4e3SAneesh Kumar K.V  * should be power of 2.
54fa61a4e3SAneesh Kumar K.V  */
55fa61a4e3SAneesh Kumar K.V #define HPT_ALIGN_PAGES		((1 << 18) >> PAGE_SHIFT) /* 256k */
56fa61a4e3SAneesh Kumar K.V /*
57fa61a4e3SAneesh Kumar K.V  * By default we reserve 5% of memory for hash pagetable allocation.
58fa61a4e3SAneesh Kumar K.V  */
59fa61a4e3SAneesh Kumar K.V static unsigned long kvm_cma_resv_ratio = 5;
60aa04b4ccSPaul Mackerras 
61fc95ca72SJoonsoo Kim static struct cma *kvm_cma;
62fc95ca72SJoonsoo Kim 
63fa61a4e3SAneesh Kumar K.V static int __init early_parse_kvm_cma_resv(char *p)
64d2a1b483SAlexander Graf {
65fa61a4e3SAneesh Kumar K.V 	pr_debug("%s(%s)\n", __func__, p);
66d2a1b483SAlexander Graf 	if (!p)
67fa61a4e3SAneesh Kumar K.V 		return -EINVAL;
68fa61a4e3SAneesh Kumar K.V 	return kstrtoul(p, 0, &kvm_cma_resv_ratio);
69d2a1b483SAlexander Graf }
70fa61a4e3SAneesh Kumar K.V early_param("kvm_cma_resv_ratio", early_parse_kvm_cma_resv);
71d2a1b483SAlexander Graf 
72db9a290dSDavid Gibson struct page *kvm_alloc_hpt_cma(unsigned long nr_pages)
73d2a1b483SAlexander Graf {
74c04fa583SAlexey Kardashevskiy 	VM_BUG_ON(order_base_2(nr_pages) < KVM_CMA_CHUNK_ORDER - PAGE_SHIFT);
75fc95ca72SJoonsoo Kim 
76e2f466e3SLucas Stach 	return cma_alloc(kvm_cma, nr_pages, order_base_2(HPT_ALIGN_PAGES),
7765182029SMarek Szyprowski 			 false);
78d2a1b483SAlexander Graf }
79db9a290dSDavid Gibson EXPORT_SYMBOL_GPL(kvm_alloc_hpt_cma);
80d2a1b483SAlexander Graf 
81db9a290dSDavid Gibson void kvm_free_hpt_cma(struct page *page, unsigned long nr_pages)
82d2a1b483SAlexander Graf {
83fc95ca72SJoonsoo Kim 	cma_release(kvm_cma, page, nr_pages);
84d2a1b483SAlexander Graf }
85db9a290dSDavid Gibson EXPORT_SYMBOL_GPL(kvm_free_hpt_cma);
86d2a1b483SAlexander Graf 
87fa61a4e3SAneesh Kumar K.V /**
88fa61a4e3SAneesh Kumar K.V  * kvm_cma_reserve() - reserve area for kvm hash pagetable
89fa61a4e3SAneesh Kumar K.V  *
90fa61a4e3SAneesh Kumar K.V  * This function reserves memory from early allocator. It should be
9114ed7409SAnton Blanchard  * called by arch specific code once the memblock allocator
92fa61a4e3SAneesh Kumar K.V  * has been activated and all other subsystems have already allocated/reserved
93fa61a4e3SAneesh Kumar K.V  * memory.
94fa61a4e3SAneesh Kumar K.V  */
95fa61a4e3SAneesh Kumar K.V void __init kvm_cma_reserve(void)
96fa61a4e3SAneesh Kumar K.V {
97fa61a4e3SAneesh Kumar K.V 	unsigned long align_size;
9804ba0a92SMike Rapoport 	phys_addr_t selected_size;
99cec26bc3SAneesh Kumar K.V 
100cec26bc3SAneesh Kumar K.V 	/*
101cec26bc3SAneesh Kumar K.V 	 * We need CMA reservation only when we are in HV mode
102cec26bc3SAneesh Kumar K.V 	 */
103cec26bc3SAneesh Kumar K.V 	if (!cpu_has_feature(CPU_FTR_HVMODE))
104cec26bc3SAneesh Kumar K.V 		return;
105fa61a4e3SAneesh Kumar K.V 
10604ba0a92SMike Rapoport 	selected_size = PAGE_ALIGN(memblock_phys_mem_size() * kvm_cma_resv_ratio / 100);
107fa61a4e3SAneesh Kumar K.V 	if (selected_size) {
108a5a8b258SAneesh Kumar K.V 		pr_info("%s: reserving %ld MiB for global area\n", __func__,
109fa61a4e3SAneesh Kumar K.V 			 (unsigned long)selected_size / SZ_1M);
110fa61a4e3SAneesh Kumar K.V 		align_size = HPT_ALIGN_PAGES << PAGE_SHIFT;
111c1f733aaSJoonsoo Kim 		cma_declare_contiguous(0, selected_size, 0, align_size,
112f318dd08SLaura Abbott 			KVM_CMA_CHUNK_ORDER - PAGE_SHIFT, false, "kvm_cma",
113f318dd08SLaura Abbott 			&kvm_cma);
114fa61a4e3SAneesh Kumar K.V 	}
115fa61a4e3SAneesh Kumar K.V }
116441c19c8SMichael Ellerman 
117441c19c8SMichael Ellerman /*
11890fd09f8SSam Bobroff  * Real-mode H_CONFER implementation.
11990fd09f8SSam Bobroff  * We check if we are the only vcpu out of this virtual core
12090fd09f8SSam Bobroff  * still running in the guest and not ceded.  If so, we pop up
12190fd09f8SSam Bobroff  * to the virtual-mode implementation; if not, just return to
12290fd09f8SSam Bobroff  * the guest.
12390fd09f8SSam Bobroff  */
12490fd09f8SSam Bobroff long int kvmppc_rm_h_confer(struct kvm_vcpu *vcpu, int target,
12590fd09f8SSam Bobroff 			    unsigned int yield_count)
12690fd09f8SSam Bobroff {
127ec257165SPaul Mackerras 	struct kvmppc_vcore *vc = local_paca->kvm_hstate.kvm_vcore;
128ec257165SPaul Mackerras 	int ptid = local_paca->kvm_hstate.ptid;
12990fd09f8SSam Bobroff 	int threads_running;
13090fd09f8SSam Bobroff 	int threads_ceded;
13190fd09f8SSam Bobroff 	int threads_conferring;
13290fd09f8SSam Bobroff 	u64 stop = get_tb() + 10 * tb_ticks_per_usec;
13390fd09f8SSam Bobroff 	int rv = H_SUCCESS; /* => don't yield */
13490fd09f8SSam Bobroff 
135ec257165SPaul Mackerras 	set_bit(ptid, &vc->conferring_threads);
1367d6c40daSPaul Mackerras 	while ((get_tb() < stop) && !VCORE_IS_EXITING(vc)) {
1377d6c40daSPaul Mackerras 		threads_running = VCORE_ENTRY_MAP(vc);
1387d6c40daSPaul Mackerras 		threads_ceded = vc->napping_threads;
1397d6c40daSPaul Mackerras 		threads_conferring = vc->conferring_threads;
1407d6c40daSPaul Mackerras 		if ((threads_ceded | threads_conferring) == threads_running) {
14190fd09f8SSam Bobroff 			rv = H_TOO_HARD; /* => do yield */
14290fd09f8SSam Bobroff 			break;
14390fd09f8SSam Bobroff 		}
14490fd09f8SSam Bobroff 	}
145ec257165SPaul Mackerras 	clear_bit(ptid, &vc->conferring_threads);
14690fd09f8SSam Bobroff 	return rv;
14790fd09f8SSam Bobroff }
14890fd09f8SSam Bobroff 
14990fd09f8SSam Bobroff /*
150441c19c8SMichael Ellerman  * When running HV mode KVM we need to block certain operations while KVM VMs
151441c19c8SMichael Ellerman  * exist in the system. We use a counter of VMs to track this.
152441c19c8SMichael Ellerman  *
153441c19c8SMichael Ellerman  * One of the operations we need to block is onlining of secondaries, so we
154441c19c8SMichael Ellerman  * protect hv_vm_count with get/put_online_cpus().
155441c19c8SMichael Ellerman  */
156441c19c8SMichael Ellerman static atomic_t hv_vm_count;
157441c19c8SMichael Ellerman 
158441c19c8SMichael Ellerman void kvm_hv_vm_activated(void)
159441c19c8SMichael Ellerman {
160441c19c8SMichael Ellerman 	get_online_cpus();
161441c19c8SMichael Ellerman 	atomic_inc(&hv_vm_count);
162441c19c8SMichael Ellerman 	put_online_cpus();
163441c19c8SMichael Ellerman }
164441c19c8SMichael Ellerman EXPORT_SYMBOL_GPL(kvm_hv_vm_activated);
165441c19c8SMichael Ellerman 
166441c19c8SMichael Ellerman void kvm_hv_vm_deactivated(void)
167441c19c8SMichael Ellerman {
168441c19c8SMichael Ellerman 	get_online_cpus();
169441c19c8SMichael Ellerman 	atomic_dec(&hv_vm_count);
170441c19c8SMichael Ellerman 	put_online_cpus();
171441c19c8SMichael Ellerman }
172441c19c8SMichael Ellerman EXPORT_SYMBOL_GPL(kvm_hv_vm_deactivated);
173441c19c8SMichael Ellerman 
174441c19c8SMichael Ellerman bool kvm_hv_mode_active(void)
175441c19c8SMichael Ellerman {
176441c19c8SMichael Ellerman 	return atomic_read(&hv_vm_count) != 0;
177441c19c8SMichael Ellerman }
178ae2113a4SPaul Mackerras 
179ae2113a4SPaul Mackerras extern int hcall_real_table[], hcall_real_table_end[];
180ae2113a4SPaul Mackerras 
181ae2113a4SPaul Mackerras int kvmppc_hcall_impl_hv_realmode(unsigned long cmd)
182ae2113a4SPaul Mackerras {
183ae2113a4SPaul Mackerras 	cmd /= 4;
184ae2113a4SPaul Mackerras 	if (cmd < hcall_real_table_end - hcall_real_table &&
185ae2113a4SPaul Mackerras 	    hcall_real_table[cmd])
186ae2113a4SPaul Mackerras 		return 1;
187ae2113a4SPaul Mackerras 
188ae2113a4SPaul Mackerras 	return 0;
189ae2113a4SPaul Mackerras }
190ae2113a4SPaul Mackerras EXPORT_SYMBOL_GPL(kvmppc_hcall_impl_hv_realmode);
191e928e9cbSMichael Ellerman 
192e928e9cbSMichael Ellerman int kvmppc_hwrng_present(void)
193e928e9cbSMichael Ellerman {
194e928e9cbSMichael Ellerman 	return powernv_hwrng_present();
195e928e9cbSMichael Ellerman }
196e928e9cbSMichael Ellerman EXPORT_SYMBOL_GPL(kvmppc_hwrng_present);
197e928e9cbSMichael Ellerman 
198e928e9cbSMichael Ellerman long kvmppc_h_random(struct kvm_vcpu *vcpu)
199e928e9cbSMichael Ellerman {
200acde2572SPaul Mackerras 	int r;
201acde2572SPaul Mackerras 
202acde2572SPaul Mackerras 	/* Only need to do the expensive mfmsr() on radix */
203acde2572SPaul Mackerras 	if (kvm_is_radix(vcpu->kvm) && (mfmsr() & MSR_IR))
2041143a706SSimon Guo 		r = powernv_get_random_long(&vcpu->arch.regs.gpr[4]);
205acde2572SPaul Mackerras 	else
2061143a706SSimon Guo 		r = powernv_get_random_real_mode(&vcpu->arch.regs.gpr[4]);
207acde2572SPaul Mackerras 	if (r)
208e928e9cbSMichael Ellerman 		return H_SUCCESS;
209e928e9cbSMichael Ellerman 
210e928e9cbSMichael Ellerman 	return H_HARDWARE;
211e928e9cbSMichael Ellerman }
212eddb60fbSPaul Mackerras 
213eddb60fbSPaul Mackerras /*
21466feed61SPaul Mackerras  * Send an interrupt or message to another CPU.
215eddb60fbSPaul Mackerras  * The caller needs to include any barrier needed to order writes
216eddb60fbSPaul Mackerras  * to memory vs. the IPI/message.
217eddb60fbSPaul Mackerras  */
218eddb60fbSPaul Mackerras void kvmhv_rm_send_ipi(int cpu)
219eddb60fbSPaul Mackerras {
220d381d7caSBenjamin Herrenschmidt 	void __iomem *xics_phys;
2211704a81cSPaul Mackerras 	unsigned long msg = PPC_DBELL_TYPE(PPC_DBELL_SERVER);
222eddb60fbSPaul Mackerras 
223f3c18e93SPaul Mackerras 	/* For a nested hypervisor, use the XICS via hcall */
224f3c18e93SPaul Mackerras 	if (kvmhv_on_pseries()) {
225f3c18e93SPaul Mackerras 		unsigned long retbuf[PLPAR_HCALL_BUFSIZE];
226f3c18e93SPaul Mackerras 
227f3c18e93SPaul Mackerras 		plpar_hcall_raw(H_IPI, retbuf, get_hard_smp_processor_id(cpu),
228f3c18e93SPaul Mackerras 				IPI_PRIORITY);
229f3c18e93SPaul Mackerras 		return;
230f3c18e93SPaul Mackerras 	}
231f3c18e93SPaul Mackerras 
2321704a81cSPaul Mackerras 	/* On POWER9 we can use msgsnd for any destination cpu. */
2331704a81cSPaul Mackerras 	if (cpu_has_feature(CPU_FTR_ARCH_300)) {
2341704a81cSPaul Mackerras 		msg |= get_hard_smp_processor_id(cpu);
2351704a81cSPaul Mackerras 		__asm__ __volatile__ (PPC_MSGSND(%0) : : "r" (msg));
2361704a81cSPaul Mackerras 		return;
2371704a81cSPaul Mackerras 	}
2385af50993SBenjamin Herrenschmidt 
2391704a81cSPaul Mackerras 	/* On POWER8 for IPIs to threads in the same core, use msgsnd. */
24066feed61SPaul Mackerras 	if (cpu_has_feature(CPU_FTR_ARCH_207S) &&
24166feed61SPaul Mackerras 	    cpu_first_thread_sibling(cpu) ==
24266feed61SPaul Mackerras 	    cpu_first_thread_sibling(raw_smp_processor_id())) {
24366feed61SPaul Mackerras 		msg |= cpu_thread_in_core(cpu);
24466feed61SPaul Mackerras 		__asm__ __volatile__ (PPC_MSGSND(%0) : : "r" (msg));
24566feed61SPaul Mackerras 		return;
24666feed61SPaul Mackerras 	}
24766feed61SPaul Mackerras 
248243e2511SBenjamin Herrenschmidt 	/* We should never reach this */
24903f95332SPaul Mackerras 	if (WARN_ON_ONCE(xics_on_xive()))
250243e2511SBenjamin Herrenschmidt 	    return;
251243e2511SBenjamin Herrenschmidt 
25266feed61SPaul Mackerras 	/* Else poke the target with an IPI */
253d2e60075SNicholas Piggin 	xics_phys = paca_ptrs[cpu]->kvm_hstate.xics_phys;
254ab9bad0eSBenjamin Herrenschmidt 	if (xics_phys)
255d381d7caSBenjamin Herrenschmidt 		__raw_rm_writeb(IPI_PRIORITY, xics_phys + XICS_MFRR);
256f725758bSPaul Mackerras 	else
257ab9bad0eSBenjamin Herrenschmidt 		opal_int_set_mfrr(get_hard_smp_processor_id(cpu), IPI_PRIORITY);
258eddb60fbSPaul Mackerras }
259eddb60fbSPaul Mackerras 
260eddb60fbSPaul Mackerras /*
261eddb60fbSPaul Mackerras  * The following functions are called from the assembly code
262eddb60fbSPaul Mackerras  * in book3s_hv_rmhandlers.S.
263eddb60fbSPaul Mackerras  */
264eddb60fbSPaul Mackerras static void kvmhv_interrupt_vcore(struct kvmppc_vcore *vc, int active)
265eddb60fbSPaul Mackerras {
266eddb60fbSPaul Mackerras 	int cpu = vc->pcpu;
267eddb60fbSPaul Mackerras 
268eddb60fbSPaul Mackerras 	/* Order setting of exit map vs. msgsnd/IPI */
269eddb60fbSPaul Mackerras 	smp_mb();
270eddb60fbSPaul Mackerras 	for (; active; active >>= 1, ++cpu)
271eddb60fbSPaul Mackerras 		if (active & 1)
272eddb60fbSPaul Mackerras 			kvmhv_rm_send_ipi(cpu);
273eddb60fbSPaul Mackerras }
274eddb60fbSPaul Mackerras 
275eddb60fbSPaul Mackerras void kvmhv_commence_exit(int trap)
276eddb60fbSPaul Mackerras {
277eddb60fbSPaul Mackerras 	struct kvmppc_vcore *vc = local_paca->kvm_hstate.kvm_vcore;
278eddb60fbSPaul Mackerras 	int ptid = local_paca->kvm_hstate.ptid;
279b4deba5cSPaul Mackerras 	struct kvm_split_mode *sip = local_paca->kvm_hstate.kvm_split_mode;
280c0101509SPaul Mackerras 	int me, ee, i, t;
281c0101509SPaul Mackerras 	int cpu0;
282eddb60fbSPaul Mackerras 
283eddb60fbSPaul Mackerras 	/* Set our bit in the threads-exiting-guest map in the 0xff00
284eddb60fbSPaul Mackerras 	   bits of vcore->entry_exit_map */
285eddb60fbSPaul Mackerras 	me = 0x100 << ptid;
286eddb60fbSPaul Mackerras 	do {
287eddb60fbSPaul Mackerras 		ee = vc->entry_exit_map;
288eddb60fbSPaul Mackerras 	} while (cmpxchg(&vc->entry_exit_map, ee, ee | me) != ee);
289eddb60fbSPaul Mackerras 
290eddb60fbSPaul Mackerras 	/* Are we the first here? */
291eddb60fbSPaul Mackerras 	if ((ee >> 8) != 0)
292eddb60fbSPaul Mackerras 		return;
293eddb60fbSPaul Mackerras 
294eddb60fbSPaul Mackerras 	/*
295eddb60fbSPaul Mackerras 	 * Trigger the other threads in this vcore to exit the guest.
296eddb60fbSPaul Mackerras 	 * If this is a hypervisor decrementer interrupt then they
297eddb60fbSPaul Mackerras 	 * will be already on their way out of the guest.
298eddb60fbSPaul Mackerras 	 */
299eddb60fbSPaul Mackerras 	if (trap != BOOK3S_INTERRUPT_HV_DECREMENTER)
300eddb60fbSPaul Mackerras 		kvmhv_interrupt_vcore(vc, ee & ~(1 << ptid));
301b4deba5cSPaul Mackerras 
302b4deba5cSPaul Mackerras 	/*
303b4deba5cSPaul Mackerras 	 * If we are doing dynamic micro-threading, interrupt the other
304b4deba5cSPaul Mackerras 	 * subcores to pull them out of their guests too.
305b4deba5cSPaul Mackerras 	 */
306b4deba5cSPaul Mackerras 	if (!sip)
307b4deba5cSPaul Mackerras 		return;
308b4deba5cSPaul Mackerras 
309b4deba5cSPaul Mackerras 	for (i = 0; i < MAX_SUBCORES; ++i) {
310898b25b2SPaul Mackerras 		vc = sip->vc[i];
311b4deba5cSPaul Mackerras 		if (!vc)
312b4deba5cSPaul Mackerras 			break;
313b4deba5cSPaul Mackerras 		do {
314b4deba5cSPaul Mackerras 			ee = vc->entry_exit_map;
315b4deba5cSPaul Mackerras 			/* Already asked to exit? */
316b4deba5cSPaul Mackerras 			if ((ee >> 8) != 0)
317b4deba5cSPaul Mackerras 				break;
318b4deba5cSPaul Mackerras 		} while (cmpxchg(&vc->entry_exit_map, ee,
319b4deba5cSPaul Mackerras 				 ee | VCORE_EXIT_REQ) != ee);
320b4deba5cSPaul Mackerras 		if ((ee >> 8) == 0)
321b4deba5cSPaul Mackerras 			kvmhv_interrupt_vcore(vc, ee);
322b4deba5cSPaul Mackerras 	}
323c0101509SPaul Mackerras 
324c0101509SPaul Mackerras 	/*
325c0101509SPaul Mackerras 	 * On POWER9 when running a HPT guest on a radix host (sip != NULL),
326c0101509SPaul Mackerras 	 * we have to interrupt inactive CPU threads to get them to
327c0101509SPaul Mackerras 	 * restore the host LPCR value.
328c0101509SPaul Mackerras 	 */
329c0101509SPaul Mackerras 	if (sip->lpcr_req) {
330c0101509SPaul Mackerras 		if (cmpxchg(&sip->do_restore, 0, 1) == 0) {
331c0101509SPaul Mackerras 			vc = local_paca->kvm_hstate.kvm_vcore;
332c0101509SPaul Mackerras 			cpu0 = vc->pcpu + ptid - local_paca->kvm_hstate.tid;
333c0101509SPaul Mackerras 			for (t = 1; t < threads_per_core; ++t) {
334c0101509SPaul Mackerras 				if (sip->napped[t])
335c0101509SPaul Mackerras 					kvmhv_rm_send_ipi(cpu0 + t);
336c0101509SPaul Mackerras 			}
337c0101509SPaul Mackerras 		}
338c0101509SPaul Mackerras 	}
339eddb60fbSPaul Mackerras }
34079b6c247SSuresh Warrier 
34179b6c247SSuresh Warrier struct kvmppc_host_rm_ops *kvmppc_host_rm_ops_hv;
34279b6c247SSuresh Warrier EXPORT_SYMBOL_GPL(kvmppc_host_rm_ops_hv);
34337f55d30SSuresh Warrier 
344e3c13e56SSuresh Warrier #ifdef CONFIG_KVM_XICS
345e3c13e56SSuresh Warrier static struct kvmppc_irq_map *get_irqmap(struct kvmppc_passthru_irqmap *pimap,
346e3c13e56SSuresh Warrier 					 u32 xisr)
347e3c13e56SSuresh Warrier {
348e3c13e56SSuresh Warrier 	int i;
349e3c13e56SSuresh Warrier 
350e3c13e56SSuresh Warrier 	/*
351e3c13e56SSuresh Warrier 	 * We access the mapped array here without a lock.  That
352e3c13e56SSuresh Warrier 	 * is safe because we never reduce the number of entries
353e3c13e56SSuresh Warrier 	 * in the array and we never change the v_hwirq field of
354e3c13e56SSuresh Warrier 	 * an entry once it is set.
355e3c13e56SSuresh Warrier 	 *
356e3c13e56SSuresh Warrier 	 * We have also carefully ordered the stores in the writer
357e3c13e56SSuresh Warrier 	 * and the loads here in the reader, so that if we find a matching
358e3c13e56SSuresh Warrier 	 * hwirq here, the associated GSI and irq_desc fields are valid.
359e3c13e56SSuresh Warrier 	 */
360e3c13e56SSuresh Warrier 	for (i = 0; i < pimap->n_mapped; i++)  {
361e3c13e56SSuresh Warrier 		if (xisr == pimap->mapped[i].r_hwirq) {
362e3c13e56SSuresh Warrier 			/*
363e3c13e56SSuresh Warrier 			 * Order subsequent reads in the caller to serialize
364e3c13e56SSuresh Warrier 			 * with the writer.
365e3c13e56SSuresh Warrier 			 */
366e3c13e56SSuresh Warrier 			smp_rmb();
367e3c13e56SSuresh Warrier 			return &pimap->mapped[i];
368e3c13e56SSuresh Warrier 		}
369e3c13e56SSuresh Warrier 	}
370e3c13e56SSuresh Warrier 	return NULL;
371e3c13e56SSuresh Warrier }
372e3c13e56SSuresh Warrier 
373e3c13e56SSuresh Warrier /*
374e3c13e56SSuresh Warrier  * If we have an interrupt that's not an IPI, check if we have a
375e3c13e56SSuresh Warrier  * passthrough adapter and if so, check if this external interrupt
376e3c13e56SSuresh Warrier  * is for the adapter.
377e3c13e56SSuresh Warrier  * We will attempt to deliver the IRQ directly to the target VCPU's
378e3c13e56SSuresh Warrier  * ICP, the virtual ICP (based on affinity - the xive value in ICS).
379e3c13e56SSuresh Warrier  *
380e3c13e56SSuresh Warrier  * If the delivery fails or if this is not for a passthrough adapter,
381e3c13e56SSuresh Warrier  * return to the host to handle this interrupt. We earlier
382e3c13e56SSuresh Warrier  * saved a copy of the XIRR in the PACA, it will be picked up by
383e3c13e56SSuresh Warrier  * the host ICP driver.
384e3c13e56SSuresh Warrier  */
385f725758bSPaul Mackerras static int kvmppc_check_passthru(u32 xisr, __be32 xirr, bool *again)
386e3c13e56SSuresh Warrier {
387e3c13e56SSuresh Warrier 	struct kvmppc_passthru_irqmap *pimap;
388e3c13e56SSuresh Warrier 	struct kvmppc_irq_map *irq_map;
389e3c13e56SSuresh Warrier 	struct kvm_vcpu *vcpu;
390e3c13e56SSuresh Warrier 
391e3c13e56SSuresh Warrier 	vcpu = local_paca->kvm_hstate.kvm_vcpu;
392e3c13e56SSuresh Warrier 	if (!vcpu)
393e3c13e56SSuresh Warrier 		return 1;
394e3c13e56SSuresh Warrier 	pimap = kvmppc_get_passthru_irqmap(vcpu->kvm);
395e3c13e56SSuresh Warrier 	if (!pimap)
396e3c13e56SSuresh Warrier 		return 1;
397e3c13e56SSuresh Warrier 	irq_map = get_irqmap(pimap, xisr);
398e3c13e56SSuresh Warrier 	if (!irq_map)
399e3c13e56SSuresh Warrier 		return 1;
400e3c13e56SSuresh Warrier 
401e3c13e56SSuresh Warrier 	/* We're handling this interrupt, generic code doesn't need to */
402e3c13e56SSuresh Warrier 	local_paca->kvm_hstate.saved_xirr = 0;
403e3c13e56SSuresh Warrier 
404f725758bSPaul Mackerras 	return kvmppc_deliver_irq_passthru(vcpu, xirr, irq_map, pimap, again);
405e3c13e56SSuresh Warrier }
406e3c13e56SSuresh Warrier 
407e3c13e56SSuresh Warrier #else
408e2702871SPaul Mackerras static inline int kvmppc_check_passthru(u32 xisr, __be32 xirr, bool *again)
409e3c13e56SSuresh Warrier {
410e3c13e56SSuresh Warrier 	return 1;
411e3c13e56SSuresh Warrier }
412e3c13e56SSuresh Warrier #endif
413e3c13e56SSuresh Warrier 
41437f55d30SSuresh Warrier /*
41537f55d30SSuresh Warrier  * Determine what sort of external interrupt is pending (if any).
41637f55d30SSuresh Warrier  * Returns:
41737f55d30SSuresh Warrier  *	0 if no interrupt is pending
41837f55d30SSuresh Warrier  *	1 if an interrupt is pending that needs to be handled by the host
419f7af5209SSuresh Warrier  *	2 Passthrough that needs completion in the host
42037f55d30SSuresh Warrier  *	-1 if there was a guest wakeup IPI (which has now been cleared)
421e3c13e56SSuresh Warrier  *	-2 if there is PCI passthrough external interrupt that was handled
42237f55d30SSuresh Warrier  */
423f725758bSPaul Mackerras static long kvmppc_read_one_intr(bool *again);
42437f55d30SSuresh Warrier 
42537f55d30SSuresh Warrier long kvmppc_read_intr(void)
42637f55d30SSuresh Warrier {
427f725758bSPaul Mackerras 	long ret = 0;
428f725758bSPaul Mackerras 	long rc;
429f725758bSPaul Mackerras 	bool again;
430f725758bSPaul Mackerras 
431243e2511SBenjamin Herrenschmidt 	if (xive_enabled())
432243e2511SBenjamin Herrenschmidt 		return 1;
433243e2511SBenjamin Herrenschmidt 
434f725758bSPaul Mackerras 	do {
435f725758bSPaul Mackerras 		again = false;
436f725758bSPaul Mackerras 		rc = kvmppc_read_one_intr(&again);
437f725758bSPaul Mackerras 		if (rc && (ret == 0 || rc > ret))
438f725758bSPaul Mackerras 			ret = rc;
439f725758bSPaul Mackerras 	} while (again);
440f725758bSPaul Mackerras 	return ret;
441f725758bSPaul Mackerras }
442f725758bSPaul Mackerras 
443f725758bSPaul Mackerras static long kvmppc_read_one_intr(bool *again)
444f725758bSPaul Mackerras {
445d381d7caSBenjamin Herrenschmidt 	void __iomem *xics_phys;
44637f55d30SSuresh Warrier 	u32 h_xirr;
44737f55d30SSuresh Warrier 	__be32 xirr;
44837f55d30SSuresh Warrier 	u32 xisr;
44937f55d30SSuresh Warrier 	u8 host_ipi;
450f725758bSPaul Mackerras 	int64_t rc;
45137f55d30SSuresh Warrier 
4525af50993SBenjamin Herrenschmidt 	if (xive_enabled())
4535af50993SBenjamin Herrenschmidt 		return 1;
4545af50993SBenjamin Herrenschmidt 
45537f55d30SSuresh Warrier 	/* see if a host IPI is pending */
45637f55d30SSuresh Warrier 	host_ipi = local_paca->kvm_hstate.host_ipi;
45737f55d30SSuresh Warrier 	if (host_ipi)
45837f55d30SSuresh Warrier 		return 1;
45937f55d30SSuresh Warrier 
46037f55d30SSuresh Warrier 	/* Now read the interrupt from the ICP */
461f3c18e93SPaul Mackerras 	if (kvmhv_on_pseries()) {
462f3c18e93SPaul Mackerras 		unsigned long retbuf[PLPAR_HCALL_BUFSIZE];
463f3c18e93SPaul Mackerras 
464f3c18e93SPaul Mackerras 		rc = plpar_hcall_raw(H_XIRR, retbuf, 0xFF);
465f3c18e93SPaul Mackerras 		xirr = cpu_to_be32(retbuf[0]);
466f3c18e93SPaul Mackerras 	} else {
46737f55d30SSuresh Warrier 		xics_phys = local_paca->kvm_hstate.xics_phys;
46853af3ba2SPaul Mackerras 		rc = 0;
469ab9bad0eSBenjamin Herrenschmidt 		if (!xics_phys)
47053af3ba2SPaul Mackerras 			rc = opal_int_get_xirr(&xirr, false);
47153af3ba2SPaul Mackerras 		else
472d381d7caSBenjamin Herrenschmidt 			xirr = __raw_rm_readl(xics_phys + XICS_XIRR);
473f3c18e93SPaul Mackerras 	}
474f725758bSPaul Mackerras 	if (rc < 0)
47537f55d30SSuresh Warrier 		return 1;
47637f55d30SSuresh Warrier 
47737f55d30SSuresh Warrier 	/*
47837f55d30SSuresh Warrier 	 * Save XIRR for later. Since we get control in reverse endian
47937f55d30SSuresh Warrier 	 * on LE systems, save it byte reversed and fetch it back in
48037f55d30SSuresh Warrier 	 * host endian. Note that xirr is the value read from the
48137f55d30SSuresh Warrier 	 * XIRR register, while h_xirr is the host endian version.
48237f55d30SSuresh Warrier 	 */
48337f55d30SSuresh Warrier 	h_xirr = be32_to_cpu(xirr);
48437f55d30SSuresh Warrier 	local_paca->kvm_hstate.saved_xirr = h_xirr;
48537f55d30SSuresh Warrier 	xisr = h_xirr & 0xffffff;
48637f55d30SSuresh Warrier 	/*
48737f55d30SSuresh Warrier 	 * Ensure that the store/load complete to guarantee all side
48837f55d30SSuresh Warrier 	 * effects of loading from XIRR has completed
48937f55d30SSuresh Warrier 	 */
49037f55d30SSuresh Warrier 	smp_mb();
49137f55d30SSuresh Warrier 
49237f55d30SSuresh Warrier 	/* if nothing pending in the ICP */
49337f55d30SSuresh Warrier 	if (!xisr)
49437f55d30SSuresh Warrier 		return 0;
49537f55d30SSuresh Warrier 
49637f55d30SSuresh Warrier 	/* We found something in the ICP...
49737f55d30SSuresh Warrier 	 *
49837f55d30SSuresh Warrier 	 * If it is an IPI, clear the MFRR and EOI it.
49937f55d30SSuresh Warrier 	 */
50037f55d30SSuresh Warrier 	if (xisr == XICS_IPI) {
50153af3ba2SPaul Mackerras 		rc = 0;
502f3c18e93SPaul Mackerras 		if (kvmhv_on_pseries()) {
503f3c18e93SPaul Mackerras 			unsigned long retbuf[PLPAR_HCALL_BUFSIZE];
504f3c18e93SPaul Mackerras 
505f3c18e93SPaul Mackerras 			plpar_hcall_raw(H_IPI, retbuf,
506f3c18e93SPaul Mackerras 					hard_smp_processor_id(), 0xff);
507f3c18e93SPaul Mackerras 			plpar_hcall_raw(H_EOI, retbuf, h_xirr);
508f3c18e93SPaul Mackerras 		} else if (xics_phys) {
509d381d7caSBenjamin Herrenschmidt 			__raw_rm_writeb(0xff, xics_phys + XICS_MFRR);
510d381d7caSBenjamin Herrenschmidt 			__raw_rm_writel(xirr, xics_phys + XICS_XIRR);
511f725758bSPaul Mackerras 		} else {
512ab9bad0eSBenjamin Herrenschmidt 			opal_int_set_mfrr(hard_smp_processor_id(), 0xff);
513ab9bad0eSBenjamin Herrenschmidt 			rc = opal_int_eoi(h_xirr);
51453af3ba2SPaul Mackerras 		}
515f725758bSPaul Mackerras 		/* If rc > 0, there is another interrupt pending */
516f725758bSPaul Mackerras 		*again = rc > 0;
517f725758bSPaul Mackerras 
51837f55d30SSuresh Warrier 		/*
51937f55d30SSuresh Warrier 		 * Need to ensure side effects of above stores
52037f55d30SSuresh Warrier 		 * complete before proceeding.
52137f55d30SSuresh Warrier 		 */
52237f55d30SSuresh Warrier 		smp_mb();
52337f55d30SSuresh Warrier 
52437f55d30SSuresh Warrier 		/*
52537f55d30SSuresh Warrier 		 * We need to re-check host IPI now in case it got set in the
52637f55d30SSuresh Warrier 		 * meantime. If it's clear, we bounce the interrupt to the
52737f55d30SSuresh Warrier 		 * guest
52837f55d30SSuresh Warrier 		 */
52937f55d30SSuresh Warrier 		host_ipi = local_paca->kvm_hstate.host_ipi;
53037f55d30SSuresh Warrier 		if (unlikely(host_ipi != 0)) {
53137f55d30SSuresh Warrier 			/* We raced with the host,
53237f55d30SSuresh Warrier 			 * we need to resend that IPI, bummer
53337f55d30SSuresh Warrier 			 */
534f3c18e93SPaul Mackerras 			if (kvmhv_on_pseries()) {
535f3c18e93SPaul Mackerras 				unsigned long retbuf[PLPAR_HCALL_BUFSIZE];
536f3c18e93SPaul Mackerras 
537f3c18e93SPaul Mackerras 				plpar_hcall_raw(H_IPI, retbuf,
538f3c18e93SPaul Mackerras 						hard_smp_processor_id(),
539f3c18e93SPaul Mackerras 						IPI_PRIORITY);
540f3c18e93SPaul Mackerras 			} else if (xics_phys)
541d381d7caSBenjamin Herrenschmidt 				__raw_rm_writeb(IPI_PRIORITY,
542d381d7caSBenjamin Herrenschmidt 						xics_phys + XICS_MFRR);
543f725758bSPaul Mackerras 			else
544ab9bad0eSBenjamin Herrenschmidt 				opal_int_set_mfrr(hard_smp_processor_id(),
545f725758bSPaul Mackerras 						  IPI_PRIORITY);
54637f55d30SSuresh Warrier 			/* Let side effects complete */
54737f55d30SSuresh Warrier 			smp_mb();
54837f55d30SSuresh Warrier 			return 1;
54937f55d30SSuresh Warrier 		}
55037f55d30SSuresh Warrier 
55137f55d30SSuresh Warrier 		/* OK, it's an IPI for us */
55237f55d30SSuresh Warrier 		local_paca->kvm_hstate.saved_xirr = 0;
55337f55d30SSuresh Warrier 		return -1;
55437f55d30SSuresh Warrier 	}
55537f55d30SSuresh Warrier 
556f725758bSPaul Mackerras 	return kvmppc_check_passthru(xisr, xirr, again);
55737f55d30SSuresh Warrier }
5585af50993SBenjamin Herrenschmidt 
5595af50993SBenjamin Herrenschmidt #ifdef CONFIG_KVM_XICS
5605af50993SBenjamin Herrenschmidt static inline bool is_rm(void)
5615af50993SBenjamin Herrenschmidt {
5625af50993SBenjamin Herrenschmidt 	return !(mfmsr() & MSR_DR);
5635af50993SBenjamin Herrenschmidt }
5645af50993SBenjamin Herrenschmidt 
5655af50993SBenjamin Herrenschmidt unsigned long kvmppc_rm_h_xirr(struct kvm_vcpu *vcpu)
5665af50993SBenjamin Herrenschmidt {
56700bb6ae5SPaul Mackerras 	if (!kvmppc_xics_enabled(vcpu))
56800bb6ae5SPaul Mackerras 		return H_TOO_HARD;
56903f95332SPaul Mackerras 	if (xics_on_xive()) {
5705af50993SBenjamin Herrenschmidt 		if (is_rm())
5715af50993SBenjamin Herrenschmidt 			return xive_rm_h_xirr(vcpu);
5725af50993SBenjamin Herrenschmidt 		if (unlikely(!__xive_vm_h_xirr))
5735af50993SBenjamin Herrenschmidt 			return H_NOT_AVAILABLE;
5745af50993SBenjamin Herrenschmidt 		return __xive_vm_h_xirr(vcpu);
5755af50993SBenjamin Herrenschmidt 	} else
5765af50993SBenjamin Herrenschmidt 		return xics_rm_h_xirr(vcpu);
5775af50993SBenjamin Herrenschmidt }
5785af50993SBenjamin Herrenschmidt 
5795af50993SBenjamin Herrenschmidt unsigned long kvmppc_rm_h_xirr_x(struct kvm_vcpu *vcpu)
5805af50993SBenjamin Herrenschmidt {
58100bb6ae5SPaul Mackerras 	if (!kvmppc_xics_enabled(vcpu))
58200bb6ae5SPaul Mackerras 		return H_TOO_HARD;
5831143a706SSimon Guo 	vcpu->arch.regs.gpr[5] = get_tb();
58403f95332SPaul Mackerras 	if (xics_on_xive()) {
5855af50993SBenjamin Herrenschmidt 		if (is_rm())
5865af50993SBenjamin Herrenschmidt 			return xive_rm_h_xirr(vcpu);
5875af50993SBenjamin Herrenschmidt 		if (unlikely(!__xive_vm_h_xirr))
5885af50993SBenjamin Herrenschmidt 			return H_NOT_AVAILABLE;
5895af50993SBenjamin Herrenschmidt 		return __xive_vm_h_xirr(vcpu);
5905af50993SBenjamin Herrenschmidt 	} else
5915af50993SBenjamin Herrenschmidt 		return xics_rm_h_xirr(vcpu);
5925af50993SBenjamin Herrenschmidt }
5935af50993SBenjamin Herrenschmidt 
5945af50993SBenjamin Herrenschmidt unsigned long kvmppc_rm_h_ipoll(struct kvm_vcpu *vcpu, unsigned long server)
5955af50993SBenjamin Herrenschmidt {
59600bb6ae5SPaul Mackerras 	if (!kvmppc_xics_enabled(vcpu))
59700bb6ae5SPaul Mackerras 		return H_TOO_HARD;
59803f95332SPaul Mackerras 	if (xics_on_xive()) {
5995af50993SBenjamin Herrenschmidt 		if (is_rm())
6005af50993SBenjamin Herrenschmidt 			return xive_rm_h_ipoll(vcpu, server);
6015af50993SBenjamin Herrenschmidt 		if (unlikely(!__xive_vm_h_ipoll))
6025af50993SBenjamin Herrenschmidt 			return H_NOT_AVAILABLE;
6035af50993SBenjamin Herrenschmidt 		return __xive_vm_h_ipoll(vcpu, server);
6045af50993SBenjamin Herrenschmidt 	} else
6055af50993SBenjamin Herrenschmidt 		return H_TOO_HARD;
6065af50993SBenjamin Herrenschmidt }
6075af50993SBenjamin Herrenschmidt 
6085af50993SBenjamin Herrenschmidt int kvmppc_rm_h_ipi(struct kvm_vcpu *vcpu, unsigned long server,
6095af50993SBenjamin Herrenschmidt 		    unsigned long mfrr)
6105af50993SBenjamin Herrenschmidt {
61100bb6ae5SPaul Mackerras 	if (!kvmppc_xics_enabled(vcpu))
61200bb6ae5SPaul Mackerras 		return H_TOO_HARD;
61303f95332SPaul Mackerras 	if (xics_on_xive()) {
6145af50993SBenjamin Herrenschmidt 		if (is_rm())
6155af50993SBenjamin Herrenschmidt 			return xive_rm_h_ipi(vcpu, server, mfrr);
6165af50993SBenjamin Herrenschmidt 		if (unlikely(!__xive_vm_h_ipi))
6175af50993SBenjamin Herrenschmidt 			return H_NOT_AVAILABLE;
6185af50993SBenjamin Herrenschmidt 		return __xive_vm_h_ipi(vcpu, server, mfrr);
6195af50993SBenjamin Herrenschmidt 	} else
6205af50993SBenjamin Herrenschmidt 		return xics_rm_h_ipi(vcpu, server, mfrr);
6215af50993SBenjamin Herrenschmidt }
6225af50993SBenjamin Herrenschmidt 
6235af50993SBenjamin Herrenschmidt int kvmppc_rm_h_cppr(struct kvm_vcpu *vcpu, unsigned long cppr)
6245af50993SBenjamin Herrenschmidt {
62500bb6ae5SPaul Mackerras 	if (!kvmppc_xics_enabled(vcpu))
62600bb6ae5SPaul Mackerras 		return H_TOO_HARD;
62703f95332SPaul Mackerras 	if (xics_on_xive()) {
6285af50993SBenjamin Herrenschmidt 		if (is_rm())
6295af50993SBenjamin Herrenschmidt 			return xive_rm_h_cppr(vcpu, cppr);
6305af50993SBenjamin Herrenschmidt 		if (unlikely(!__xive_vm_h_cppr))
6315af50993SBenjamin Herrenschmidt 			return H_NOT_AVAILABLE;
6325af50993SBenjamin Herrenschmidt 		return __xive_vm_h_cppr(vcpu, cppr);
6335af50993SBenjamin Herrenschmidt 	} else
6345af50993SBenjamin Herrenschmidt 		return xics_rm_h_cppr(vcpu, cppr);
6355af50993SBenjamin Herrenschmidt }
6365af50993SBenjamin Herrenschmidt 
6375af50993SBenjamin Herrenschmidt int kvmppc_rm_h_eoi(struct kvm_vcpu *vcpu, unsigned long xirr)
6385af50993SBenjamin Herrenschmidt {
63900bb6ae5SPaul Mackerras 	if (!kvmppc_xics_enabled(vcpu))
64000bb6ae5SPaul Mackerras 		return H_TOO_HARD;
64103f95332SPaul Mackerras 	if (xics_on_xive()) {
6425af50993SBenjamin Herrenschmidt 		if (is_rm())
6435af50993SBenjamin Herrenschmidt 			return xive_rm_h_eoi(vcpu, xirr);
6445af50993SBenjamin Herrenschmidt 		if (unlikely(!__xive_vm_h_eoi))
6455af50993SBenjamin Herrenschmidt 			return H_NOT_AVAILABLE;
6465af50993SBenjamin Herrenschmidt 		return __xive_vm_h_eoi(vcpu, xirr);
6475af50993SBenjamin Herrenschmidt 	} else
6485af50993SBenjamin Herrenschmidt 		return xics_rm_h_eoi(vcpu, xirr);
6495af50993SBenjamin Herrenschmidt }
6505af50993SBenjamin Herrenschmidt #endif /* CONFIG_KVM_XICS */
651857b99e1SPaul Mackerras 
652857b99e1SPaul Mackerras void kvmppc_bad_interrupt(struct pt_regs *regs)
653857b99e1SPaul Mackerras {
6547c1bd80cSNicholas Piggin 	/*
6557c1bd80cSNicholas Piggin 	 * 100 could happen at any time, 200 can happen due to invalid real
6567c1bd80cSNicholas Piggin 	 * address access for example (or any time due to a hardware problem).
6577c1bd80cSNicholas Piggin 	 */
6587c1bd80cSNicholas Piggin 	if (TRAP(regs) == 0x100) {
6597c1bd80cSNicholas Piggin 		get_paca()->in_nmi++;
6607c1bd80cSNicholas Piggin 		system_reset_exception(regs);
6617c1bd80cSNicholas Piggin 		get_paca()->in_nmi--;
6627c1bd80cSNicholas Piggin 	} else if (TRAP(regs) == 0x200) {
6637c1bd80cSNicholas Piggin 		machine_check_exception(regs);
6647c1bd80cSNicholas Piggin 	} else {
665857b99e1SPaul Mackerras 		die("Bad interrupt in KVM entry/exit code", regs, SIGABRT);
6667c1bd80cSNicholas Piggin 	}
667857b99e1SPaul Mackerras 	panic("Bad KVM trap");
668857b99e1SPaul Mackerras }
669c0101509SPaul Mackerras 
670c0101509SPaul Mackerras /*
671c0101509SPaul Mackerras  * Functions used to switch LPCR HR and UPRT bits on all threads
672c0101509SPaul Mackerras  * when entering and exiting HPT guests on a radix host.
673c0101509SPaul Mackerras  */
674c0101509SPaul Mackerras 
675c0101509SPaul Mackerras #define PHASE_REALMODE		1	/* in real mode */
676c0101509SPaul Mackerras #define PHASE_SET_LPCR		2	/* have set LPCR */
677c0101509SPaul Mackerras #define PHASE_OUT_OF_GUEST	4	/* have finished executing in guest */
678c0101509SPaul Mackerras #define PHASE_RESET_LPCR	8	/* have reset LPCR to host value */
679c0101509SPaul Mackerras 
680c0101509SPaul Mackerras #define ALL(p)		(((p) << 24) | ((p) << 16) | ((p) << 8) | (p))
681c0101509SPaul Mackerras 
682c0101509SPaul Mackerras static void wait_for_sync(struct kvm_split_mode *sip, int phase)
683c0101509SPaul Mackerras {
684c0101509SPaul Mackerras 	int thr = local_paca->kvm_hstate.tid;
685c0101509SPaul Mackerras 
686c0101509SPaul Mackerras 	sip->lpcr_sync.phase[thr] |= phase;
687c0101509SPaul Mackerras 	phase = ALL(phase);
688c0101509SPaul Mackerras 	while ((sip->lpcr_sync.allphases & phase) != phase) {
689c0101509SPaul Mackerras 		HMT_low();
690c0101509SPaul Mackerras 		barrier();
691c0101509SPaul Mackerras 	}
692c0101509SPaul Mackerras 	HMT_medium();
693c0101509SPaul Mackerras }
694c0101509SPaul Mackerras 
695c0101509SPaul Mackerras void kvmhv_p9_set_lpcr(struct kvm_split_mode *sip)
696c0101509SPaul Mackerras {
697c0101509SPaul Mackerras 	unsigned long rb, set;
698c0101509SPaul Mackerras 
699c0101509SPaul Mackerras 	/* wait for every other thread to get to real mode */
700c0101509SPaul Mackerras 	wait_for_sync(sip, PHASE_REALMODE);
701c0101509SPaul Mackerras 
702c0101509SPaul Mackerras 	/* Set LPCR and LPIDR */
703c0101509SPaul Mackerras 	mtspr(SPRN_LPCR, sip->lpcr_req);
704c0101509SPaul Mackerras 	mtspr(SPRN_LPID, sip->lpidr_req);
705c0101509SPaul Mackerras 	isync();
706c0101509SPaul Mackerras 
707c0101509SPaul Mackerras 	/* Invalidate the TLB on thread 0 */
708c0101509SPaul Mackerras 	if (local_paca->kvm_hstate.tid == 0) {
709c0101509SPaul Mackerras 		sip->do_set = 0;
710c0101509SPaul Mackerras 		asm volatile("ptesync" : : : "memory");
711c0101509SPaul Mackerras 		for (set = 0; set < POWER9_TLB_SETS_RADIX; ++set) {
712c0101509SPaul Mackerras 			rb = TLBIEL_INVAL_SET_LPID +
713c0101509SPaul Mackerras 				(set << TLBIEL_INVAL_SET_SHIFT);
714c0101509SPaul Mackerras 			asm volatile(PPC_TLBIEL(%0, %1, 0, 0, 0) : :
715c0101509SPaul Mackerras 				     "r" (rb), "r" (0));
716c0101509SPaul Mackerras 		}
717c0101509SPaul Mackerras 		asm volatile("ptesync" : : : "memory");
718c0101509SPaul Mackerras 	}
719c0101509SPaul Mackerras 
720c0101509SPaul Mackerras 	/* indicate that we have done so and wait for others */
721c0101509SPaul Mackerras 	wait_for_sync(sip, PHASE_SET_LPCR);
722c0101509SPaul Mackerras 	/* order read of sip->lpcr_sync.allphases vs. sip->do_set */
723c0101509SPaul Mackerras 	smp_rmb();
724c0101509SPaul Mackerras }
725c0101509SPaul Mackerras 
726c0101509SPaul Mackerras /*
727c0101509SPaul Mackerras  * Called when a thread that has been in the guest needs
728c0101509SPaul Mackerras  * to reload the host LPCR value - but only on POWER9 when
729c0101509SPaul Mackerras  * running a HPT guest on a radix host.
730c0101509SPaul Mackerras  */
731c0101509SPaul Mackerras void kvmhv_p9_restore_lpcr(struct kvm_split_mode *sip)
732c0101509SPaul Mackerras {
733c0101509SPaul Mackerras 	/* we're out of the guest... */
734c0101509SPaul Mackerras 	wait_for_sync(sip, PHASE_OUT_OF_GUEST);
735c0101509SPaul Mackerras 
736c0101509SPaul Mackerras 	mtspr(SPRN_LPID, 0);
737c0101509SPaul Mackerras 	mtspr(SPRN_LPCR, sip->host_lpcr);
738c0101509SPaul Mackerras 	isync();
739c0101509SPaul Mackerras 
740c0101509SPaul Mackerras 	if (local_paca->kvm_hstate.tid == 0) {
741c0101509SPaul Mackerras 		sip->do_restore = 0;
742c0101509SPaul Mackerras 		smp_wmb();	/* order store of do_restore vs. phase */
743c0101509SPaul Mackerras 	}
744c0101509SPaul Mackerras 
745c0101509SPaul Mackerras 	wait_for_sync(sip, PHASE_RESET_LPCR);
746c0101509SPaul Mackerras 	smp_mb();
747c0101509SPaul Mackerras 	local_paca->kvm_hstate.kvm_split_mode = NULL;
748c0101509SPaul Mackerras }
749f7035ce9SPaul Mackerras 
750268f4ef9SNicholas Piggin static void kvmppc_end_cede(struct kvm_vcpu *vcpu)
751268f4ef9SNicholas Piggin {
752268f4ef9SNicholas Piggin 	vcpu->arch.ceded = 0;
753268f4ef9SNicholas Piggin 	if (vcpu->arch.timer_running) {
754268f4ef9SNicholas Piggin 		hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
755268f4ef9SNicholas Piggin 		vcpu->arch.timer_running = 0;
756268f4ef9SNicholas Piggin 	}
757268f4ef9SNicholas Piggin }
758268f4ef9SNicholas Piggin 
759268f4ef9SNicholas Piggin void kvmppc_set_msr_hv(struct kvm_vcpu *vcpu, u64 msr)
760268f4ef9SNicholas Piggin {
761268f4ef9SNicholas Piggin 	/*
762268f4ef9SNicholas Piggin 	 * Check for illegal transactional state bit combination
763268f4ef9SNicholas Piggin 	 * and if we find it, force the TS field to a safe state.
764268f4ef9SNicholas Piggin 	 */
765268f4ef9SNicholas Piggin 	if ((msr & MSR_TS_MASK) == MSR_TS_MASK)
766268f4ef9SNicholas Piggin 		msr &= ~MSR_TS_MASK;
767268f4ef9SNicholas Piggin 	vcpu->arch.shregs.msr = msr;
768268f4ef9SNicholas Piggin 	kvmppc_end_cede(vcpu);
769268f4ef9SNicholas Piggin }
770268f4ef9SNicholas Piggin EXPORT_SYMBOL_GPL(kvmppc_set_msr_hv);
771268f4ef9SNicholas Piggin 
772268f4ef9SNicholas Piggin static void inject_interrupt(struct kvm_vcpu *vcpu, int vec, u64 srr1_flags)
773268f4ef9SNicholas Piggin {
774268f4ef9SNicholas Piggin 	unsigned long msr, pc, new_msr, new_pc;
775268f4ef9SNicholas Piggin 
776268f4ef9SNicholas Piggin 	msr = kvmppc_get_msr(vcpu);
777268f4ef9SNicholas Piggin 	pc = kvmppc_get_pc(vcpu);
778268f4ef9SNicholas Piggin 	new_msr = vcpu->arch.intr_msr;
779268f4ef9SNicholas Piggin 	new_pc = vec;
780268f4ef9SNicholas Piggin 
781268f4ef9SNicholas Piggin 	/* If transactional, change to suspend mode on IRQ delivery */
782268f4ef9SNicholas Piggin 	if (MSR_TM_TRANSACTIONAL(msr))
783268f4ef9SNicholas Piggin 		new_msr |= MSR_TS_S;
784268f4ef9SNicholas Piggin 	else
785268f4ef9SNicholas Piggin 		new_msr |= msr & MSR_TS_MASK;
786268f4ef9SNicholas Piggin 
7876a13cb0cSNicholas Piggin 	/*
7886a13cb0cSNicholas Piggin 	 * Perform MSR and PC adjustment for LPCR[AIL]=3 if it is set and
7896a13cb0cSNicholas Piggin 	 * applicable. AIL=2 is not supported.
7906a13cb0cSNicholas Piggin 	 *
7916a13cb0cSNicholas Piggin 	 * AIL does not apply to SRESET, MCE, or HMI (which is never
7926a13cb0cSNicholas Piggin 	 * delivered to the guest), and does not apply if IR=0 or DR=0.
7936a13cb0cSNicholas Piggin 	 */
7946a13cb0cSNicholas Piggin 	if (vec != BOOK3S_INTERRUPT_SYSTEM_RESET &&
7956a13cb0cSNicholas Piggin 	    vec != BOOK3S_INTERRUPT_MACHINE_CHECK &&
7966a13cb0cSNicholas Piggin 	    (vcpu->arch.vcore->lpcr & LPCR_AIL) == LPCR_AIL_3 &&
7976a13cb0cSNicholas Piggin 	    (msr & (MSR_IR|MSR_DR)) == (MSR_IR|MSR_DR) ) {
7986a13cb0cSNicholas Piggin 		new_msr |= MSR_IR | MSR_DR;
7996a13cb0cSNicholas Piggin 		new_pc += 0xC000000000004000ULL;
8006a13cb0cSNicholas Piggin 	}
8016a13cb0cSNicholas Piggin 
802268f4ef9SNicholas Piggin 	kvmppc_set_srr0(vcpu, pc);
803268f4ef9SNicholas Piggin 	kvmppc_set_srr1(vcpu, (msr & SRR1_MSR_BITS) | srr1_flags);
804268f4ef9SNicholas Piggin 	kvmppc_set_pc(vcpu, new_pc);
805268f4ef9SNicholas Piggin 	vcpu->arch.shregs.msr = new_msr;
806268f4ef9SNicholas Piggin }
807268f4ef9SNicholas Piggin 
808268f4ef9SNicholas Piggin void kvmppc_inject_interrupt_hv(struct kvm_vcpu *vcpu, int vec, u64 srr1_flags)
809268f4ef9SNicholas Piggin {
810268f4ef9SNicholas Piggin 	inject_interrupt(vcpu, vec, srr1_flags);
811268f4ef9SNicholas Piggin 	kvmppc_end_cede(vcpu);
812268f4ef9SNicholas Piggin }
813268f4ef9SNicholas Piggin EXPORT_SYMBOL_GPL(kvmppc_inject_interrupt_hv);
814268f4ef9SNicholas Piggin 
815f7035ce9SPaul Mackerras /*
816f7035ce9SPaul Mackerras  * Is there a PRIV_DOORBELL pending for the guest (on POWER9)?
817f7035ce9SPaul Mackerras  * Can we inject a Decrementer or a External interrupt?
818f7035ce9SPaul Mackerras  */
819f7035ce9SPaul Mackerras void kvmppc_guest_entry_inject_int(struct kvm_vcpu *vcpu)
820f7035ce9SPaul Mackerras {
821f7035ce9SPaul Mackerras 	int ext;
822f7035ce9SPaul Mackerras 	unsigned long lpcr;
823f7035ce9SPaul Mackerras 
824f7035ce9SPaul Mackerras 	/* Insert EXTERNAL bit into LPCR at the MER bit position */
825f7035ce9SPaul Mackerras 	ext = (vcpu->arch.pending_exceptions >> BOOK3S_IRQPRIO_EXTERNAL) & 1;
826f7035ce9SPaul Mackerras 	lpcr = mfspr(SPRN_LPCR);
827f7035ce9SPaul Mackerras 	lpcr |= ext << LPCR_MER_SH;
828f7035ce9SPaul Mackerras 	mtspr(SPRN_LPCR, lpcr);
829f7035ce9SPaul Mackerras 	isync();
830f7035ce9SPaul Mackerras 
831f7035ce9SPaul Mackerras 	if (vcpu->arch.shregs.msr & MSR_EE) {
832f7035ce9SPaul Mackerras 		if (ext) {
833268f4ef9SNicholas Piggin 			inject_interrupt(vcpu, BOOK3S_INTERRUPT_EXTERNAL, 0);
834f7035ce9SPaul Mackerras 		} else {
835f7035ce9SPaul Mackerras 			long int dec = mfspr(SPRN_DEC);
836f7035ce9SPaul Mackerras 			if (!(lpcr & LPCR_LD))
837f7035ce9SPaul Mackerras 				dec = (int) dec;
838f7035ce9SPaul Mackerras 			if (dec < 0)
839268f4ef9SNicholas Piggin 				inject_interrupt(vcpu,
840268f4ef9SNicholas Piggin 					BOOK3S_INTERRUPT_DECREMENTER, 0);
841f7035ce9SPaul Mackerras 		}
842f7035ce9SPaul Mackerras 	}
843f7035ce9SPaul Mackerras 
844f7035ce9SPaul Mackerras 	if (vcpu->arch.doorbell_request) {
845f7035ce9SPaul Mackerras 		mtspr(SPRN_DPDES, 1);
846f7035ce9SPaul Mackerras 		vcpu->arch.vcore->dpdes = 1;
847f7035ce9SPaul Mackerras 		smp_wmb();
848f7035ce9SPaul Mackerras 		vcpu->arch.doorbell_request = 0;
849f7035ce9SPaul Mackerras 	}
850f7035ce9SPaul Mackerras }
8512940ba0cSPaul Mackerras 
85270ea13f6SPaul Mackerras static void flush_guest_tlb(struct kvm *kvm)
8532940ba0cSPaul Mackerras {
8542940ba0cSPaul Mackerras 	unsigned long rb, set;
8552940ba0cSPaul Mackerras 
85670ea13f6SPaul Mackerras 	rb = PPC_BIT(52);	/* IS = 2 */
85770ea13f6SPaul Mackerras 	if (kvm_is_radix(kvm)) {
85870ea13f6SPaul Mackerras 		/* R=1 PRS=1 RIC=2 */
85970ea13f6SPaul Mackerras 		asm volatile(PPC_TLBIEL(%0, %4, %3, %2, %1)
86070ea13f6SPaul Mackerras 			     : : "r" (rb), "i" (1), "i" (1), "i" (2),
86170ea13f6SPaul Mackerras 			       "r" (0) : "memory");
86270ea13f6SPaul Mackerras 		for (set = 1; set < kvm->arch.tlb_sets; ++set) {
86370ea13f6SPaul Mackerras 			rb += PPC_BIT(51);	/* increment set number */
86470ea13f6SPaul Mackerras 			/* R=1 PRS=1 RIC=0 */
86570ea13f6SPaul Mackerras 			asm volatile(PPC_TLBIEL(%0, %4, %3, %2, %1)
86670ea13f6SPaul Mackerras 				     : : "r" (rb), "i" (1), "i" (1), "i" (0),
86770ea13f6SPaul Mackerras 				       "r" (0) : "memory");
86870ea13f6SPaul Mackerras 		}
8696c46fcceSNicholas Piggin 		asm volatile("ptesync": : :"memory");
8706c46fcceSNicholas Piggin 		asm volatile(PPC_RADIX_INVALIDATE_ERAT_GUEST : : :"memory");
87170ea13f6SPaul Mackerras 	} else {
87270ea13f6SPaul Mackerras 		for (set = 0; set < kvm->arch.tlb_sets; ++set) {
87370ea13f6SPaul Mackerras 			/* R=0 PRS=0 RIC=0 */
87470ea13f6SPaul Mackerras 			asm volatile(PPC_TLBIEL(%0, %4, %3, %2, %1)
87570ea13f6SPaul Mackerras 				     : : "r" (rb), "i" (0), "i" (0), "i" (0),
87670ea13f6SPaul Mackerras 				       "r" (0) : "memory");
87770ea13f6SPaul Mackerras 			rb += PPC_BIT(51);	/* increment set number */
87870ea13f6SPaul Mackerras 		}
87970ea13f6SPaul Mackerras 		asm volatile("ptesync": : :"memory");
880fe7946ceSNicholas Piggin 		asm volatile(PPC_ISA_3_0_INVALIDATE_ERAT : : :"memory");
88170ea13f6SPaul Mackerras 	}
88270ea13f6SPaul Mackerras }
88370ea13f6SPaul Mackerras 
88470ea13f6SPaul Mackerras void kvmppc_check_need_tlb_flush(struct kvm *kvm, int pcpu,
88570ea13f6SPaul Mackerras 				 struct kvm_nested_guest *nested)
88670ea13f6SPaul Mackerras {
88770ea13f6SPaul Mackerras 	cpumask_t *need_tlb_flush;
88870ea13f6SPaul Mackerras 
8892940ba0cSPaul Mackerras 	/*
8902940ba0cSPaul Mackerras 	 * On POWER9, individual threads can come in here, but the
8912940ba0cSPaul Mackerras 	 * TLB is shared between the 4 threads in a core, hence
8922940ba0cSPaul Mackerras 	 * invalidating on one thread invalidates for all.
8932940ba0cSPaul Mackerras 	 * Thus we make all 4 threads use the same bit.
8942940ba0cSPaul Mackerras 	 */
8952940ba0cSPaul Mackerras 	if (cpu_has_feature(CPU_FTR_ARCH_300))
8962940ba0cSPaul Mackerras 		pcpu = cpu_first_thread_sibling(pcpu);
8972940ba0cSPaul Mackerras 
89870ea13f6SPaul Mackerras 	if (nested)
89970ea13f6SPaul Mackerras 		need_tlb_flush = &nested->need_tlb_flush;
90070ea13f6SPaul Mackerras 	else
90170ea13f6SPaul Mackerras 		need_tlb_flush = &kvm->arch.need_tlb_flush;
90270ea13f6SPaul Mackerras 
90370ea13f6SPaul Mackerras 	if (cpumask_test_cpu(pcpu, need_tlb_flush)) {
90470ea13f6SPaul Mackerras 		flush_guest_tlb(kvm);
9052940ba0cSPaul Mackerras 
9062940ba0cSPaul Mackerras 		/* Clear the bit after the TLB flush */
90770ea13f6SPaul Mackerras 		cpumask_clear_cpu(pcpu, need_tlb_flush);
9082940ba0cSPaul Mackerras 	}
9092940ba0cSPaul Mackerras }
91070ea13f6SPaul Mackerras EXPORT_SYMBOL_GPL(kvmppc_check_need_tlb_flush);
911