1/* SPDX-License-Identifier: GPL-2.0 */ 2/* 3 * Transactional memory support routines to reclaim and recheckpoint 4 * transactional process state. 5 * 6 * Copyright 2012 Matt Evans & Michael Neuling, IBM Corporation. 7 */ 8 9#include <asm/asm-offsets.h> 10#include <asm/ppc_asm.h> 11#include <asm/ppc-opcode.h> 12#include <asm/ptrace.h> 13#include <asm/reg.h> 14#include <asm/bug.h> 15#include <asm/export.h> 16#include <asm/feature-fixups.h> 17 18#ifdef CONFIG_VSX 19/* See fpu.S, this is borrowed from there */ 20#define __SAVE_32FPRS_VSRS(n,c,base) \ 21BEGIN_FTR_SECTION \ 22 b 2f; \ 23END_FTR_SECTION_IFSET(CPU_FTR_VSX); \ 24 SAVE_32FPRS(n,base); \ 25 b 3f; \ 262: SAVE_32VSRS(n,c,base); \ 273: 28#define __REST_32FPRS_VSRS(n,c,base) \ 29BEGIN_FTR_SECTION \ 30 b 2f; \ 31END_FTR_SECTION_IFSET(CPU_FTR_VSX); \ 32 REST_32FPRS(n,base); \ 33 b 3f; \ 342: REST_32VSRS(n,c,base); \ 353: 36#else 37#define __SAVE_32FPRS_VSRS(n,c,base) SAVE_32FPRS(n, base) 38#define __REST_32FPRS_VSRS(n,c,base) REST_32FPRS(n, base) 39#endif 40#define SAVE_32FPRS_VSRS(n,c,base) \ 41 __SAVE_32FPRS_VSRS(n,__REG_##c,__REG_##base) 42#define REST_32FPRS_VSRS(n,c,base) \ 43 __REST_32FPRS_VSRS(n,__REG_##c,__REG_##base) 44 45/* Stack frame offsets for local variables. */ 46#define TM_FRAME_L0 TM_FRAME_SIZE-16 47#define TM_FRAME_L1 TM_FRAME_SIZE-8 48 49 50/* In order to access the TM SPRs, TM must be enabled. So, do so: */ 51_GLOBAL(tm_enable) 52 mfmsr r4 53 li r3, MSR_TM >> 32 54 sldi r3, r3, 32 55 and. r0, r4, r3 56 bne 1f 57 or r4, r4, r3 58 mtmsrd r4 591: blr 60EXPORT_SYMBOL_GPL(tm_enable); 61 62_GLOBAL(tm_disable) 63 mfmsr r4 64 li r3, MSR_TM >> 32 65 sldi r3, r3, 32 66 andc r4, r4, r3 67 mtmsrd r4 68 blr 69EXPORT_SYMBOL_GPL(tm_disable); 70 71_GLOBAL(tm_save_sprs) 72 mfspr r0, SPRN_TFHAR 73 std r0, THREAD_TM_TFHAR(r3) 74 mfspr r0, SPRN_TEXASR 75 std r0, THREAD_TM_TEXASR(r3) 76 mfspr r0, SPRN_TFIAR 77 std r0, THREAD_TM_TFIAR(r3) 78 blr 79 80_GLOBAL(tm_restore_sprs) 81 ld r0, THREAD_TM_TFHAR(r3) 82 mtspr SPRN_TFHAR, r0 83 ld r0, THREAD_TM_TEXASR(r3) 84 mtspr SPRN_TEXASR, r0 85 ld r0, THREAD_TM_TFIAR(r3) 86 mtspr SPRN_TFIAR, r0 87 blr 88 89 /* Passed an 8-bit failure cause as first argument. */ 90_GLOBAL(tm_abort) 91 TABORT(R3) 92 blr 93EXPORT_SYMBOL_GPL(tm_abort); 94 95/* void tm_reclaim(struct thread_struct *thread, 96 * uint8_t cause) 97 * 98 * - Performs a full reclaim. This destroys outstanding 99 * transactions and updates thread->regs.tm_ckpt_* with the 100 * original checkpointed state. Note that thread->regs is 101 * unchanged. 102 * 103 * Purpose is to both abort transactions of, and preserve the state of, 104 * a transactions at a context switch. We preserve/restore both sets of process 105 * state to restore them when the thread's scheduled again. We continue in 106 * userland as though nothing happened, but when the transaction is resumed 107 * they will abort back to the checkpointed state we save out here. 108 * 109 * Call with IRQs off, stacks get all out of sync for some periods in here! 110 */ 111_GLOBAL(tm_reclaim) 112 mfcr r5 113 mflr r0 114 stw r5, 8(r1) 115 std r0, 16(r1) 116 std r2, STK_GOT(r1) 117 stdu r1, -TM_FRAME_SIZE(r1) 118 119 /* We've a struct pt_regs at [r1+STACK_FRAME_OVERHEAD]. */ 120 121 std r3, STK_PARAM(R3)(r1) 122 SAVE_NVGPRS(r1) 123 124 /* We need to setup MSR for VSX register save instructions. */ 125 mfmsr r14 126 mr r15, r14 127 ori r15, r15, MSR_FP 128 li r16, 0 129 ori r16, r16, MSR_EE /* IRQs hard off */ 130 andc r15, r15, r16 131 oris r15, r15, MSR_VEC@h 132#ifdef CONFIG_VSX 133 BEGIN_FTR_SECTION 134 oris r15,r15, MSR_VSX@h 135 END_FTR_SECTION_IFSET(CPU_FTR_VSX) 136#endif 137 mtmsrd r15 138 std r14, TM_FRAME_L0(r1) 139 140 /* Do sanity check on MSR to make sure we are suspended */ 141 li r7, (MSR_TS_S)@higher 142 srdi r6, r14, 32 143 and r6, r6, r7 1441: tdeqi r6, 0 145 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,0 146 147 /* Stash the stack pointer away for use after reclaim */ 148 std r1, PACAR1(r13) 149 150 /* Clear MSR RI since we are about to change r1, EE is already off. */ 151 li r5, 0 152 mtmsrd r5, 1 153 154 /* 155 * BE CAREFUL HERE: 156 * At this point we can't take an SLB miss since we have MSR_RI 157 * off. Load only to/from the stack/paca which are in SLB bolted regions 158 * until we turn MSR RI back on. 159 * 160 * The moment we treclaim, ALL of our GPRs will switch 161 * to user register state. (FPRs, CCR etc. also!) 162 * Use an sprg and a tm_scratch in the PACA to shuffle. 163 */ 164 TRECLAIM(R4) /* Cause in r4 */ 165 166 /* ******************** GPRs ******************** */ 167 /* Stash the checkpointed r13 away in the scratch SPR and get the real 168 * paca 169 */ 170 SET_SCRATCH0(r13) 171 GET_PACA(r13) 172 173 /* Stash the checkpointed r1 away in paca tm_scratch and get the real 174 * stack pointer back 175 */ 176 std r1, PACATMSCRATCH(r13) 177 ld r1, PACAR1(r13) 178 179 /* Store the PPR in r11 and reset to decent value */ 180 std r11, GPR11(r1) /* Temporary stash */ 181 182 /* Reset MSR RI so we can take SLB faults again */ 183 li r11, MSR_RI 184 mtmsrd r11, 1 185 186 mfspr r11, SPRN_PPR 187 HMT_MEDIUM 188 189 /* Now get some more GPRS free */ 190 std r7, GPR7(r1) /* Temporary stash */ 191 std r12, GPR12(r1) /* '' '' '' */ 192 ld r12, STK_PARAM(R3)(r1) /* Param 0, thread_struct * */ 193 194 std r11, THREAD_TM_PPR(r12) /* Store PPR and free r11 */ 195 196 addi r7, r12, PT_CKPT_REGS /* Thread's ckpt_regs */ 197 198 /* Make r7 look like an exception frame so that we 199 * can use the neat GPRx(n) macros. r7 is NOT a pt_regs ptr! 200 */ 201 subi r7, r7, STACK_FRAME_OVERHEAD 202 203 /* Sync the userland GPRs 2-12, 14-31 to thread->regs: */ 204 SAVE_GPR(0, r7) /* user r0 */ 205 SAVE_GPR(2, r7) /* user r2 */ 206 SAVE_4GPRS(3, r7) /* user r3-r6 */ 207 SAVE_GPR(8, r7) /* user r8 */ 208 SAVE_GPR(9, r7) /* user r9 */ 209 SAVE_GPR(10, r7) /* user r10 */ 210 ld r3, PACATMSCRATCH(r13) /* user r1 */ 211 ld r4, GPR7(r1) /* user r7 */ 212 ld r5, GPR11(r1) /* user r11 */ 213 ld r6, GPR12(r1) /* user r12 */ 214 GET_SCRATCH0(8) /* user r13 */ 215 std r3, GPR1(r7) 216 std r4, GPR7(r7) 217 std r5, GPR11(r7) 218 std r6, GPR12(r7) 219 std r8, GPR13(r7) 220 221 SAVE_NVGPRS(r7) /* user r14-r31 */ 222 223 /* ******************** NIP ******************** */ 224 mfspr r3, SPRN_TFHAR 225 std r3, _NIP(r7) /* Returns to failhandler */ 226 /* The checkpointed NIP is ignored when rescheduling/rechkpting, 227 * but is used in signal return to 'wind back' to the abort handler. 228 */ 229 230 /* ******************** CR,LR,CCR,MSR ********** */ 231 mfctr r3 232 mflr r4 233 mfcr r5 234 mfxer r6 235 236 std r3, _CTR(r7) 237 std r4, _LINK(r7) 238 std r5, _CCR(r7) 239 std r6, _XER(r7) 240 241 242 /* ******************** TAR, DSCR ********** */ 243 mfspr r3, SPRN_TAR 244 mfspr r4, SPRN_DSCR 245 246 std r3, THREAD_TM_TAR(r12) 247 std r4, THREAD_TM_DSCR(r12) 248 249 /* MSR and flags: We don't change CRs, and we don't need to alter 250 * MSR. 251 */ 252 253 254 /* ******************** FPR/VR/VSRs ************ 255 * After reclaiming, capture the checkpointed FPRs/VRs. 256 * 257 * We enabled VEC/FP/VSX in the msr above, so we can execute these 258 * instructions! 259 */ 260 mr r3, r12 261 262 /* Altivec (VEC/VMX/VR)*/ 263 addi r7, r3, THREAD_CKVRSTATE 264 SAVE_32VRS(0, r6, r7) /* r6 scratch, r7 transact vr state */ 265 mfvscr v0 266 li r6, VRSTATE_VSCR 267 stvx v0, r7, r6 268 269 /* VRSAVE */ 270 mfspr r0, SPRN_VRSAVE 271 std r0, THREAD_CKVRSAVE(r3) 272 273 /* Floating Point (FP) */ 274 addi r7, r3, THREAD_CKFPSTATE 275 SAVE_32FPRS_VSRS(0, R6, R7) /* r6 scratch, r7 transact fp state */ 276 mffs fr0 277 stfd fr0,FPSTATE_FPSCR(r7) 278 279 280 /* TM regs, incl TEXASR -- these live in thread_struct. Note they've 281 * been updated by the treclaim, to explain to userland the failure 282 * cause (aborted). 283 */ 284 mfspr r0, SPRN_TEXASR 285 mfspr r3, SPRN_TFHAR 286 mfspr r4, SPRN_TFIAR 287 std r0, THREAD_TM_TEXASR(r12) 288 std r3, THREAD_TM_TFHAR(r12) 289 std r4, THREAD_TM_TFIAR(r12) 290 291 /* AMR is checkpointed too, but is unsupported by Linux. */ 292 293 /* Restore original MSR/IRQ state & clear TM mode */ 294 ld r14, TM_FRAME_L0(r1) /* Orig MSR */ 295 296 li r15, 0 297 rldimi r14, r15, MSR_TS_LG, (63-MSR_TS_LG)-1 298 mtmsrd r14 299 300 REST_NVGPRS(r1) 301 302 addi r1, r1, TM_FRAME_SIZE 303 lwz r4, 8(r1) 304 ld r0, 16(r1) 305 mtcr r4 306 mtlr r0 307 ld r2, STK_GOT(r1) 308 309 /* Load CPU's default DSCR */ 310 ld r0, PACA_DSCR_DEFAULT(r13) 311 mtspr SPRN_DSCR, r0 312 313 blr 314 315 316 /* 317 * void __tm_recheckpoint(struct thread_struct *thread) 318 * - Restore the checkpointed register state saved by tm_reclaim 319 * when we switch_to a process. 320 * 321 * Call with IRQs off, stacks get all out of sync for 322 * some periods in here! 323 */ 324_GLOBAL(__tm_recheckpoint) 325 mfcr r5 326 mflr r0 327 stw r5, 8(r1) 328 std r0, 16(r1) 329 std r2, STK_GOT(r1) 330 stdu r1, -TM_FRAME_SIZE(r1) 331 332 /* We've a struct pt_regs at [r1+STACK_FRAME_OVERHEAD]. 333 * This is used for backing up the NVGPRs: 334 */ 335 SAVE_NVGPRS(r1) 336 337 /* Load complete register state from ts_ckpt* registers */ 338 339 addi r7, r3, PT_CKPT_REGS /* Thread's ckpt_regs */ 340 341 /* Make r7 look like an exception frame so that we 342 * can use the neat GPRx(n) macros. r7 is now NOT a pt_regs ptr! 343 */ 344 subi r7, r7, STACK_FRAME_OVERHEAD 345 346 /* We need to setup MSR for FP/VMX/VSX register save instructions. */ 347 mfmsr r6 348 mr r5, r6 349 ori r5, r5, MSR_FP 350#ifdef CONFIG_ALTIVEC 351 oris r5, r5, MSR_VEC@h 352#endif 353#ifdef CONFIG_VSX 354 BEGIN_FTR_SECTION 355 oris r5,r5, MSR_VSX@h 356 END_FTR_SECTION_IFSET(CPU_FTR_VSX) 357#endif 358 mtmsrd r5 359 360#ifdef CONFIG_ALTIVEC 361 /* 362 * FP and VEC registers: These are recheckpointed from 363 * thread.ckfp_state and thread.ckvr_state respectively. The 364 * thread.fp_state[] version holds the 'live' (transactional) 365 * and will be loaded subsequently by any FPUnavailable trap. 366 */ 367 addi r8, r3, THREAD_CKVRSTATE 368 li r5, VRSTATE_VSCR 369 lvx v0, r8, r5 370 mtvscr v0 371 REST_32VRS(0, r5, r8) /* r5 scratch, r8 ptr */ 372 ld r5, THREAD_CKVRSAVE(r3) 373 mtspr SPRN_VRSAVE, r5 374#endif 375 376 addi r8, r3, THREAD_CKFPSTATE 377 lfd fr0, FPSTATE_FPSCR(r8) 378 MTFSF_L(fr0) 379 REST_32FPRS_VSRS(0, R4, R8) 380 381 mtmsr r6 /* FP/Vec off again! */ 382 383restore_gprs: 384 385 /* ******************** CR,LR,CCR,MSR ********** */ 386 ld r4, _CTR(r7) 387 ld r5, _LINK(r7) 388 ld r8, _XER(r7) 389 390 mtctr r4 391 mtlr r5 392 mtxer r8 393 394 /* ******************** TAR ******************** */ 395 ld r4, THREAD_TM_TAR(r3) 396 mtspr SPRN_TAR, r4 397 398 /* Load up the PPR and DSCR in GPRs only at this stage */ 399 ld r5, THREAD_TM_DSCR(r3) 400 ld r6, THREAD_TM_PPR(r3) 401 402 REST_GPR(0, r7) /* GPR0 */ 403 REST_2GPRS(2, r7) /* GPR2-3 */ 404 REST_GPR(4, r7) /* GPR4 */ 405 REST_4GPRS(8, r7) /* GPR8-11 */ 406 REST_2GPRS(12, r7) /* GPR12-13 */ 407 408 REST_NVGPRS(r7) /* GPR14-31 */ 409 410 /* Load up PPR and DSCR here so we don't run with user values for long 411 */ 412 mtspr SPRN_DSCR, r5 413 mtspr SPRN_PPR, r6 414 415 /* Do final sanity check on TEXASR to make sure FS is set. Do this 416 * here before we load up the userspace r1 so any bugs we hit will get 417 * a call chain */ 418 mfspr r5, SPRN_TEXASR 419 srdi r5, r5, 16 420 li r6, (TEXASR_FS)@h 421 and r6, r6, r5 4221: tdeqi r6, 0 423 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,0 424 425 /* Do final sanity check on MSR to make sure we are not transactional 426 * or suspended 427 */ 428 mfmsr r6 429 li r5, (MSR_TS_MASK)@higher 430 srdi r6, r6, 32 431 and r6, r6, r5 4321: tdnei r6, 0 433 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,0 434 435 /* Restore CR */ 436 ld r6, _CCR(r7) 437 mtcr r6 438 439 REST_GPR(6, r7) 440 441 /* 442 * Store r1 and r5 on the stack so that we can access them 443 * after we clear MSR RI. 444 */ 445 446 REST_GPR(5, r7) 447 std r5, -8(r1) 448 ld r5, GPR1(r7) 449 std r5, -16(r1) 450 451 REST_GPR(7, r7) 452 453 /* Clear MSR RI since we are about to change r1. EE is already off */ 454 li r5, 0 455 mtmsrd r5, 1 456 457 /* 458 * BE CAREFUL HERE: 459 * At this point we can't take an SLB miss since we have MSR_RI 460 * off. Load only to/from the stack/paca which are in SLB bolted regions 461 * until we turn MSR RI back on. 462 */ 463 464 SET_SCRATCH0(r1) 465 ld r5, -8(r1) 466 ld r1, -16(r1) 467 468 /* Commit register state as checkpointed state: */ 469 TRECHKPT 470 471 HMT_MEDIUM 472 473 /* Our transactional state has now changed. 474 * 475 * Now just get out of here. Transactional (current) state will be 476 * updated once restore is called on the return path in the _switch-ed 477 * -to process. 478 */ 479 480 GET_PACA(r13) 481 GET_SCRATCH0(r1) 482 483 /* R1 is restored, so we are recoverable again. EE is still off */ 484 li r4, MSR_RI 485 mtmsrd r4, 1 486 487 REST_NVGPRS(r1) 488 489 addi r1, r1, TM_FRAME_SIZE 490 lwz r4, 8(r1) 491 ld r0, 16(r1) 492 mtcr r4 493 mtlr r0 494 ld r2, STK_GOT(r1) 495 496 /* Load CPU's default DSCR */ 497 ld r0, PACA_DSCR_DEFAULT(r13) 498 mtspr SPRN_DSCR, r0 499 500 blr 501 502 /* ****************************************************************** */ 503