xref: /openbmc/linux/arch/powerpc/kernel/irq.c (revision 9dae47aba0a055f761176d9297371d5bb24289ec)
1 /*
2  *  Derived from arch/i386/kernel/irq.c
3  *    Copyright (C) 1992 Linus Torvalds
4  *  Adapted from arch/i386 by Gary Thomas
5  *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6  *  Updated and modified by Cort Dougan <cort@fsmlabs.com>
7  *    Copyright (C) 1996-2001 Cort Dougan
8  *  Adapted for Power Macintosh by Paul Mackerras
9  *    Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au)
10  *
11  * This program is free software; you can redistribute it and/or
12  * modify it under the terms of the GNU General Public License
13  * as published by the Free Software Foundation; either version
14  * 2 of the License, or (at your option) any later version.
15  *
16  * This file contains the code used by various IRQ handling routines:
17  * asking for different IRQ's should be done through these routines
18  * instead of just grabbing them. Thus setups with different IRQ numbers
19  * shouldn't result in any weird surprises, and installing new handlers
20  * should be easier.
21  *
22  * The MPC8xx has an interrupt mask in the SIU.  If a bit is set, the
23  * interrupt is _enabled_.  As expected, IRQ0 is bit 0 in the 32-bit
24  * mask register (of which only 16 are defined), hence the weird shifting
25  * and complement of the cached_irq_mask.  I want to be able to stuff
26  * this right into the SIU SMASK register.
27  * Many of the prep/chrp functions are conditional compiled on CONFIG_PPC_8xx
28  * to reduce code space and undefined function references.
29  */
30 
31 #undef DEBUG
32 
33 #include <linux/export.h>
34 #include <linux/threads.h>
35 #include <linux/kernel_stat.h>
36 #include <linux/signal.h>
37 #include <linux/sched.h>
38 #include <linux/ptrace.h>
39 #include <linux/ioport.h>
40 #include <linux/interrupt.h>
41 #include <linux/timex.h>
42 #include <linux/init.h>
43 #include <linux/slab.h>
44 #include <linux/delay.h>
45 #include <linux/irq.h>
46 #include <linux/seq_file.h>
47 #include <linux/cpumask.h>
48 #include <linux/profile.h>
49 #include <linux/bitops.h>
50 #include <linux/list.h>
51 #include <linux/radix-tree.h>
52 #include <linux/mutex.h>
53 #include <linux/pci.h>
54 #include <linux/debugfs.h>
55 #include <linux/of.h>
56 #include <linux/of_irq.h>
57 
58 #include <linux/uaccess.h>
59 #include <asm/io.h>
60 #include <asm/pgtable.h>
61 #include <asm/irq.h>
62 #include <asm/cache.h>
63 #include <asm/prom.h>
64 #include <asm/ptrace.h>
65 #include <asm/machdep.h>
66 #include <asm/udbg.h>
67 #include <asm/smp.h>
68 #include <asm/livepatch.h>
69 #include <asm/asm-prototypes.h>
70 
71 #ifdef CONFIG_PPC64
72 #include <asm/paca.h>
73 #include <asm/firmware.h>
74 #include <asm/lv1call.h>
75 #endif
76 #define CREATE_TRACE_POINTS
77 #include <asm/trace.h>
78 #include <asm/cpu_has_feature.h>
79 
80 DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
81 EXPORT_PER_CPU_SYMBOL(irq_stat);
82 
83 int __irq_offset_value;
84 
85 #ifdef CONFIG_PPC32
86 EXPORT_SYMBOL(__irq_offset_value);
87 atomic_t ppc_n_lost_interrupts;
88 
89 #ifdef CONFIG_TAU_INT
90 extern int tau_initialized;
91 extern int tau_interrupts(int);
92 #endif
93 #endif /* CONFIG_PPC32 */
94 
95 #ifdef CONFIG_PPC64
96 
97 int distribute_irqs = 1;
98 
99 static inline notrace unsigned long get_irq_happened(void)
100 {
101 	unsigned long happened;
102 
103 	__asm__ __volatile__("lbz %0,%1(13)"
104 	: "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened)));
105 
106 	return happened;
107 }
108 
109 static inline notrace void set_soft_enabled(unsigned long enable)
110 {
111 	__asm__ __volatile__("stb %0,%1(13)"
112 	: : "r" (enable), "i" (offsetof(struct paca_struct, soft_enabled)));
113 }
114 
115 static inline notrace int decrementer_check_overflow(void)
116 {
117  	u64 now = get_tb_or_rtc();
118 	u64 *next_tb = this_cpu_ptr(&decrementers_next_tb);
119 
120 	return now >= *next_tb;
121 }
122 
123 /* This is called whenever we are re-enabling interrupts
124  * and returns either 0 (nothing to do) or 500/900/280/a00/e80 if
125  * there's an EE, DEC or DBELL to generate.
126  *
127  * This is called in two contexts: From arch_local_irq_restore()
128  * before soft-enabling interrupts, and from the exception exit
129  * path when returning from an interrupt from a soft-disabled to
130  * a soft enabled context. In both case we have interrupts hard
131  * disabled.
132  *
133  * We take care of only clearing the bits we handled in the
134  * PACA irq_happened field since we can only re-emit one at a
135  * time and we don't want to "lose" one.
136  */
137 notrace unsigned int __check_irq_replay(void)
138 {
139 	/*
140 	 * We use local_paca rather than get_paca() to avoid all
141 	 * the debug_smp_processor_id() business in this low level
142 	 * function
143 	 */
144 	unsigned char happened = local_paca->irq_happened;
145 
146 	/*
147 	 * We are responding to the next interrupt, so interrupt-off
148 	 * latencies should be reset here.
149 	 */
150 	trace_hardirqs_on();
151 	trace_hardirqs_off();
152 
153 	if (happened & PACA_IRQ_HARD_DIS) {
154 		/* Clear bit 0 which we wouldn't clear otherwise */
155 		local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
156 
157 		/*
158 		 * We may have missed a decrementer interrupt if hard disabled.
159 		 * Check the decrementer register in case we had a rollover
160 		 * while hard disabled.
161 		 */
162 		if (!(happened & PACA_IRQ_DEC)) {
163 			if (decrementer_check_overflow()) {
164 				local_paca->irq_happened |= PACA_IRQ_DEC;
165 				happened |= PACA_IRQ_DEC;
166 			}
167 		}
168 	}
169 
170 	/*
171 	 * Force the delivery of pending soft-disabled interrupts on PS3.
172 	 * Any HV call will have this side effect.
173 	 */
174 	if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
175 		u64 tmp, tmp2;
176 		lv1_get_version_info(&tmp, &tmp2);
177 	}
178 
179 	/*
180 	 * Check if an hypervisor Maintenance interrupt happened.
181 	 * This is a higher priority interrupt than the others, so
182 	 * replay it first.
183 	 */
184 	if (happened & PACA_IRQ_HMI) {
185 		local_paca->irq_happened &= ~PACA_IRQ_HMI;
186 		return 0xe60;
187 	}
188 
189 	if (happened & PACA_IRQ_DEC) {
190 		local_paca->irq_happened &= ~PACA_IRQ_DEC;
191 		return 0x900;
192 	}
193 
194 	if (happened & PACA_IRQ_EE) {
195 		local_paca->irq_happened &= ~PACA_IRQ_EE;
196 		return 0x500;
197 	}
198 
199 #ifdef CONFIG_PPC_BOOK3E
200 	/*
201 	 * Check if an EPR external interrupt happened this bit is typically
202 	 * set if we need to handle another "edge" interrupt from within the
203 	 * MPIC "EPR" handler.
204 	 */
205 	if (happened & PACA_IRQ_EE_EDGE) {
206 		local_paca->irq_happened &= ~PACA_IRQ_EE_EDGE;
207 		return 0x500;
208 	}
209 
210 	if (happened & PACA_IRQ_DBELL) {
211 		local_paca->irq_happened &= ~PACA_IRQ_DBELL;
212 		return 0x280;
213 	}
214 #else
215 	if (happened & PACA_IRQ_DBELL) {
216 		local_paca->irq_happened &= ~PACA_IRQ_DBELL;
217 		return 0xa00;
218 	}
219 #endif /* CONFIG_PPC_BOOK3E */
220 
221 	/* There should be nothing left ! */
222 	BUG_ON(local_paca->irq_happened != 0);
223 
224 	return 0;
225 }
226 
227 notrace void arch_local_irq_restore(unsigned long en)
228 {
229 	unsigned char irq_happened;
230 	unsigned int replay;
231 
232 	/* Write the new soft-enabled value */
233 	set_soft_enabled(en);
234 	if (!en)
235 		return;
236 	/*
237 	 * From this point onward, we can take interrupts, preempt,
238 	 * etc... unless we got hard-disabled. We check if an event
239 	 * happened. If none happened, we know we can just return.
240 	 *
241 	 * We may have preempted before the check below, in which case
242 	 * we are checking the "new" CPU instead of the old one. This
243 	 * is only a problem if an event happened on the "old" CPU.
244 	 *
245 	 * External interrupt events will have caused interrupts to
246 	 * be hard-disabled, so there is no problem, we
247 	 * cannot have preempted.
248 	 */
249 	irq_happened = get_irq_happened();
250 	if (!irq_happened)
251 		return;
252 
253 	/*
254 	 * We need to hard disable to get a trusted value from
255 	 * __check_irq_replay(). We also need to soft-disable
256 	 * again to avoid warnings in there due to the use of
257 	 * per-cpu variables.
258 	 *
259 	 * We know that if the value in irq_happened is exactly 0x01
260 	 * then we are already hard disabled (there are other less
261 	 * common cases that we'll ignore for now), so we skip the
262 	 * (expensive) mtmsrd.
263 	 */
264 	if (unlikely(irq_happened != PACA_IRQ_HARD_DIS))
265 		__hard_irq_disable();
266 #ifdef CONFIG_TRACE_IRQFLAGS
267 	else {
268 		/*
269 		 * We should already be hard disabled here. We had bugs
270 		 * where that wasn't the case so let's dbl check it and
271 		 * warn if we are wrong. Only do that when IRQ tracing
272 		 * is enabled as mfmsr() can be costly.
273 		 */
274 		if (WARN_ON(mfmsr() & MSR_EE))
275 			__hard_irq_disable();
276 	}
277 #endif /* CONFIG_TRACE_IRQFLAGS */
278 
279 	set_soft_enabled(0);
280 	trace_hardirqs_off();
281 
282 	/*
283 	 * Check if anything needs to be re-emitted. We haven't
284 	 * soft-enabled yet to avoid warnings in decrementer_check_overflow
285 	 * accessing per-cpu variables
286 	 */
287 	replay = __check_irq_replay();
288 
289 	/* We can soft-enable now */
290 	trace_hardirqs_on();
291 	set_soft_enabled(1);
292 
293 	/*
294 	 * And replay if we have to. This will return with interrupts
295 	 * hard-enabled.
296 	 */
297 	if (replay) {
298 		__replay_interrupt(replay);
299 		return;
300 	}
301 
302 	/* Finally, let's ensure we are hard enabled */
303 	__hard_irq_enable();
304 }
305 EXPORT_SYMBOL(arch_local_irq_restore);
306 
307 /*
308  * This is specifically called by assembly code to re-enable interrupts
309  * if they are currently disabled. This is typically called before
310  * schedule() or do_signal() when returning to userspace. We do it
311  * in C to avoid the burden of dealing with lockdep etc...
312  *
313  * NOTE: This is called with interrupts hard disabled but not marked
314  * as such in paca->irq_happened, so we need to resync this.
315  */
316 void notrace restore_interrupts(void)
317 {
318 	if (irqs_disabled()) {
319 		local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
320 		local_irq_enable();
321 	} else
322 		__hard_irq_enable();
323 }
324 
325 /*
326  * This is a helper to use when about to go into idle low-power
327  * when the latter has the side effect of re-enabling interrupts
328  * (such as calling H_CEDE under pHyp).
329  *
330  * You call this function with interrupts soft-disabled (this is
331  * already the case when ppc_md.power_save is called). The function
332  * will return whether to enter power save or just return.
333  *
334  * In the former case, it will have notified lockdep of interrupts
335  * being re-enabled and generally sanitized the lazy irq state,
336  * and in the latter case it will leave with interrupts hard
337  * disabled and marked as such, so the local_irq_enable() call
338  * in arch_cpu_idle() will properly re-enable everything.
339  */
340 bool prep_irq_for_idle(void)
341 {
342 	/*
343 	 * First we need to hard disable to ensure no interrupt
344 	 * occurs before we effectively enter the low power state
345 	 */
346 	__hard_irq_disable();
347 	local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
348 
349 	/*
350 	 * If anything happened while we were soft-disabled,
351 	 * we return now and do not enter the low power state.
352 	 */
353 	if (lazy_irq_pending())
354 		return false;
355 
356 	/* Tell lockdep we are about to re-enable */
357 	trace_hardirqs_on();
358 
359 	/*
360 	 * Mark interrupts as soft-enabled and clear the
361 	 * PACA_IRQ_HARD_DIS from the pending mask since we
362 	 * are about to hard enable as well as a side effect
363 	 * of entering the low power state.
364 	 */
365 	local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
366 	local_paca->soft_enabled = 1;
367 
368 	/* Tell the caller to enter the low power state */
369 	return true;
370 }
371 
372 #ifdef CONFIG_PPC_BOOK3S
373 /*
374  * This is for idle sequences that return with IRQs off, but the
375  * idle state itself wakes on interrupt. Tell the irq tracer that
376  * IRQs are enabled for the duration of idle so it does not get long
377  * off times. Must be paired with fini_irq_for_idle_irqsoff.
378  */
379 bool prep_irq_for_idle_irqsoff(void)
380 {
381 	WARN_ON(!irqs_disabled());
382 
383 	/*
384 	 * First we need to hard disable to ensure no interrupt
385 	 * occurs before we effectively enter the low power state
386 	 */
387 	__hard_irq_disable();
388 	local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
389 
390 	/*
391 	 * If anything happened while we were soft-disabled,
392 	 * we return now and do not enter the low power state.
393 	 */
394 	if (lazy_irq_pending())
395 		return false;
396 
397 	/* Tell lockdep we are about to re-enable */
398 	trace_hardirqs_on();
399 
400 	return true;
401 }
402 
403 /*
404  * Take the SRR1 wakeup reason, index into this table to find the
405  * appropriate irq_happened bit.
406  *
407  * Sytem reset exceptions taken in idle state also come through here,
408  * but they are NMI interrupts so do not need to wait for IRQs to be
409  * restored, and should be taken as early as practical. These are marked
410  * with 0xff in the table. The Power ISA specifies 0100b as the system
411  * reset interrupt reason.
412  */
413 #define IRQ_SYSTEM_RESET	0xff
414 
415 static const u8 srr1_to_lazyirq[0x10] = {
416 	0, 0, 0,
417 	PACA_IRQ_DBELL,
418 	IRQ_SYSTEM_RESET,
419 	PACA_IRQ_DBELL,
420 	PACA_IRQ_DEC,
421 	0,
422 	PACA_IRQ_EE,
423 	PACA_IRQ_EE,
424 	PACA_IRQ_HMI,
425 	0, 0, 0, 0, 0 };
426 
427 void replay_system_reset(void)
428 {
429 	struct pt_regs regs;
430 
431 	ppc_save_regs(&regs);
432 	regs.trap = 0x100;
433 	get_paca()->in_nmi = 1;
434 	system_reset_exception(&regs);
435 	get_paca()->in_nmi = 0;
436 }
437 EXPORT_SYMBOL_GPL(replay_system_reset);
438 
439 void irq_set_pending_from_srr1(unsigned long srr1)
440 {
441 	unsigned int idx = (srr1 & SRR1_WAKEMASK_P8) >> 18;
442 	u8 reason = srr1_to_lazyirq[idx];
443 
444 	/*
445 	 * Take the system reset now, which is immediately after registers
446 	 * are restored from idle. It's an NMI, so interrupts need not be
447 	 * re-enabled before it is taken.
448 	 */
449 	if (unlikely(reason == IRQ_SYSTEM_RESET)) {
450 		replay_system_reset();
451 		return;
452 	}
453 
454 	/*
455 	 * The 0 index (SRR1[42:45]=b0000) must always evaluate to 0,
456 	 * so this can be called unconditionally with the SRR1 wake
457 	 * reason as returned by the idle code, which uses 0 to mean no
458 	 * interrupt.
459 	 *
460 	 * If a future CPU was to designate this as an interrupt reason,
461 	 * then a new index for no interrupt must be assigned.
462 	 */
463 	local_paca->irq_happened |= reason;
464 }
465 #endif /* CONFIG_PPC_BOOK3S */
466 
467 /*
468  * Force a replay of the external interrupt handler on this CPU.
469  */
470 void force_external_irq_replay(void)
471 {
472 	/*
473 	 * This must only be called with interrupts soft-disabled,
474 	 * the replay will happen when re-enabling.
475 	 */
476 	WARN_ON(!arch_irqs_disabled());
477 
478 	/* Indicate in the PACA that we have an interrupt to replay */
479 	local_paca->irq_happened |= PACA_IRQ_EE;
480 }
481 
482 #endif /* CONFIG_PPC64 */
483 
484 int arch_show_interrupts(struct seq_file *p, int prec)
485 {
486 	int j;
487 
488 #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT)
489 	if (tau_initialized) {
490 		seq_printf(p, "%*s: ", prec, "TAU");
491 		for_each_online_cpu(j)
492 			seq_printf(p, "%10u ", tau_interrupts(j));
493 		seq_puts(p, "  PowerPC             Thermal Assist (cpu temp)\n");
494 	}
495 #endif /* CONFIG_PPC32 && CONFIG_TAU_INT */
496 
497 	seq_printf(p, "%*s: ", prec, "LOC");
498 	for_each_online_cpu(j)
499 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_event);
500         seq_printf(p, "  Local timer interrupts for timer event device\n");
501 
502 	seq_printf(p, "%*s: ", prec, "LOC");
503 	for_each_online_cpu(j)
504 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_others);
505         seq_printf(p, "  Local timer interrupts for others\n");
506 
507 	seq_printf(p, "%*s: ", prec, "SPU");
508 	for_each_online_cpu(j)
509 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs);
510 	seq_printf(p, "  Spurious interrupts\n");
511 
512 	seq_printf(p, "%*s: ", prec, "PMI");
513 	for_each_online_cpu(j)
514 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs);
515 	seq_printf(p, "  Performance monitoring interrupts\n");
516 
517 	seq_printf(p, "%*s: ", prec, "MCE");
518 	for_each_online_cpu(j)
519 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions);
520 	seq_printf(p, "  Machine check exceptions\n");
521 
522 	if (cpu_has_feature(CPU_FTR_HVMODE)) {
523 		seq_printf(p, "%*s: ", prec, "HMI");
524 		for_each_online_cpu(j)
525 			seq_printf(p, "%10u ",
526 					per_cpu(irq_stat, j).hmi_exceptions);
527 		seq_printf(p, "  Hypervisor Maintenance Interrupts\n");
528 	}
529 
530 	seq_printf(p, "%*s: ", prec, "NMI");
531 	for_each_online_cpu(j)
532 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).sreset_irqs);
533 	seq_printf(p, "  System Reset interrupts\n");
534 
535 #ifdef CONFIG_PPC_WATCHDOG
536 	seq_printf(p, "%*s: ", prec, "WDG");
537 	for_each_online_cpu(j)
538 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).soft_nmi_irqs);
539 	seq_printf(p, "  Watchdog soft-NMI interrupts\n");
540 #endif
541 
542 #ifdef CONFIG_PPC_DOORBELL
543 	if (cpu_has_feature(CPU_FTR_DBELL)) {
544 		seq_printf(p, "%*s: ", prec, "DBL");
545 		for_each_online_cpu(j)
546 			seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs);
547 		seq_printf(p, "  Doorbell interrupts\n");
548 	}
549 #endif
550 
551 	return 0;
552 }
553 
554 /*
555  * /proc/stat helpers
556  */
557 u64 arch_irq_stat_cpu(unsigned int cpu)
558 {
559 	u64 sum = per_cpu(irq_stat, cpu).timer_irqs_event;
560 
561 	sum += per_cpu(irq_stat, cpu).pmu_irqs;
562 	sum += per_cpu(irq_stat, cpu).mce_exceptions;
563 	sum += per_cpu(irq_stat, cpu).spurious_irqs;
564 	sum += per_cpu(irq_stat, cpu).timer_irqs_others;
565 	sum += per_cpu(irq_stat, cpu).hmi_exceptions;
566 	sum += per_cpu(irq_stat, cpu).sreset_irqs;
567 #ifdef CONFIG_PPC_WATCHDOG
568 	sum += per_cpu(irq_stat, cpu).soft_nmi_irqs;
569 #endif
570 #ifdef CONFIG_PPC_DOORBELL
571 	sum += per_cpu(irq_stat, cpu).doorbell_irqs;
572 #endif
573 
574 	return sum;
575 }
576 
577 static inline void check_stack_overflow(void)
578 {
579 #ifdef CONFIG_DEBUG_STACKOVERFLOW
580 	long sp;
581 
582 	sp = current_stack_pointer() & (THREAD_SIZE-1);
583 
584 	/* check for stack overflow: is there less than 2KB free? */
585 	if (unlikely(sp < (sizeof(struct thread_info) + 2048))) {
586 		pr_err("do_IRQ: stack overflow: %ld\n",
587 			sp - sizeof(struct thread_info));
588 		dump_stack();
589 	}
590 #endif
591 }
592 
593 void __do_irq(struct pt_regs *regs)
594 {
595 	unsigned int irq;
596 
597 	irq_enter();
598 
599 	trace_irq_entry(regs);
600 
601 	check_stack_overflow();
602 
603 	/*
604 	 * Query the platform PIC for the interrupt & ack it.
605 	 *
606 	 * This will typically lower the interrupt line to the CPU
607 	 */
608 	irq = ppc_md.get_irq();
609 
610 	/* We can hard enable interrupts now to allow perf interrupts */
611 	may_hard_irq_enable();
612 
613 	/* And finally process it */
614 	if (unlikely(!irq))
615 		__this_cpu_inc(irq_stat.spurious_irqs);
616 	else
617 		generic_handle_irq(irq);
618 
619 	trace_irq_exit(regs);
620 
621 	irq_exit();
622 }
623 
624 void do_IRQ(struct pt_regs *regs)
625 {
626 	struct pt_regs *old_regs = set_irq_regs(regs);
627 	struct thread_info *curtp, *irqtp, *sirqtp;
628 
629 	/* Switch to the irq stack to handle this */
630 	curtp = current_thread_info();
631 	irqtp = hardirq_ctx[raw_smp_processor_id()];
632 	sirqtp = softirq_ctx[raw_smp_processor_id()];
633 
634 	/* Already there ? */
635 	if (unlikely(curtp == irqtp || curtp == sirqtp)) {
636 		__do_irq(regs);
637 		set_irq_regs(old_regs);
638 		return;
639 	}
640 
641 	/* Prepare the thread_info in the irq stack */
642 	irqtp->task = curtp->task;
643 	irqtp->flags = 0;
644 
645 	/* Copy the preempt_count so that the [soft]irq checks work. */
646 	irqtp->preempt_count = curtp->preempt_count;
647 
648 	/* Switch stack and call */
649 	call_do_irq(regs, irqtp);
650 
651 	/* Restore stack limit */
652 	irqtp->task = NULL;
653 
654 	/* Copy back updates to the thread_info */
655 	if (irqtp->flags)
656 		set_bits(irqtp->flags, &curtp->flags);
657 
658 	set_irq_regs(old_regs);
659 }
660 
661 void __init init_IRQ(void)
662 {
663 	if (ppc_md.init_IRQ)
664 		ppc_md.init_IRQ();
665 
666 	exc_lvl_ctx_init();
667 
668 	irq_ctx_init();
669 }
670 
671 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
672 struct thread_info   *critirq_ctx[NR_CPUS] __read_mostly;
673 struct thread_info    *dbgirq_ctx[NR_CPUS] __read_mostly;
674 struct thread_info *mcheckirq_ctx[NR_CPUS] __read_mostly;
675 
676 void exc_lvl_ctx_init(void)
677 {
678 	struct thread_info *tp;
679 	int i, cpu_nr;
680 
681 	for_each_possible_cpu(i) {
682 #ifdef CONFIG_PPC64
683 		cpu_nr = i;
684 #else
685 #ifdef CONFIG_SMP
686 		cpu_nr = get_hard_smp_processor_id(i);
687 #else
688 		cpu_nr = 0;
689 #endif
690 #endif
691 
692 		memset((void *)critirq_ctx[cpu_nr], 0, THREAD_SIZE);
693 		tp = critirq_ctx[cpu_nr];
694 		tp->cpu = cpu_nr;
695 		tp->preempt_count = 0;
696 
697 #ifdef CONFIG_BOOKE
698 		memset((void *)dbgirq_ctx[cpu_nr], 0, THREAD_SIZE);
699 		tp = dbgirq_ctx[cpu_nr];
700 		tp->cpu = cpu_nr;
701 		tp->preempt_count = 0;
702 
703 		memset((void *)mcheckirq_ctx[cpu_nr], 0, THREAD_SIZE);
704 		tp = mcheckirq_ctx[cpu_nr];
705 		tp->cpu = cpu_nr;
706 		tp->preempt_count = HARDIRQ_OFFSET;
707 #endif
708 	}
709 }
710 #endif
711 
712 struct thread_info *softirq_ctx[NR_CPUS] __read_mostly;
713 struct thread_info *hardirq_ctx[NR_CPUS] __read_mostly;
714 
715 void irq_ctx_init(void)
716 {
717 	struct thread_info *tp;
718 	int i;
719 
720 	for_each_possible_cpu(i) {
721 		memset((void *)softirq_ctx[i], 0, THREAD_SIZE);
722 		tp = softirq_ctx[i];
723 		tp->cpu = i;
724 		klp_init_thread_info(tp);
725 
726 		memset((void *)hardirq_ctx[i], 0, THREAD_SIZE);
727 		tp = hardirq_ctx[i];
728 		tp->cpu = i;
729 		klp_init_thread_info(tp);
730 	}
731 }
732 
733 void do_softirq_own_stack(void)
734 {
735 	struct thread_info *curtp, *irqtp;
736 
737 	curtp = current_thread_info();
738 	irqtp = softirq_ctx[smp_processor_id()];
739 	irqtp->task = curtp->task;
740 	irqtp->flags = 0;
741 	call_do_softirq(irqtp);
742 	irqtp->task = NULL;
743 
744 	/* Set any flag that may have been set on the
745 	 * alternate stack
746 	 */
747 	if (irqtp->flags)
748 		set_bits(irqtp->flags, &curtp->flags);
749 }
750 
751 irq_hw_number_t virq_to_hw(unsigned int virq)
752 {
753 	struct irq_data *irq_data = irq_get_irq_data(virq);
754 	return WARN_ON(!irq_data) ? 0 : irq_data->hwirq;
755 }
756 EXPORT_SYMBOL_GPL(virq_to_hw);
757 
758 #ifdef CONFIG_SMP
759 int irq_choose_cpu(const struct cpumask *mask)
760 {
761 	int cpuid;
762 
763 	if (cpumask_equal(mask, cpu_online_mask)) {
764 		static int irq_rover;
765 		static DEFINE_RAW_SPINLOCK(irq_rover_lock);
766 		unsigned long flags;
767 
768 		/* Round-robin distribution... */
769 do_round_robin:
770 		raw_spin_lock_irqsave(&irq_rover_lock, flags);
771 
772 		irq_rover = cpumask_next(irq_rover, cpu_online_mask);
773 		if (irq_rover >= nr_cpu_ids)
774 			irq_rover = cpumask_first(cpu_online_mask);
775 
776 		cpuid = irq_rover;
777 
778 		raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
779 	} else {
780 		cpuid = cpumask_first_and(mask, cpu_online_mask);
781 		if (cpuid >= nr_cpu_ids)
782 			goto do_round_robin;
783 	}
784 
785 	return get_hard_smp_processor_id(cpuid);
786 }
787 #else
788 int irq_choose_cpu(const struct cpumask *mask)
789 {
790 	return hard_smp_processor_id();
791 }
792 #endif
793 
794 int arch_early_irq_init(void)
795 {
796 	return 0;
797 }
798 
799 #ifdef CONFIG_PPC64
800 static int __init setup_noirqdistrib(char *str)
801 {
802 	distribute_irqs = 0;
803 	return 1;
804 }
805 
806 __setup("noirqdistrib", setup_noirqdistrib);
807 #endif /* CONFIG_PPC64 */
808