xref: /openbmc/linux/arch/powerpc/kernel/irq.c (revision 08b7cf13)
1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  *  Derived from arch/i386/kernel/irq.c
4  *    Copyright (C) 1992 Linus Torvalds
5  *  Adapted from arch/i386 by Gary Thomas
6  *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
7  *  Updated and modified by Cort Dougan <cort@fsmlabs.com>
8  *    Copyright (C) 1996-2001 Cort Dougan
9  *  Adapted for Power Macintosh by Paul Mackerras
10  *    Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au)
11  *
12  * This file contains the code used by various IRQ handling routines:
13  * asking for different IRQ's should be done through these routines
14  * instead of just grabbing them. Thus setups with different IRQ numbers
15  * shouldn't result in any weird surprises, and installing new handlers
16  * should be easier.
17  *
18  * The MPC8xx has an interrupt mask in the SIU.  If a bit is set, the
19  * interrupt is _enabled_.  As expected, IRQ0 is bit 0 in the 32-bit
20  * mask register (of which only 16 are defined), hence the weird shifting
21  * and complement of the cached_irq_mask.  I want to be able to stuff
22  * this right into the SIU SMASK register.
23  * Many of the prep/chrp functions are conditional compiled on CONFIG_PPC_8xx
24  * to reduce code space and undefined function references.
25  */
26 
27 #undef DEBUG
28 
29 #include <linux/export.h>
30 #include <linux/threads.h>
31 #include <linux/kernel_stat.h>
32 #include <linux/signal.h>
33 #include <linux/sched.h>
34 #include <linux/ptrace.h>
35 #include <linux/ioport.h>
36 #include <linux/interrupt.h>
37 #include <linux/timex.h>
38 #include <linux/init.h>
39 #include <linux/slab.h>
40 #include <linux/delay.h>
41 #include <linux/irq.h>
42 #include <linux/seq_file.h>
43 #include <linux/cpumask.h>
44 #include <linux/profile.h>
45 #include <linux/bitops.h>
46 #include <linux/list.h>
47 #include <linux/radix-tree.h>
48 #include <linux/mutex.h>
49 #include <linux/pci.h>
50 #include <linux/debugfs.h>
51 #include <linux/of.h>
52 #include <linux/of_irq.h>
53 #include <linux/vmalloc.h>
54 #include <linux/pgtable.h>
55 
56 #include <linux/uaccess.h>
57 #include <asm/interrupt.h>
58 #include <asm/io.h>
59 #include <asm/irq.h>
60 #include <asm/cache.h>
61 #include <asm/prom.h>
62 #include <asm/ptrace.h>
63 #include <asm/machdep.h>
64 #include <asm/udbg.h>
65 #include <asm/smp.h>
66 #include <asm/livepatch.h>
67 #include <asm/hw_irq.h>
68 #include <asm/softirq_stack.h>
69 
70 #ifdef CONFIG_PPC64
71 #include <asm/paca.h>
72 #include <asm/firmware.h>
73 #include <asm/lv1call.h>
74 #include <asm/dbell.h>
75 #endif
76 #define CREATE_TRACE_POINTS
77 #include <asm/trace.h>
78 #include <asm/cpu_has_feature.h>
79 
80 DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
81 EXPORT_PER_CPU_SYMBOL(irq_stat);
82 
83 #ifdef CONFIG_PPC32
84 atomic_t ppc_n_lost_interrupts;
85 
86 #ifdef CONFIG_TAU_INT
87 extern int tau_initialized;
88 u32 tau_interrupts(unsigned long cpu);
89 #endif
90 #endif /* CONFIG_PPC32 */
91 
92 #ifdef CONFIG_PPC64
93 
94 int distribute_irqs = 1;
95 
96 static inline notrace unsigned long get_irq_happened(void)
97 {
98 	unsigned long happened;
99 
100 	__asm__ __volatile__("lbz %0,%1(13)"
101 	: "=r" (happened) : "i" (offsetof(struct paca_struct, irq_happened)));
102 
103 	return happened;
104 }
105 
106 void replay_soft_interrupts(void)
107 {
108 	struct pt_regs regs;
109 
110 	/*
111 	 * Be careful here, calling these interrupt handlers can cause
112 	 * softirqs to be raised, which they may run when calling irq_exit,
113 	 * which will cause local_irq_enable() to be run, which can then
114 	 * recurse into this function. Don't keep any state across
115 	 * interrupt handler calls which may change underneath us.
116 	 *
117 	 * We use local_paca rather than get_paca() to avoid all the
118 	 * debug_smp_processor_id() business in this low level function.
119 	 */
120 
121 	ppc_save_regs(&regs);
122 	regs.softe = IRQS_ENABLED;
123 	regs.msr |= MSR_EE;
124 
125 again:
126 	if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
127 		WARN_ON_ONCE(mfmsr() & MSR_EE);
128 
129 	/*
130 	 * Force the delivery of pending soft-disabled interrupts on PS3.
131 	 * Any HV call will have this side effect.
132 	 */
133 	if (firmware_has_feature(FW_FEATURE_PS3_LV1)) {
134 		u64 tmp, tmp2;
135 		lv1_get_version_info(&tmp, &tmp2);
136 	}
137 
138 	/*
139 	 * Check if an hypervisor Maintenance interrupt happened.
140 	 * This is a higher priority interrupt than the others, so
141 	 * replay it first.
142 	 */
143 	if (IS_ENABLED(CONFIG_PPC_BOOK3S) && (local_paca->irq_happened & PACA_IRQ_HMI)) {
144 		local_paca->irq_happened &= ~PACA_IRQ_HMI;
145 		regs.trap = INTERRUPT_HMI;
146 		handle_hmi_exception(&regs);
147 		if (!(local_paca->irq_happened & PACA_IRQ_HARD_DIS))
148 			hard_irq_disable();
149 	}
150 
151 	if (local_paca->irq_happened & PACA_IRQ_DEC) {
152 		local_paca->irq_happened &= ~PACA_IRQ_DEC;
153 		regs.trap = INTERRUPT_DECREMENTER;
154 		timer_interrupt(&regs);
155 		if (!(local_paca->irq_happened & PACA_IRQ_HARD_DIS))
156 			hard_irq_disable();
157 	}
158 
159 	if (local_paca->irq_happened & PACA_IRQ_EE) {
160 		local_paca->irq_happened &= ~PACA_IRQ_EE;
161 		regs.trap = INTERRUPT_EXTERNAL;
162 		do_IRQ(&regs);
163 		if (!(local_paca->irq_happened & PACA_IRQ_HARD_DIS))
164 			hard_irq_disable();
165 	}
166 
167 	if (IS_ENABLED(CONFIG_PPC_DOORBELL) && (local_paca->irq_happened & PACA_IRQ_DBELL)) {
168 		local_paca->irq_happened &= ~PACA_IRQ_DBELL;
169 		regs.trap = INTERRUPT_DOORBELL;
170 		doorbell_exception(&regs);
171 		if (!(local_paca->irq_happened & PACA_IRQ_HARD_DIS))
172 			hard_irq_disable();
173 	}
174 
175 	/* Book3E does not support soft-masking PMI interrupts */
176 	if (IS_ENABLED(CONFIG_PPC_BOOK3S) && (local_paca->irq_happened & PACA_IRQ_PMI)) {
177 		local_paca->irq_happened &= ~PACA_IRQ_PMI;
178 		regs.trap = INTERRUPT_PERFMON;
179 		performance_monitor_exception(&regs);
180 		if (!(local_paca->irq_happened & PACA_IRQ_HARD_DIS))
181 			hard_irq_disable();
182 	}
183 
184 	if (local_paca->irq_happened & ~PACA_IRQ_HARD_DIS) {
185 		/*
186 		 * We are responding to the next interrupt, so interrupt-off
187 		 * latencies should be reset here.
188 		 */
189 		trace_hardirqs_on();
190 		trace_hardirqs_off();
191 		goto again;
192 	}
193 }
194 
195 #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_PPC_KUAP)
196 static inline void replay_soft_interrupts_irqrestore(void)
197 {
198 	unsigned long kuap_state = get_kuap();
199 
200 	/*
201 	 * Check if anything calls local_irq_enable/restore() when KUAP is
202 	 * disabled (user access enabled). We handle that case here by saving
203 	 * and re-locking AMR but we shouldn't get here in the first place,
204 	 * hence the warning.
205 	 */
206 	kuap_assert_locked();
207 
208 	if (kuap_state != AMR_KUAP_BLOCKED)
209 		set_kuap(AMR_KUAP_BLOCKED);
210 
211 	replay_soft_interrupts();
212 
213 	if (kuap_state != AMR_KUAP_BLOCKED)
214 		set_kuap(kuap_state);
215 }
216 #else
217 #define replay_soft_interrupts_irqrestore() replay_soft_interrupts()
218 #endif
219 
220 #ifdef CONFIG_CC_HAS_ASM_GOTO
221 notrace void arch_local_irq_restore(unsigned long mask)
222 {
223 	unsigned char irq_happened;
224 
225 	/* Write the new soft-enabled value if it is a disable */
226 	if (mask) {
227 		irq_soft_mask_set(mask);
228 		return;
229 	}
230 
231 	if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
232 		WARN_ON_ONCE(in_nmi() || in_hardirq());
233 
234 	/*
235 	 * After the stb, interrupts are unmasked and there are no interrupts
236 	 * pending replay. The restart sequence makes this atomic with
237 	 * respect to soft-masked interrupts. If this was just a simple code
238 	 * sequence, a soft-masked interrupt could become pending right after
239 	 * the comparison and before the stb.
240 	 *
241 	 * This allows interrupts to be unmasked without hard disabling, and
242 	 * also without new hard interrupts coming in ahead of pending ones.
243 	 */
244 	asm_volatile_goto(
245 "1:					\n"
246 "		lbz	9,%0(13)	\n"
247 "		cmpwi	9,0		\n"
248 "		bne	%l[happened]	\n"
249 "		stb	9,%1(13)	\n"
250 "2:					\n"
251 		RESTART_TABLE(1b, 2b, 1b)
252 	: : "i" (offsetof(struct paca_struct, irq_happened)),
253 	    "i" (offsetof(struct paca_struct, irq_soft_mask))
254 	: "cr0", "r9"
255 	: happened);
256 
257 	if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
258 		WARN_ON_ONCE(!(mfmsr() & MSR_EE));
259 
260 	return;
261 
262 happened:
263 	irq_happened = get_irq_happened();
264 	if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
265 		WARN_ON_ONCE(!irq_happened);
266 
267 	if (irq_happened == PACA_IRQ_HARD_DIS) {
268 		if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
269 			WARN_ON_ONCE(mfmsr() & MSR_EE);
270 		irq_soft_mask_set(IRQS_ENABLED);
271 		local_paca->irq_happened = 0;
272 		__hard_irq_enable();
273 		return;
274 	}
275 
276 	/* Have interrupts to replay, need to hard disable first */
277 	if (!(irq_happened & PACA_IRQ_HARD_DIS)) {
278 		if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG)) {
279 			if (!(mfmsr() & MSR_EE)) {
280 				/*
281 				 * An interrupt could have come in and cleared
282 				 * MSR[EE] and set IRQ_HARD_DIS, so check
283 				 * IRQ_HARD_DIS again and warn if it is still
284 				 * clear.
285 				 */
286 				irq_happened = get_irq_happened();
287 				WARN_ON_ONCE(!(irq_happened & PACA_IRQ_HARD_DIS));
288 			}
289 		}
290 		__hard_irq_disable();
291 		local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
292 	} else {
293 		if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG)) {
294 			if (WARN_ON_ONCE(mfmsr() & MSR_EE))
295 				__hard_irq_disable();
296 		}
297 	}
298 
299 	/*
300 	 * Disable preempt here, so that the below preempt_enable will
301 	 * perform resched if required (a replayed interrupt may set
302 	 * need_resched).
303 	 */
304 	preempt_disable();
305 	irq_soft_mask_set(IRQS_ALL_DISABLED);
306 	trace_hardirqs_off();
307 
308 	replay_soft_interrupts_irqrestore();
309 	local_paca->irq_happened = 0;
310 
311 	trace_hardirqs_on();
312 	irq_soft_mask_set(IRQS_ENABLED);
313 	__hard_irq_enable();
314 	preempt_enable();
315 }
316 #else
317 notrace void arch_local_irq_restore(unsigned long mask)
318 {
319 	unsigned char irq_happened;
320 
321 	/* Write the new soft-enabled value */
322 	irq_soft_mask_set(mask);
323 	if (mask)
324 		return;
325 
326 	if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
327 		WARN_ON_ONCE(in_nmi() || in_hardirq());
328 
329 	/*
330 	 * From this point onward, we can take interrupts, preempt,
331 	 * etc... unless we got hard-disabled. We check if an event
332 	 * happened. If none happened, we know we can just return.
333 	 *
334 	 * We may have preempted before the check below, in which case
335 	 * we are checking the "new" CPU instead of the old one. This
336 	 * is only a problem if an event happened on the "old" CPU.
337 	 *
338 	 * External interrupt events will have caused interrupts to
339 	 * be hard-disabled, so there is no problem, we
340 	 * cannot have preempted.
341 	 */
342 	irq_happened = get_irq_happened();
343 	if (!irq_happened) {
344 		if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
345 			WARN_ON_ONCE(!(mfmsr() & MSR_EE));
346 		return;
347 	}
348 
349 	/* We need to hard disable to replay. */
350 	if (!(irq_happened & PACA_IRQ_HARD_DIS)) {
351 		if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG))
352 			WARN_ON_ONCE(!(mfmsr() & MSR_EE));
353 		__hard_irq_disable();
354 		local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
355 	} else {
356 		/*
357 		 * We should already be hard disabled here. We had bugs
358 		 * where that wasn't the case so let's dbl check it and
359 		 * warn if we are wrong. Only do that when IRQ tracing
360 		 * is enabled as mfmsr() can be costly.
361 		 */
362 		if (IS_ENABLED(CONFIG_PPC_IRQ_SOFT_MASK_DEBUG)) {
363 			if (WARN_ON_ONCE(mfmsr() & MSR_EE))
364 				__hard_irq_disable();
365 		}
366 
367 		if (irq_happened == PACA_IRQ_HARD_DIS) {
368 			local_paca->irq_happened = 0;
369 			__hard_irq_enable();
370 			return;
371 		}
372 	}
373 
374 	/*
375 	 * Disable preempt here, so that the below preempt_enable will
376 	 * perform resched if required (a replayed interrupt may set
377 	 * need_resched).
378 	 */
379 	preempt_disable();
380 	irq_soft_mask_set(IRQS_ALL_DISABLED);
381 	trace_hardirqs_off();
382 
383 	replay_soft_interrupts_irqrestore();
384 	local_paca->irq_happened = 0;
385 
386 	trace_hardirqs_on();
387 	irq_soft_mask_set(IRQS_ENABLED);
388 	__hard_irq_enable();
389 	preempt_enable();
390 }
391 #endif
392 EXPORT_SYMBOL(arch_local_irq_restore);
393 
394 /*
395  * This is a helper to use when about to go into idle low-power
396  * when the latter has the side effect of re-enabling interrupts
397  * (such as calling H_CEDE under pHyp).
398  *
399  * You call this function with interrupts soft-disabled (this is
400  * already the case when ppc_md.power_save is called). The function
401  * will return whether to enter power save or just return.
402  *
403  * In the former case, it will have notified lockdep of interrupts
404  * being re-enabled and generally sanitized the lazy irq state,
405  * and in the latter case it will leave with interrupts hard
406  * disabled and marked as such, so the local_irq_enable() call
407  * in arch_cpu_idle() will properly re-enable everything.
408  */
409 bool prep_irq_for_idle(void)
410 {
411 	/*
412 	 * First we need to hard disable to ensure no interrupt
413 	 * occurs before we effectively enter the low power state
414 	 */
415 	__hard_irq_disable();
416 	local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
417 
418 	/*
419 	 * If anything happened while we were soft-disabled,
420 	 * we return now and do not enter the low power state.
421 	 */
422 	if (lazy_irq_pending())
423 		return false;
424 
425 	/* Tell lockdep we are about to re-enable */
426 	trace_hardirqs_on();
427 
428 	/*
429 	 * Mark interrupts as soft-enabled and clear the
430 	 * PACA_IRQ_HARD_DIS from the pending mask since we
431 	 * are about to hard enable as well as a side effect
432 	 * of entering the low power state.
433 	 */
434 	local_paca->irq_happened &= ~PACA_IRQ_HARD_DIS;
435 	irq_soft_mask_set(IRQS_ENABLED);
436 
437 	/* Tell the caller to enter the low power state */
438 	return true;
439 }
440 
441 #ifdef CONFIG_PPC_BOOK3S
442 /*
443  * This is for idle sequences that return with IRQs off, but the
444  * idle state itself wakes on interrupt. Tell the irq tracer that
445  * IRQs are enabled for the duration of idle so it does not get long
446  * off times. Must be paired with fini_irq_for_idle_irqsoff.
447  */
448 bool prep_irq_for_idle_irqsoff(void)
449 {
450 	WARN_ON(!irqs_disabled());
451 
452 	/*
453 	 * First we need to hard disable to ensure no interrupt
454 	 * occurs before we effectively enter the low power state
455 	 */
456 	__hard_irq_disable();
457 	local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
458 
459 	/*
460 	 * If anything happened while we were soft-disabled,
461 	 * we return now and do not enter the low power state.
462 	 */
463 	if (lazy_irq_pending())
464 		return false;
465 
466 	/* Tell lockdep we are about to re-enable */
467 	trace_hardirqs_on();
468 
469 	return true;
470 }
471 
472 /*
473  * Take the SRR1 wakeup reason, index into this table to find the
474  * appropriate irq_happened bit.
475  *
476  * Sytem reset exceptions taken in idle state also come through here,
477  * but they are NMI interrupts so do not need to wait for IRQs to be
478  * restored, and should be taken as early as practical. These are marked
479  * with 0xff in the table. The Power ISA specifies 0100b as the system
480  * reset interrupt reason.
481  */
482 #define IRQ_SYSTEM_RESET	0xff
483 
484 static const u8 srr1_to_lazyirq[0x10] = {
485 	0, 0, 0,
486 	PACA_IRQ_DBELL,
487 	IRQ_SYSTEM_RESET,
488 	PACA_IRQ_DBELL,
489 	PACA_IRQ_DEC,
490 	0,
491 	PACA_IRQ_EE,
492 	PACA_IRQ_EE,
493 	PACA_IRQ_HMI,
494 	0, 0, 0, 0, 0 };
495 
496 void replay_system_reset(void)
497 {
498 	struct pt_regs regs;
499 
500 	ppc_save_regs(&regs);
501 	regs.trap = 0x100;
502 	get_paca()->in_nmi = 1;
503 	system_reset_exception(&regs);
504 	get_paca()->in_nmi = 0;
505 }
506 EXPORT_SYMBOL_GPL(replay_system_reset);
507 
508 void irq_set_pending_from_srr1(unsigned long srr1)
509 {
510 	unsigned int idx = (srr1 & SRR1_WAKEMASK_P8) >> 18;
511 	u8 reason = srr1_to_lazyirq[idx];
512 
513 	/*
514 	 * Take the system reset now, which is immediately after registers
515 	 * are restored from idle. It's an NMI, so interrupts need not be
516 	 * re-enabled before it is taken.
517 	 */
518 	if (unlikely(reason == IRQ_SYSTEM_RESET)) {
519 		replay_system_reset();
520 		return;
521 	}
522 
523 	if (reason == PACA_IRQ_DBELL) {
524 		/*
525 		 * When doorbell triggers a system reset wakeup, the message
526 		 * is not cleared, so if the doorbell interrupt is replayed
527 		 * and the IPI handled, the doorbell interrupt would still
528 		 * fire when EE is enabled.
529 		 *
530 		 * To avoid taking the superfluous doorbell interrupt,
531 		 * execute a msgclr here before the interrupt is replayed.
532 		 */
533 		ppc_msgclr(PPC_DBELL_MSGTYPE);
534 	}
535 
536 	/*
537 	 * The 0 index (SRR1[42:45]=b0000) must always evaluate to 0,
538 	 * so this can be called unconditionally with the SRR1 wake
539 	 * reason as returned by the idle code, which uses 0 to mean no
540 	 * interrupt.
541 	 *
542 	 * If a future CPU was to designate this as an interrupt reason,
543 	 * then a new index for no interrupt must be assigned.
544 	 */
545 	local_paca->irq_happened |= reason;
546 }
547 #endif /* CONFIG_PPC_BOOK3S */
548 
549 /*
550  * Force a replay of the external interrupt handler on this CPU.
551  */
552 void force_external_irq_replay(void)
553 {
554 	/*
555 	 * This must only be called with interrupts soft-disabled,
556 	 * the replay will happen when re-enabling.
557 	 */
558 	WARN_ON(!arch_irqs_disabled());
559 
560 	/*
561 	 * Interrupts must always be hard disabled before irq_happened is
562 	 * modified (to prevent lost update in case of interrupt between
563 	 * load and store).
564 	 */
565 	__hard_irq_disable();
566 	local_paca->irq_happened |= PACA_IRQ_HARD_DIS;
567 
568 	/* Indicate in the PACA that we have an interrupt to replay */
569 	local_paca->irq_happened |= PACA_IRQ_EE;
570 }
571 
572 #endif /* CONFIG_PPC64 */
573 
574 int arch_show_interrupts(struct seq_file *p, int prec)
575 {
576 	int j;
577 
578 #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT)
579 	if (tau_initialized) {
580 		seq_printf(p, "%*s: ", prec, "TAU");
581 		for_each_online_cpu(j)
582 			seq_printf(p, "%10u ", tau_interrupts(j));
583 		seq_puts(p, "  PowerPC             Thermal Assist (cpu temp)\n");
584 	}
585 #endif /* CONFIG_PPC32 && CONFIG_TAU_INT */
586 
587 	seq_printf(p, "%*s: ", prec, "LOC");
588 	for_each_online_cpu(j)
589 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_event);
590         seq_printf(p, "  Local timer interrupts for timer event device\n");
591 
592 	seq_printf(p, "%*s: ", prec, "BCT");
593 	for_each_online_cpu(j)
594 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).broadcast_irqs_event);
595 	seq_printf(p, "  Broadcast timer interrupts for timer event device\n");
596 
597 	seq_printf(p, "%*s: ", prec, "LOC");
598 	for_each_online_cpu(j)
599 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).timer_irqs_others);
600         seq_printf(p, "  Local timer interrupts for others\n");
601 
602 	seq_printf(p, "%*s: ", prec, "SPU");
603 	for_each_online_cpu(j)
604 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).spurious_irqs);
605 	seq_printf(p, "  Spurious interrupts\n");
606 
607 	seq_printf(p, "%*s: ", prec, "PMI");
608 	for_each_online_cpu(j)
609 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).pmu_irqs);
610 	seq_printf(p, "  Performance monitoring interrupts\n");
611 
612 	seq_printf(p, "%*s: ", prec, "MCE");
613 	for_each_online_cpu(j)
614 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).mce_exceptions);
615 	seq_printf(p, "  Machine check exceptions\n");
616 
617 #ifdef CONFIG_PPC_BOOK3S_64
618 	if (cpu_has_feature(CPU_FTR_HVMODE)) {
619 		seq_printf(p, "%*s: ", prec, "HMI");
620 		for_each_online_cpu(j)
621 			seq_printf(p, "%10u ", paca_ptrs[j]->hmi_irqs);
622 		seq_printf(p, "  Hypervisor Maintenance Interrupts\n");
623 	}
624 #endif
625 
626 	seq_printf(p, "%*s: ", prec, "NMI");
627 	for_each_online_cpu(j)
628 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).sreset_irqs);
629 	seq_printf(p, "  System Reset interrupts\n");
630 
631 #ifdef CONFIG_PPC_WATCHDOG
632 	seq_printf(p, "%*s: ", prec, "WDG");
633 	for_each_online_cpu(j)
634 		seq_printf(p, "%10u ", per_cpu(irq_stat, j).soft_nmi_irqs);
635 	seq_printf(p, "  Watchdog soft-NMI interrupts\n");
636 #endif
637 
638 #ifdef CONFIG_PPC_DOORBELL
639 	if (cpu_has_feature(CPU_FTR_DBELL)) {
640 		seq_printf(p, "%*s: ", prec, "DBL");
641 		for_each_online_cpu(j)
642 			seq_printf(p, "%10u ", per_cpu(irq_stat, j).doorbell_irqs);
643 		seq_printf(p, "  Doorbell interrupts\n");
644 	}
645 #endif
646 
647 	return 0;
648 }
649 
650 /*
651  * /proc/stat helpers
652  */
653 u64 arch_irq_stat_cpu(unsigned int cpu)
654 {
655 	u64 sum = per_cpu(irq_stat, cpu).timer_irqs_event;
656 
657 	sum += per_cpu(irq_stat, cpu).broadcast_irqs_event;
658 	sum += per_cpu(irq_stat, cpu).pmu_irqs;
659 	sum += per_cpu(irq_stat, cpu).mce_exceptions;
660 	sum += per_cpu(irq_stat, cpu).spurious_irqs;
661 	sum += per_cpu(irq_stat, cpu).timer_irqs_others;
662 #ifdef CONFIG_PPC_BOOK3S_64
663 	sum += paca_ptrs[cpu]->hmi_irqs;
664 #endif
665 	sum += per_cpu(irq_stat, cpu).sreset_irqs;
666 #ifdef CONFIG_PPC_WATCHDOG
667 	sum += per_cpu(irq_stat, cpu).soft_nmi_irqs;
668 #endif
669 #ifdef CONFIG_PPC_DOORBELL
670 	sum += per_cpu(irq_stat, cpu).doorbell_irqs;
671 #endif
672 
673 	return sum;
674 }
675 
676 static inline void check_stack_overflow(void)
677 {
678 	long sp;
679 
680 	if (!IS_ENABLED(CONFIG_DEBUG_STACKOVERFLOW))
681 		return;
682 
683 	sp = current_stack_pointer & (THREAD_SIZE - 1);
684 
685 	/* check for stack overflow: is there less than 2KB free? */
686 	if (unlikely(sp < 2048)) {
687 		pr_err("do_IRQ: stack overflow: %ld\n", sp);
688 		dump_stack();
689 	}
690 }
691 
692 static __always_inline void call_do_softirq(const void *sp)
693 {
694 	/* Temporarily switch r1 to sp, call __do_softirq() then restore r1. */
695 	asm volatile (
696 		 PPC_STLU "	%%r1, %[offset](%[sp])	;"
697 		"mr		%%r1, %[sp]		;"
698 		"bl		%[callee]		;"
699 		 PPC_LL "	%%r1, 0(%%r1)		;"
700 		 : // Outputs
701 		 : // Inputs
702 		   [sp] "b" (sp), [offset] "i" (THREAD_SIZE - STACK_FRAME_OVERHEAD),
703 		   [callee] "i" (__do_softirq)
704 		 : // Clobbers
705 		   "lr", "xer", "ctr", "memory", "cr0", "cr1", "cr5", "cr6",
706 		   "cr7", "r0", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
707 		   "r11", "r12"
708 	);
709 }
710 
711 static __always_inline void call_do_irq(struct pt_regs *regs, void *sp)
712 {
713 	register unsigned long r3 asm("r3") = (unsigned long)regs;
714 
715 	/* Temporarily switch r1 to sp, call __do_irq() then restore r1. */
716 	asm volatile (
717 		 PPC_STLU "	%%r1, %[offset](%[sp])	;"
718 		"mr		%%r1, %[sp]		;"
719 		"bl		%[callee]		;"
720 		 PPC_LL "	%%r1, 0(%%r1)		;"
721 		 : // Outputs
722 		   "+r" (r3)
723 		 : // Inputs
724 		   [sp] "b" (sp), [offset] "i" (THREAD_SIZE - STACK_FRAME_OVERHEAD),
725 		   [callee] "i" (__do_irq)
726 		 : // Clobbers
727 		   "lr", "xer", "ctr", "memory", "cr0", "cr1", "cr5", "cr6",
728 		   "cr7", "r0", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
729 		   "r11", "r12"
730 	);
731 }
732 
733 void __do_irq(struct pt_regs *regs)
734 {
735 	unsigned int irq;
736 
737 	trace_irq_entry(regs);
738 
739 	/*
740 	 * Query the platform PIC for the interrupt & ack it.
741 	 *
742 	 * This will typically lower the interrupt line to the CPU
743 	 */
744 	irq = ppc_md.get_irq();
745 
746 	/* We can hard enable interrupts now to allow perf interrupts */
747 	if (should_hard_irq_enable())
748 		do_hard_irq_enable();
749 
750 	/* And finally process it */
751 	if (unlikely(!irq))
752 		__this_cpu_inc(irq_stat.spurious_irqs);
753 	else
754 		generic_handle_irq(irq);
755 
756 	trace_irq_exit(regs);
757 }
758 
759 void __do_IRQ(struct pt_regs *regs)
760 {
761 	struct pt_regs *old_regs = set_irq_regs(regs);
762 	void *cursp, *irqsp, *sirqsp;
763 
764 	/* Switch to the irq stack to handle this */
765 	cursp = (void *)(current_stack_pointer & ~(THREAD_SIZE - 1));
766 	irqsp = hardirq_ctx[raw_smp_processor_id()];
767 	sirqsp = softirq_ctx[raw_smp_processor_id()];
768 
769 	check_stack_overflow();
770 
771 	/* Already there ? */
772 	if (unlikely(cursp == irqsp || cursp == sirqsp)) {
773 		__do_irq(regs);
774 		set_irq_regs(old_regs);
775 		return;
776 	}
777 	/* Switch stack and call */
778 	call_do_irq(regs, irqsp);
779 
780 	set_irq_regs(old_regs);
781 }
782 
783 DEFINE_INTERRUPT_HANDLER_ASYNC(do_IRQ)
784 {
785 	__do_IRQ(regs);
786 }
787 
788 static void *__init alloc_vm_stack(void)
789 {
790 	return __vmalloc_node(THREAD_SIZE, THREAD_ALIGN, THREADINFO_GFP,
791 			      NUMA_NO_NODE, (void *)_RET_IP_);
792 }
793 
794 static void __init vmap_irqstack_init(void)
795 {
796 	int i;
797 
798 	for_each_possible_cpu(i) {
799 		softirq_ctx[i] = alloc_vm_stack();
800 		hardirq_ctx[i] = alloc_vm_stack();
801 	}
802 }
803 
804 
805 void __init init_IRQ(void)
806 {
807 	if (IS_ENABLED(CONFIG_VMAP_STACK))
808 		vmap_irqstack_init();
809 
810 	if (ppc_md.init_IRQ)
811 		ppc_md.init_IRQ();
812 }
813 
814 #ifdef CONFIG_BOOKE_OR_40x
815 void   *critirq_ctx[NR_CPUS] __read_mostly;
816 void    *dbgirq_ctx[NR_CPUS] __read_mostly;
817 void *mcheckirq_ctx[NR_CPUS] __read_mostly;
818 #endif
819 
820 void *softirq_ctx[NR_CPUS] __read_mostly;
821 void *hardirq_ctx[NR_CPUS] __read_mostly;
822 
823 void do_softirq_own_stack(void)
824 {
825 	call_do_softirq(softirq_ctx[smp_processor_id()]);
826 }
827 
828 irq_hw_number_t virq_to_hw(unsigned int virq)
829 {
830 	struct irq_data *irq_data = irq_get_irq_data(virq);
831 	return WARN_ON(!irq_data) ? 0 : irq_data->hwirq;
832 }
833 EXPORT_SYMBOL_GPL(virq_to_hw);
834 
835 #ifdef CONFIG_SMP
836 int irq_choose_cpu(const struct cpumask *mask)
837 {
838 	int cpuid;
839 
840 	if (cpumask_equal(mask, cpu_online_mask)) {
841 		static int irq_rover;
842 		static DEFINE_RAW_SPINLOCK(irq_rover_lock);
843 		unsigned long flags;
844 
845 		/* Round-robin distribution... */
846 do_round_robin:
847 		raw_spin_lock_irqsave(&irq_rover_lock, flags);
848 
849 		irq_rover = cpumask_next(irq_rover, cpu_online_mask);
850 		if (irq_rover >= nr_cpu_ids)
851 			irq_rover = cpumask_first(cpu_online_mask);
852 
853 		cpuid = irq_rover;
854 
855 		raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
856 	} else {
857 		cpuid = cpumask_first_and(mask, cpu_online_mask);
858 		if (cpuid >= nr_cpu_ids)
859 			goto do_round_robin;
860 	}
861 
862 	return get_hard_smp_processor_id(cpuid);
863 }
864 #else
865 int irq_choose_cpu(const struct cpumask *mask)
866 {
867 	return hard_smp_processor_id();
868 }
869 #endif
870 
871 #ifdef CONFIG_PPC64
872 static int __init setup_noirqdistrib(char *str)
873 {
874 	distribute_irqs = 0;
875 	return 1;
876 }
877 
878 __setup("noirqdistrib", setup_noirqdistrib);
879 #endif /* CONFIG_PPC64 */
880