xref: /openbmc/linux/arch/powerpc/kernel/head_64.S (revision f39224a8)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras *  PowerPC version
314cf11afSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
414cf11afSPaul Mackerras *
514cf11afSPaul Mackerras *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
614cf11afSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
714cf11afSPaul Mackerras *  Adapted for Power Macintosh by Paul Mackerras.
814cf11afSPaul Mackerras *  Low-level exception handlers and MMU support
914cf11afSPaul Mackerras *  rewritten by Paul Mackerras.
1014cf11afSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
1114cf11afSPaul Mackerras *
1214cf11afSPaul Mackerras *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
1314cf11afSPaul Mackerras *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
1414cf11afSPaul Mackerras *
1514cf11afSPaul Mackerras *  This file contains the low-level support and setup for the
1614cf11afSPaul Mackerras *  PowerPC-64 platform, including trap and interrupt dispatch.
1714cf11afSPaul Mackerras *
1814cf11afSPaul Mackerras *  This program is free software; you can redistribute it and/or
1914cf11afSPaul Mackerras *  modify it under the terms of the GNU General Public License
2014cf11afSPaul Mackerras *  as published by the Free Software Foundation; either version
2114cf11afSPaul Mackerras *  2 of the License, or (at your option) any later version.
2214cf11afSPaul Mackerras */
2314cf11afSPaul Mackerras
2414cf11afSPaul Mackerras#include <linux/config.h>
2514cf11afSPaul Mackerras#include <linux/threads.h>
26b5bbeb23SPaul Mackerras#include <asm/reg.h>
2714cf11afSPaul Mackerras#include <asm/page.h>
2814cf11afSPaul Mackerras#include <asm/mmu.h>
2914cf11afSPaul Mackerras#include <asm/ppc_asm.h>
3014cf11afSPaul Mackerras#include <asm/asm-offsets.h>
3114cf11afSPaul Mackerras#include <asm/bug.h>
3214cf11afSPaul Mackerras#include <asm/cputable.h>
3314cf11afSPaul Mackerras#include <asm/setup.h>
3414cf11afSPaul Mackerras#include <asm/hvcall.h>
35c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h>
366cb7bfebSDavid Gibson#include <asm/thread_info.h>
3714cf11afSPaul Mackerras
3814cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
3914cf11afSPaul Mackerras#define DO_SOFT_DISABLE
4014cf11afSPaul Mackerras#endif
4114cf11afSPaul Mackerras
4214cf11afSPaul Mackerras/*
4314cf11afSPaul Mackerras * We layout physical memory as follows:
4414cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code
4514cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs
4614cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs
4714cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table
4814cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area
4914cf11afSPaul Mackerras * 0x8000 -        : Early init and support code
5014cf11afSPaul Mackerras */
5114cf11afSPaul Mackerras
5214cf11afSPaul Mackerras/*
5314cf11afSPaul Mackerras *   SPRG Usage
5414cf11afSPaul Mackerras *
5514cf11afSPaul Mackerras *   Register	Definition
5614cf11afSPaul Mackerras *
5714cf11afSPaul Mackerras *   SPRG0	reserved for hypervisor
5814cf11afSPaul Mackerras *   SPRG1	temp - used to save gpr
5914cf11afSPaul Mackerras *   SPRG2	temp - used to save gpr
6014cf11afSPaul Mackerras *   SPRG3	virt addr of paca
6114cf11afSPaul Mackerras */
6214cf11afSPaul Mackerras
6314cf11afSPaul Mackerras/*
6414cf11afSPaul Mackerras * Entering into this code we make the following assumptions:
6514cf11afSPaul Mackerras *  For pSeries:
6614cf11afSPaul Mackerras *   1. The MMU is off & open firmware is running in real mode.
6714cf11afSPaul Mackerras *   2. The kernel is entered at __start
6814cf11afSPaul Mackerras *
6914cf11afSPaul Mackerras *  For iSeries:
7014cf11afSPaul Mackerras *   1. The MMU is on (as it always is for iSeries)
7114cf11afSPaul Mackerras *   2. The kernel is entered at system_reset_iSeries
7214cf11afSPaul Mackerras */
7314cf11afSPaul Mackerras
7414cf11afSPaul Mackerras	.text
7514cf11afSPaul Mackerras	.globl  _stext
7614cf11afSPaul Mackerras_stext:
7714cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
7814cf11afSPaul Mackerras_GLOBAL(__start)
7914cf11afSPaul Mackerras	/* NOP this out unconditionally */
8014cf11afSPaul MackerrasBEGIN_FTR_SECTION
8114cf11afSPaul Mackerras	b	.__start_initialization_multiplatform
8214cf11afSPaul MackerrasEND_FTR_SECTION(0, 1)
8314cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */
8414cf11afSPaul Mackerras
8514cf11afSPaul Mackerras	/* Catch branch to 0 in real mode */
8614cf11afSPaul Mackerras	trap
8714cf11afSPaul Mackerras
8814cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
8914cf11afSPaul Mackerras	/*
9014cf11afSPaul Mackerras	 * At offset 0x20, there is a pointer to iSeries LPAR data.
9114cf11afSPaul Mackerras	 * This is required by the hypervisor
9214cf11afSPaul Mackerras	 */
9314cf11afSPaul Mackerras	. = 0x20
9414cf11afSPaul Mackerras	.llong hvReleaseData-KERNELBASE
9514cf11afSPaul Mackerras
9614cf11afSPaul Mackerras	/*
9714cf11afSPaul Mackerras	 * At offset 0x28 and 0x30 are offsets to the mschunks_map
9814cf11afSPaul Mackerras	 * array (used by the iSeries LPAR debugger to do translation
9914cf11afSPaul Mackerras	 * between physical addresses and absolute addresses) and
10014cf11afSPaul Mackerras	 * to the pidhash table (also used by the debugger)
10114cf11afSPaul Mackerras	 */
10214cf11afSPaul Mackerras	.llong mschunks_map-KERNELBASE
10314cf11afSPaul Mackerras	.llong 0	/* pidhash-KERNELBASE SFRXXX */
10414cf11afSPaul Mackerras
10514cf11afSPaul Mackerras	/* Offset 0x38 - Pointer to start of embedded System.map */
10614cf11afSPaul Mackerras	.globl	embedded_sysmap_start
10714cf11afSPaul Mackerrasembedded_sysmap_start:
10814cf11afSPaul Mackerras	.llong	0
10914cf11afSPaul Mackerras	/* Offset 0x40 - Pointer to end of embedded System.map */
11014cf11afSPaul Mackerras	.globl	embedded_sysmap_end
11114cf11afSPaul Mackerrasembedded_sysmap_end:
11214cf11afSPaul Mackerras	.llong	0
11314cf11afSPaul Mackerras
11414cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
11514cf11afSPaul Mackerras
11614cf11afSPaul Mackerras	/* Secondary processors spin on this value until it goes to 1. */
11714cf11afSPaul Mackerras	.globl  __secondary_hold_spinloop
11814cf11afSPaul Mackerras__secondary_hold_spinloop:
11914cf11afSPaul Mackerras	.llong	0x0
12014cf11afSPaul Mackerras
12114cf11afSPaul Mackerras	/* Secondary processors write this value with their cpu # */
12214cf11afSPaul Mackerras	/* after they enter the spin loop immediately below.	  */
12314cf11afSPaul Mackerras	.globl	__secondary_hold_acknowledge
12414cf11afSPaul Mackerras__secondary_hold_acknowledge:
12514cf11afSPaul Mackerras	.llong	0x0
12614cf11afSPaul Mackerras
12714cf11afSPaul Mackerras	. = 0x60
12814cf11afSPaul Mackerras/*
12914cf11afSPaul Mackerras * The following code is used on pSeries to hold secondary processors
13014cf11afSPaul Mackerras * in a spin loop after they have been freed from OpenFirmware, but
13114cf11afSPaul Mackerras * before the bulk of the kernel has been relocated.  This code
13214cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run.
13314cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100.
13414cf11afSPaul Mackerras */
13514cf11afSPaul Mackerras_GLOBAL(__secondary_hold)
13614cf11afSPaul Mackerras	mfmsr	r24
13714cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
13814cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
13914cf11afSPaul Mackerras
140f1870f77SAnton Blanchard	/* Grab our physical cpu number */
14114cf11afSPaul Mackerras	mr	r24,r3
14214cf11afSPaul Mackerras
14314cf11afSPaul Mackerras	/* Tell the master cpu we're here */
14414cf11afSPaul Mackerras	/* Relocation is off & we are located at an address less */
14514cf11afSPaul Mackerras	/* than 0x100, so only need to grab low order offset.    */
14614cf11afSPaul Mackerras	std	r24,__secondary_hold_acknowledge@l(0)
14714cf11afSPaul Mackerras	sync
14814cf11afSPaul Mackerras
14914cf11afSPaul Mackerras	/* All secondary cpus wait here until told to start. */
15014cf11afSPaul Mackerras100:	ld	r4,__secondary_hold_spinloop@l(0)
15114cf11afSPaul Mackerras	cmpdi	0,r4,1
15214cf11afSPaul Mackerras	bne	100b
15314cf11afSPaul Mackerras
154f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
155e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, .pSeries_secondary_smp_init)
156758438a7SMichael Ellerman	mtctr	r4
15714cf11afSPaul Mackerras	mr	r3,r24
158758438a7SMichael Ellerman	bctr
15914cf11afSPaul Mackerras#else
16014cf11afSPaul Mackerras	BUG_OPCODE
16114cf11afSPaul Mackerras#endif
16214cf11afSPaul Mackerras
16314cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */
16414cf11afSPaul Mackerras	.section ".toc","aw"
16514cf11afSPaul Mackerrasexception_marker:
16614cf11afSPaul Mackerras	.tc	ID_72656773_68657265[TC],0x7265677368657265
16714cf11afSPaul Mackerras	.text
16814cf11afSPaul Mackerras
16914cf11afSPaul Mackerras/*
17014cf11afSPaul Mackerras * The following macros define the code that appears as
17114cf11afSPaul Mackerras * the prologue to each of the exception handlers.  They
17214cf11afSPaul Mackerras * are split into two parts to allow a single kernel binary
17314cf11afSPaul Mackerras * to be used for pSeries and iSeries.
17414cf11afSPaul Mackerras * LOL.  One day... - paulus
17514cf11afSPaul Mackerras */
17614cf11afSPaul Mackerras
17714cf11afSPaul Mackerras/*
17814cf11afSPaul Mackerras * We make as much of the exception code common between native
17914cf11afSPaul Mackerras * exception handlers (including pSeries LPAR) and iSeries LPAR
18014cf11afSPaul Mackerras * implementations as possible.
18114cf11afSPaul Mackerras */
18214cf11afSPaul Mackerras
18314cf11afSPaul Mackerras/*
18414cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries
18514cf11afSPaul Mackerras * This code runs with relocation off.
18614cf11afSPaul Mackerras */
18714cf11afSPaul Mackerras#define EX_R9		0
18814cf11afSPaul Mackerras#define EX_R10		8
18914cf11afSPaul Mackerras#define EX_R11		16
19014cf11afSPaul Mackerras#define EX_R12		24
19114cf11afSPaul Mackerras#define EX_R13		32
19214cf11afSPaul Mackerras#define EX_SRR0		40
19314cf11afSPaul Mackerras#define EX_DAR		48
19414cf11afSPaul Mackerras#define EX_DSISR	56
19514cf11afSPaul Mackerras#define EX_CCR		60
1963c726f8dSBenjamin Herrenschmidt#define EX_R3		64
1973c726f8dSBenjamin Herrenschmidt#define EX_LR		72
19814cf11afSPaul Mackerras
199758438a7SMichael Ellerman/*
200e58c3495SDavid Gibson * We're short on space and time in the exception prolog, so we can't
201e58c3495SDavid Gibson * use the normal SET_REG_IMMEDIATE macro. Normally we just need the
202e58c3495SDavid Gibson * low halfword of the address, but for Kdump we need the whole low
203e58c3495SDavid Gibson * word.
204758438a7SMichael Ellerman */
205758438a7SMichael Ellerman#ifdef CONFIG_CRASH_DUMP
206758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label)					\
207758438a7SMichael Ellerman	oris	reg,reg,(label)@h;	/* virt addr of handler ... */	\
208758438a7SMichael Ellerman	ori	reg,reg,(label)@l;	/* .. and the rest */
209758438a7SMichael Ellerman#else
210758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label)					\
211758438a7SMichael Ellerman	ori	reg,reg,(label)@l;	/* virt addr of handler ... */
212758438a7SMichael Ellerman#endif
213758438a7SMichael Ellerman
21414cf11afSPaul Mackerras#define EXCEPTION_PROLOG_PSERIES(area, label)				\
215b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
21614cf11afSPaul Mackerras	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
21714cf11afSPaul Mackerras	std	r10,area+EX_R10(r13);					\
21814cf11afSPaul Mackerras	std	r11,area+EX_R11(r13);					\
21914cf11afSPaul Mackerras	std	r12,area+EX_R12(r13);					\
220b5bbeb23SPaul Mackerras	mfspr	r9,SPRN_SPRG1;						\
22114cf11afSPaul Mackerras	std	r9,area+EX_R13(r13);					\
22214cf11afSPaul Mackerras	mfcr	r9;							\
22314cf11afSPaul Mackerras	clrrdi	r12,r13,32;		/* get high part of &label */	\
22414cf11afSPaul Mackerras	mfmsr	r10;							\
225b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_SRR0;		/* save SRR0 */			\
226758438a7SMichael Ellerman	LOAD_HANDLER(r12,label)						\
22714cf11afSPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI;				\
228b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r12;						\
229b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1;		/* and SRR1 */			\
230b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r10;						\
23114cf11afSPaul Mackerras	rfid;								\
23214cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
23314cf11afSPaul Mackerras
23414cf11afSPaul Mackerras/*
23514cf11afSPaul Mackerras * This is the start of the interrupt handlers for iSeries
23614cf11afSPaul Mackerras * This code runs with relocation on.
23714cf11afSPaul Mackerras */
23814cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_1(area)				\
239b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
24014cf11afSPaul Mackerras	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
24114cf11afSPaul Mackerras	std	r10,area+EX_R10(r13);					\
24214cf11afSPaul Mackerras	std	r11,area+EX_R11(r13);					\
24314cf11afSPaul Mackerras	std	r12,area+EX_R12(r13);					\
244b5bbeb23SPaul Mackerras	mfspr	r9,SPRN_SPRG1;						\
24514cf11afSPaul Mackerras	std	r9,area+EX_R13(r13);					\
24614cf11afSPaul Mackerras	mfcr	r9
24714cf11afSPaul Mackerras
24814cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_2					\
24914cf11afSPaul Mackerras	mfmsr	r10;							\
2503356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13);					\
2513356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r12);					\
2523356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12);					\
25314cf11afSPaul Mackerras	ori	r10,r10,MSR_RI;						\
25414cf11afSPaul Mackerras	mtmsrd	r10,1
25514cf11afSPaul Mackerras
25614cf11afSPaul Mackerras/*
25714cf11afSPaul Mackerras * The common exception prolog is used for all except a few exceptions
25814cf11afSPaul Mackerras * such as a segment miss on a kernel address.  We have to be prepared
25914cf11afSPaul Mackerras * to take another exception from the point where we first touch the
26014cf11afSPaul Mackerras * kernel stack onwards.
26114cf11afSPaul Mackerras *
26214cf11afSPaul Mackerras * On entry r13 points to the paca, r9-r13 are saved in the paca,
26314cf11afSPaul Mackerras * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
26414cf11afSPaul Mackerras * SRR1, and relocation is on.
26514cf11afSPaul Mackerras */
26614cf11afSPaul Mackerras#define EXCEPTION_PROLOG_COMMON(n, area)				   \
26714cf11afSPaul Mackerras	andi.	r10,r12,MSR_PR;		/* See if coming from user	*/ \
26814cf11afSPaul Mackerras	mr	r10,r1;			/* Save r1			*/ \
26914cf11afSPaul Mackerras	subi	r1,r1,INT_FRAME_SIZE;	/* alloc frame on kernel stack	*/ \
27014cf11afSPaul Mackerras	beq-	1f;							   \
27114cf11afSPaul Mackerras	ld	r1,PACAKSAVE(r13);	/* kernel stack to use		*/ \
27214cf11afSPaul Mackerras1:	cmpdi	cr1,r1,0;		/* check if r1 is in userspace	*/ \
27314cf11afSPaul Mackerras	bge-	cr1,bad_stack;		/* abort if it is		*/ \
27414cf11afSPaul Mackerras	std	r9,_CCR(r1);		/* save CR in stackframe	*/ \
27514cf11afSPaul Mackerras	std	r11,_NIP(r1);		/* save SRR0 in stackframe	*/ \
27614cf11afSPaul Mackerras	std	r12,_MSR(r1);		/* save SRR1 in stackframe	*/ \
27714cf11afSPaul Mackerras	std	r10,0(r1);		/* make stack chain pointer	*/ \
27814cf11afSPaul Mackerras	std	r0,GPR0(r1);		/* save r0 in stackframe	*/ \
27914cf11afSPaul Mackerras	std	r10,GPR1(r1);		/* save r1 in stackframe	*/ \
280c6622f63SPaul Mackerras	ACCOUNT_CPU_USER_ENTRY(r9, r10);				   \
28114cf11afSPaul Mackerras	std	r2,GPR2(r1);		/* save r2 in stackframe	*/ \
28214cf11afSPaul Mackerras	SAVE_4GPRS(3, r1);		/* save r3 - r6 in stackframe	*/ \
28314cf11afSPaul Mackerras	SAVE_2GPRS(7, r1);		/* save r7, r8 in stackframe	*/ \
28414cf11afSPaul Mackerras	ld	r9,area+EX_R9(r13);	/* move r9, r10 to stackframe	*/ \
28514cf11afSPaul Mackerras	ld	r10,area+EX_R10(r13);					   \
28614cf11afSPaul Mackerras	std	r9,GPR9(r1);						   \
28714cf11afSPaul Mackerras	std	r10,GPR10(r1);						   \
28814cf11afSPaul Mackerras	ld	r9,area+EX_R11(r13);	/* move r11 - r13 to stackframe	*/ \
28914cf11afSPaul Mackerras	ld	r10,area+EX_R12(r13);					   \
29014cf11afSPaul Mackerras	ld	r11,area+EX_R13(r13);					   \
29114cf11afSPaul Mackerras	std	r9,GPR11(r1);						   \
29214cf11afSPaul Mackerras	std	r10,GPR12(r1);						   \
29314cf11afSPaul Mackerras	std	r11,GPR13(r1);						   \
29414cf11afSPaul Mackerras	ld	r2,PACATOC(r13);	/* get kernel TOC into r2	*/ \
29514cf11afSPaul Mackerras	mflr	r9;			/* save LR in stackframe	*/ \
29614cf11afSPaul Mackerras	std	r9,_LINK(r1);						   \
29714cf11afSPaul Mackerras	mfctr	r10;			/* save CTR in stackframe	*/ \
29814cf11afSPaul Mackerras	std	r10,_CTR(r1);						   \
299b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_XER;		/* save XER in stackframe	*/ \
30014cf11afSPaul Mackerras	std	r11,_XER(r1);						   \
30114cf11afSPaul Mackerras	li	r9,(n)+1;						   \
30214cf11afSPaul Mackerras	std	r9,_TRAP(r1);		/* set trap number		*/ \
30314cf11afSPaul Mackerras	li	r10,0;							   \
30414cf11afSPaul Mackerras	ld	r11,exception_marker@toc(r2);				   \
30514cf11afSPaul Mackerras	std	r10,RESULT(r1);		/* clear regs->result		*/ \
30614cf11afSPaul Mackerras	std	r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame	*/
30714cf11afSPaul Mackerras
30814cf11afSPaul Mackerras/*
30914cf11afSPaul Mackerras * Exception vectors.
31014cf11afSPaul Mackerras */
31114cf11afSPaul Mackerras#define STD_EXCEPTION_PSERIES(n, label)			\
31214cf11afSPaul Mackerras	. = n;						\
31314cf11afSPaul Mackerras	.globl label##_pSeries;				\
31414cf11afSPaul Mackerraslabel##_pSeries:					\
31514cf11afSPaul Mackerras	HMT_MEDIUM;					\
316b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
31714cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common)
31814cf11afSPaul Mackerras
31914cf11afSPaul Mackerras#define STD_EXCEPTION_ISERIES(n, label, area)		\
32014cf11afSPaul Mackerras	.globl label##_iSeries;				\
32114cf11afSPaul Mackerraslabel##_iSeries:					\
32214cf11afSPaul Mackerras	HMT_MEDIUM;					\
323b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
32414cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(area);		\
32514cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2;			\
32614cf11afSPaul Mackerras	b	label##_common
32714cf11afSPaul Mackerras
32814cf11afSPaul Mackerras#define MASKABLE_EXCEPTION_ISERIES(n, label)				\
32914cf11afSPaul Mackerras	.globl label##_iSeries;						\
33014cf11afSPaul Mackerraslabel##_iSeries:							\
33114cf11afSPaul Mackerras	HMT_MEDIUM;							\
332b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */			\
33314cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN);				\
33414cf11afSPaul Mackerras	lbz	r10,PACAPROCENABLED(r13);				\
33514cf11afSPaul Mackerras	cmpwi	0,r10,0;						\
33614cf11afSPaul Mackerras	beq-	label##_iSeries_masked;					\
33714cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2;					\
33814cf11afSPaul Mackerras	b	label##_common;						\
33914cf11afSPaul Mackerras
34014cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
34114cf11afSPaul Mackerras#define DISABLE_INTS				\
34214cf11afSPaul Mackerras	lbz	r10,PACAPROCENABLED(r13);	\
34314cf11afSPaul Mackerras	li	r11,0;				\
34414cf11afSPaul Mackerras	std	r10,SOFTE(r1);			\
34514cf11afSPaul Mackerras	mfmsr	r10;				\
34614cf11afSPaul Mackerras	stb	r11,PACAPROCENABLED(r13);	\
34714cf11afSPaul Mackerras	ori	r10,r10,MSR_EE;			\
34814cf11afSPaul Mackerras	mtmsrd	r10,1
34914cf11afSPaul Mackerras
35014cf11afSPaul Mackerras#define ENABLE_INTS				\
35114cf11afSPaul Mackerras	lbz	r10,PACAPROCENABLED(r13);	\
35214cf11afSPaul Mackerras	mfmsr	r11;				\
35314cf11afSPaul Mackerras	std	r10,SOFTE(r1);			\
35414cf11afSPaul Mackerras	ori	r11,r11,MSR_EE;			\
35514cf11afSPaul Mackerras	mtmsrd	r11,1
35614cf11afSPaul Mackerras
35714cf11afSPaul Mackerras#else	/* hard enable/disable interrupts */
35814cf11afSPaul Mackerras#define DISABLE_INTS
35914cf11afSPaul Mackerras
36014cf11afSPaul Mackerras#define ENABLE_INTS				\
36114cf11afSPaul Mackerras	ld	r12,_MSR(r1);			\
36214cf11afSPaul Mackerras	mfmsr	r11;				\
36314cf11afSPaul Mackerras	rlwimi	r11,r12,0,MSR_EE;		\
36414cf11afSPaul Mackerras	mtmsrd	r11,1
36514cf11afSPaul Mackerras
36614cf11afSPaul Mackerras#endif
36714cf11afSPaul Mackerras
36814cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON(trap, label, hdlr)		\
36914cf11afSPaul Mackerras	.align	7;					\
37014cf11afSPaul Mackerras	.globl label##_common;				\
37114cf11afSPaul Mackerraslabel##_common:						\
37214cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
37314cf11afSPaul Mackerras	DISABLE_INTS;					\
37414cf11afSPaul Mackerras	bl	.save_nvgprs;				\
37514cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
37614cf11afSPaul Mackerras	bl	hdlr;					\
37714cf11afSPaul Mackerras	b	.ret_from_except
37814cf11afSPaul Mackerras
379f39224a8SPaul Mackerras/*
380f39224a8SPaul Mackerras * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
381f39224a8SPaul Mackerras * in the idle task and therefore need the special idle handling.
382f39224a8SPaul Mackerras */
383f39224a8SPaul Mackerras#define STD_EXCEPTION_COMMON_IDLE(trap, label, hdlr)	\
384f39224a8SPaul Mackerras	.align	7;					\
385f39224a8SPaul Mackerras	.globl label##_common;				\
386f39224a8SPaul Mackerraslabel##_common:						\
387f39224a8SPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
388f39224a8SPaul Mackerras	FINISH_NAP;					\
389f39224a8SPaul Mackerras	DISABLE_INTS;					\
390f39224a8SPaul Mackerras	bl	.save_nvgprs;				\
391f39224a8SPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
392f39224a8SPaul Mackerras	bl	hdlr;					\
393f39224a8SPaul Mackerras	b	.ret_from_except
394f39224a8SPaul Mackerras
39514cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON_LITE(trap, label, hdlr)	\
39614cf11afSPaul Mackerras	.align	7;					\
39714cf11afSPaul Mackerras	.globl label##_common;				\
39814cf11afSPaul Mackerraslabel##_common:						\
39914cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
400f39224a8SPaul Mackerras	FINISH_NAP;					\
40114cf11afSPaul Mackerras	DISABLE_INTS;					\
402cb2c9b27SAnton Blanchard	bl	.ppc64_runlatch_on;			\
40314cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
40414cf11afSPaul Mackerras	bl	hdlr;					\
40514cf11afSPaul Mackerras	b	.ret_from_except_lite
40614cf11afSPaul Mackerras
40714cf11afSPaul Mackerras/*
408f39224a8SPaul Mackerras * When the idle code in power4_idle puts the CPU into NAP mode,
409f39224a8SPaul Mackerras * it has to do so in a loop, and relies on the external interrupt
410f39224a8SPaul Mackerras * and decrementer interrupt entry code to get it out of the loop.
411f39224a8SPaul Mackerras * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
412f39224a8SPaul Mackerras * to signal that it is in the loop and needs help to get out.
413f39224a8SPaul Mackerras */
414f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP
415f39224a8SPaul Mackerras#define FINISH_NAP				\
416f39224a8SPaul MackerrasBEGIN_FTR_SECTION				\
417f39224a8SPaul Mackerras	clrrdi	r11,r1,THREAD_SHIFT;		\
418f39224a8SPaul Mackerras	ld	r9,TI_LOCAL_FLAGS(r11);		\
419f39224a8SPaul Mackerras	andi.	r10,r9,_TLF_NAPPING;		\
420f39224a8SPaul Mackerras	bnel	power4_fixup_nap;		\
421f39224a8SPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
422f39224a8SPaul Mackerras#else
423f39224a8SPaul Mackerras#define FINISH_NAP
424f39224a8SPaul Mackerras#endif
425f39224a8SPaul Mackerras
426f39224a8SPaul Mackerras/*
42714cf11afSPaul Mackerras * Start of pSeries system interrupt routines
42814cf11afSPaul Mackerras */
42914cf11afSPaul Mackerras	. = 0x100
43014cf11afSPaul Mackerras	.globl __start_interrupts
43114cf11afSPaul Mackerras__start_interrupts:
43214cf11afSPaul Mackerras
43314cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x100, system_reset)
43414cf11afSPaul Mackerras
43514cf11afSPaul Mackerras	. = 0x200
43614cf11afSPaul Mackerras_machine_check_pSeries:
43714cf11afSPaul Mackerras	HMT_MEDIUM
438b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
43914cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common)
44014cf11afSPaul Mackerras
44114cf11afSPaul Mackerras	. = 0x300
44214cf11afSPaul Mackerras	.globl data_access_pSeries
44314cf11afSPaul Mackerrasdata_access_pSeries:
44414cf11afSPaul Mackerras	HMT_MEDIUM
445b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
44614cf11afSPaul MackerrasBEGIN_FTR_SECTION
447b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG2,r12
448b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_DAR
449b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
45014cf11afSPaul Mackerras	srdi	r13,r13,60
45114cf11afSPaul Mackerras	rlwimi	r13,r12,16,0x20
45214cf11afSPaul Mackerras	mfcr	r12
45314cf11afSPaul Mackerras	cmpwi	r13,0x2c
45414cf11afSPaul Mackerras	beq	.do_stab_bolted_pSeries
45514cf11afSPaul Mackerras	mtcrf	0x80,r12
456b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
45714cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
45814cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common)
45914cf11afSPaul Mackerras
46014cf11afSPaul Mackerras	. = 0x380
46114cf11afSPaul Mackerras	.globl data_access_slb_pSeries
46214cf11afSPaul Mackerrasdata_access_slb_pSeries:
46314cf11afSPaul Mackerras	HMT_MEDIUM
464b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
465b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
4663c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXSLB+EX_R3(r13)
4673c726f8dSBenjamin Herrenschmidt	mfspr	r3,SPRN_DAR
46814cf11afSPaul Mackerras	std	r9,PACA_EXSLB+EX_R9(r13)	/* save r9 - r12 */
4693c726f8dSBenjamin Herrenschmidt	mfcr	r9
4703c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
4713c726f8dSBenjamin Herrenschmidt	/* Keep that around for when we re-implement dynamic VSIDs */
4723c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
4733c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_pseries
4743c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
47514cf11afSPaul Mackerras	std	r10,PACA_EXSLB+EX_R10(r13)
47614cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_R11(r13)
47714cf11afSPaul Mackerras	std	r12,PACA_EXSLB+EX_R12(r13)
4783c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
4793c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
480b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1		/* and SRR1 */
4813c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode	/* Rel. branch works in real mode */
48214cf11afSPaul Mackerras
48314cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x400, instruction_access)
48414cf11afSPaul Mackerras
48514cf11afSPaul Mackerras	. = 0x480
48614cf11afSPaul Mackerras	.globl instruction_access_slb_pSeries
48714cf11afSPaul Mackerrasinstruction_access_slb_pSeries:
48814cf11afSPaul Mackerras	HMT_MEDIUM
489b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
490b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
4913c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXSLB+EX_R3(r13)
4923c726f8dSBenjamin Herrenschmidt	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
49314cf11afSPaul Mackerras	std	r9,PACA_EXSLB+EX_R9(r13)	/* save r9 - r12 */
4943c726f8dSBenjamin Herrenschmidt	mfcr	r9
4953c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
4963c726f8dSBenjamin Herrenschmidt	/* Keep that around for when we re-implement dynamic VSIDs */
4973c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
4983c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_pseries
4993c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
50014cf11afSPaul Mackerras	std	r10,PACA_EXSLB+EX_R10(r13)
50114cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_R11(r13)
50214cf11afSPaul Mackerras	std	r12,PACA_EXSLB+EX_R12(r13)
5033c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
5043c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
505b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1		/* and SRR1 */
5063c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode	/* Rel. branch works in real mode */
50714cf11afSPaul Mackerras
50814cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x500, hardware_interrupt)
50914cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x600, alignment)
51014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x700, program_check)
51114cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x800, fp_unavailable)
51214cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x900, decrementer)
51314cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xa00, trap_0a)
51414cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xb00, trap_0b)
51514cf11afSPaul Mackerras
51614cf11afSPaul Mackerras	. = 0xc00
51714cf11afSPaul Mackerras	.globl	system_call_pSeries
51814cf11afSPaul Mackerrassystem_call_pSeries:
51914cf11afSPaul Mackerras	HMT_MEDIUM
52014cf11afSPaul Mackerras	mr	r9,r13
52114cf11afSPaul Mackerras	mfmsr	r10
522b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3
523b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_SRR0
52414cf11afSPaul Mackerras	clrrdi	r12,r13,32
52514cf11afSPaul Mackerras	oris	r12,r12,system_call_common@h
52614cf11afSPaul Mackerras	ori	r12,r12,system_call_common@l
527b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r12
52814cf11afSPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
529b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1
530b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r10
53114cf11afSPaul Mackerras	rfid
53214cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
53314cf11afSPaul Mackerras
53414cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xd00, single_step)
53514cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xe00, trap_0e)
53614cf11afSPaul Mackerras
53714cf11afSPaul Mackerras	/* We need to deal with the Altivec unavailable exception
53814cf11afSPaul Mackerras	 * here which is at 0xf20, thus in the middle of the
53914cf11afSPaul Mackerras	 * prolog code of the PerformanceMonitor one. A little
54014cf11afSPaul Mackerras	 * trickery is thus necessary
54114cf11afSPaul Mackerras	 */
54214cf11afSPaul Mackerras	. = 0xf00
54314cf11afSPaul Mackerras	b	performance_monitor_pSeries
54414cf11afSPaul Mackerras
54514cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable)
54614cf11afSPaul Mackerras
54714cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint)
54814cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x1700, altivec_assist)
54914cf11afSPaul Mackerras
55014cf11afSPaul Mackerras	. = 0x3000
55114cf11afSPaul Mackerras
55214cf11afSPaul Mackerras/*** pSeries interrupt support ***/
55314cf11afSPaul Mackerras
55414cf11afSPaul Mackerras	/* moved from 0xf00 */
55514cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(., performance_monitor)
55614cf11afSPaul Mackerras
55714cf11afSPaul Mackerras	.align	7
55814cf11afSPaul Mackerras_GLOBAL(do_stab_bolted_pSeries)
55914cf11afSPaul Mackerras	mtcrf	0x80,r12
560b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
56114cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted)
56214cf11afSPaul Mackerras
56314cf11afSPaul Mackerras/*
5643c726f8dSBenjamin Herrenschmidt * We have some room here  we use that to put
5653c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably
5663c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid
5673c726f8dSBenjamin Herrenschmidt *
5683c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual,
5693c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement
5703c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables
5713c726f8dSBenjamin Herrenschmidt */
5723c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
5733c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries:
5743c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R10(r13)
5753c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R11(r13)
5763c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R12(r13)
5773c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRG1
5783c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R9(r13)
5793c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R3(r13)
5803c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R13(r13)
5813c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R9(r13)
5823c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R3(r13)
5833c726f8dSBenjamin Herrenschmidt	clrrdi	r12,r13,32
5843c726f8dSBenjamin Herrenschmidt	mfmsr	r10
5853c726f8dSBenjamin Herrenschmidt	mfspr	r11,SRR0			/* save SRR0 */
5863c726f8dSBenjamin Herrenschmidt	ori	r12,r12,slb_miss_user_common@l	/* virt addr of handler */
5873c726f8dSBenjamin Herrenschmidt	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
5883c726f8dSBenjamin Herrenschmidt	mtspr	SRR0,r12
5893c726f8dSBenjamin Herrenschmidt	mfspr	r12,SRR1			/* and SRR1 */
5903c726f8dSBenjamin Herrenschmidt	mtspr	SRR1,r10
5913c726f8dSBenjamin Herrenschmidt	rfid
5923c726f8dSBenjamin Herrenschmidt	b	.				/* prevent spec. execution */
5933c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
5943c726f8dSBenjamin Herrenschmidt
5953c726f8dSBenjamin Herrenschmidt/*
59614cf11afSPaul Mackerras * Vectors for the FWNMI option.  Share common code.
59714cf11afSPaul Mackerras */
59814cf11afSPaul Mackerras	.globl system_reset_fwnmi
5998c4f1f29SMichael Ellerman      .align 7
60014cf11afSPaul Mackerrassystem_reset_fwnmi:
60114cf11afSPaul Mackerras	HMT_MEDIUM
602b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
60314cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common)
60414cf11afSPaul Mackerras
60514cf11afSPaul Mackerras	.globl machine_check_fwnmi
6068c4f1f29SMichael Ellerman      .align 7
60714cf11afSPaul Mackerrasmachine_check_fwnmi:
60814cf11afSPaul Mackerras	HMT_MEDIUM
609b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
61014cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common)
61114cf11afSPaul Mackerras
61214cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
61314cf11afSPaul Mackerras/***  ISeries-LPAR interrupt handlers ***/
61414cf11afSPaul Mackerras
61514cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x200, machine_check, PACA_EXMC)
61614cf11afSPaul Mackerras
61714cf11afSPaul Mackerras	.globl data_access_iSeries
61814cf11afSPaul Mackerrasdata_access_iSeries:
619b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
62014cf11afSPaul MackerrasBEGIN_FTR_SECTION
621b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG2,r12
622b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_DAR
623b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
62414cf11afSPaul Mackerras	srdi	r13,r13,60
62514cf11afSPaul Mackerras	rlwimi	r13,r12,16,0x20
62614cf11afSPaul Mackerras	mfcr	r12
62714cf11afSPaul Mackerras	cmpwi	r13,0x2c
62814cf11afSPaul Mackerras	beq	.do_stab_bolted_iSeries
62914cf11afSPaul Mackerras	mtcrf	0x80,r12
630b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
63114cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
63214cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN)
63314cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
63414cf11afSPaul Mackerras	b	data_access_common
63514cf11afSPaul Mackerras
63614cf11afSPaul Mackerras.do_stab_bolted_iSeries:
63714cf11afSPaul Mackerras	mtcrf	0x80,r12
638b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
63914cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXSLB)
64014cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
64114cf11afSPaul Mackerras	b	.do_stab_bolted
64214cf11afSPaul Mackerras
64314cf11afSPaul Mackerras	.globl	data_access_slb_iSeries
64414cf11afSPaul Mackerrasdata_access_slb_iSeries:
645b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
6463c726f8dSBenjamin Herrenschmidt	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
64714cf11afSPaul Mackerras	std	r3,PACA_EXSLB+EX_R3(r13)
648b5bbeb23SPaul Mackerras	mfspr	r3,SPRN_DAR
6493c726f8dSBenjamin Herrenschmidt	std	r9,PACA_EXSLB+EX_R9(r13)
6503c726f8dSBenjamin Herrenschmidt	mfcr	r9
6513c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6523c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
6533c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_iseries
6543c726f8dSBenjamin Herrenschmidt#endif
6553c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R10(r13)
6563c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXSLB+EX_R11(r13)
6573c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXSLB+EX_R12(r13)
6583c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
6593c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
6603356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
6613356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
6623c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode
66314cf11afSPaul Mackerras
66414cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x400, instruction_access, PACA_EXGEN)
66514cf11afSPaul Mackerras
66614cf11afSPaul Mackerras	.globl	instruction_access_slb_iSeries
66714cf11afSPaul Mackerrasinstruction_access_slb_iSeries:
668b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
6693c726f8dSBenjamin Herrenschmidt	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
67014cf11afSPaul Mackerras	std	r3,PACA_EXSLB+EX_R3(r13)
6713356bb9fSDavid Gibson	ld	r3,PACALPPACAPTR(r13)
6723356bb9fSDavid Gibson	ld	r3,LPPACASRR0(r3)	/* get SRR0 value */
6733c726f8dSBenjamin Herrenschmidt	std	r9,PACA_EXSLB+EX_R9(r13)
6743c726f8dSBenjamin Herrenschmidt	mfcr	r9
6753c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6763c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
6773c726f8dSBenjamin Herrenschmidt	bge	.slb_miss_user_iseries
6783c726f8dSBenjamin Herrenschmidt#endif
6793c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R10(r13)
6803c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXSLB+EX_R11(r13)
6813c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXSLB+EX_R12(r13)
6823c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
6833c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
6843356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
6853356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
6863c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode
6873c726f8dSBenjamin Herrenschmidt
6883c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6893c726f8dSBenjamin Herrenschmidtslb_miss_user_iseries:
6903c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R10(r13)
6913c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R11(r13)
6923c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R12(r13)
6933c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRG1
6943c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R9(r13)
6953c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R3(r13)
6963c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R13(r13)
6973c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R9(r13)
6983c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R3(r13)
6993c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_ISERIES_2
7003c726f8dSBenjamin Herrenschmidt	b	slb_miss_user_common
7013c726f8dSBenjamin Herrenschmidt#endif
70214cf11afSPaul Mackerras
70314cf11afSPaul Mackerras	MASKABLE_EXCEPTION_ISERIES(0x500, hardware_interrupt)
70414cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x600, alignment, PACA_EXGEN)
70514cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x700, program_check, PACA_EXGEN)
70614cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x800, fp_unavailable, PACA_EXGEN)
70714cf11afSPaul Mackerras	MASKABLE_EXCEPTION_ISERIES(0x900, decrementer)
70814cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0xa00, trap_0a, PACA_EXGEN)
70914cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0xb00, trap_0b, PACA_EXGEN)
71014cf11afSPaul Mackerras
71114cf11afSPaul Mackerras	.globl	system_call_iSeries
71214cf11afSPaul Mackerrassystem_call_iSeries:
71314cf11afSPaul Mackerras	mr	r9,r13
714b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3
71514cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
71614cf11afSPaul Mackerras	b	system_call_common
71714cf11afSPaul Mackerras
71814cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xd00, single_step, PACA_EXGEN)
71914cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xe00, trap_0e, PACA_EXGEN)
72014cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xf00, performance_monitor, PACA_EXGEN)
72114cf11afSPaul Mackerras
72214cf11afSPaul Mackerras	.globl system_reset_iSeries
72314cf11afSPaul Mackerrassystem_reset_iSeries:
724b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* Get paca address */
72514cf11afSPaul Mackerras	mfmsr	r24
72614cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
72714cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
72814cf11afSPaul Mackerras	lhz	r24,PACAPACAINDEX(r13)	/* Get processor # */
72914cf11afSPaul Mackerras	cmpwi	0,r24,0			/* Are we processor 0? */
73014cf11afSPaul Mackerras	beq	.__start_initialization_iSeries	/* Start up the first processor */
73114cf11afSPaul Mackerras	mfspr	r4,SPRN_CTRLF
73214cf11afSPaul Mackerras	li	r5,CTRL_RUNLATCH	/* Turn off the run light */
73314cf11afSPaul Mackerras	andc	r4,r4,r5
73414cf11afSPaul Mackerras	mtspr	SPRN_CTRLT,r4
73514cf11afSPaul Mackerras
73614cf11afSPaul Mackerras1:
73714cf11afSPaul Mackerras	HMT_LOW
73814cf11afSPaul Mackerras#ifdef CONFIG_SMP
73914cf11afSPaul Mackerras	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor
74014cf11afSPaul Mackerras					 * should start */
74114cf11afSPaul Mackerras	sync
742e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,current_set)
74314cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#] */
74414cf11afSPaul Mackerras	ldx	r3,r3,r28
74514cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
74614cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
74714cf11afSPaul Mackerras
74814cf11afSPaul Mackerras	cmpwi	0,r23,0
74914cf11afSPaul Mackerras	beq	iSeries_secondary_smp_loop	/* Loop until told to go */
75014cf11afSPaul Mackerras	bne	.__secondary_start		/* Loop until told to go */
75114cf11afSPaul MackerrasiSeries_secondary_smp_loop:
75214cf11afSPaul Mackerras	/* Let the Hypervisor know we are alive */
75314cf11afSPaul Mackerras	/* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
75414cf11afSPaul Mackerras	lis	r3,0x8002
75514cf11afSPaul Mackerras	rldicr	r3,r3,32,15		/* r0 = (r3 << 32) & 0xffff000000000000 */
75614cf11afSPaul Mackerras#else /* CONFIG_SMP */
75714cf11afSPaul Mackerras	/* Yield the processor.  This is required for non-SMP kernels
75814cf11afSPaul Mackerras		which are running on multi-threaded machines. */
75914cf11afSPaul Mackerras	lis	r3,0x8000
76014cf11afSPaul Mackerras	rldicr	r3,r3,32,15		/* r3 = (r3 << 32) & 0xffff000000000000 */
76114cf11afSPaul Mackerras	addi	r3,r3,18		/* r3 = 0x8000000000000012 which is "yield" */
76214cf11afSPaul Mackerras	li	r4,0			/* "yield timed" */
76314cf11afSPaul Mackerras	li	r5,-1			/* "yield forever" */
76414cf11afSPaul Mackerras#endif /* CONFIG_SMP */
76514cf11afSPaul Mackerras	li	r0,-1			/* r0=-1 indicates a Hypervisor call */
76614cf11afSPaul Mackerras	sc				/* Invoke the hypervisor via a system call */
767b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* Put r13 back ???? */
76814cf11afSPaul Mackerras	b	1b			/* If SMP not configured, secondaries
76914cf11afSPaul Mackerras					 * loop forever */
77014cf11afSPaul Mackerras
77114cf11afSPaul Mackerras	.globl decrementer_iSeries_masked
77214cf11afSPaul Mackerrasdecrementer_iSeries_masked:
773f9b4045dSMichael Ellerman	/* We may not have a valid TOC pointer in here. */
77414cf11afSPaul Mackerras	li	r11,1
7753356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
7763356bb9fSDavid Gibson	stb	r11,LPPACADECRINT(r12)
777f9b4045dSMichael Ellerman	LOAD_REG_IMMEDIATE(r12, tb_ticks_per_jiffy)
778f9b4045dSMichael Ellerman	lwz	r12,0(r12)
77914cf11afSPaul Mackerras	mtspr	SPRN_DEC,r12
78014cf11afSPaul Mackerras	/* fall through */
78114cf11afSPaul Mackerras
78214cf11afSPaul Mackerras	.globl hardware_interrupt_iSeries_masked
78314cf11afSPaul Mackerrashardware_interrupt_iSeries_masked:
78414cf11afSPaul Mackerras	mtcrf	0x80,r9		/* Restore regs */
7853356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
7863356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r12)
7873356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
788b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
789b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
79014cf11afSPaul Mackerras	ld	r9,PACA_EXGEN+EX_R9(r13)
79114cf11afSPaul Mackerras	ld	r10,PACA_EXGEN+EX_R10(r13)
79214cf11afSPaul Mackerras	ld	r11,PACA_EXGEN+EX_R11(r13)
79314cf11afSPaul Mackerras	ld	r12,PACA_EXGEN+EX_R12(r13)
79414cf11afSPaul Mackerras	ld	r13,PACA_EXGEN+EX_R13(r13)
79514cf11afSPaul Mackerras	rfid
79614cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
79714cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
79814cf11afSPaul Mackerras
79914cf11afSPaul Mackerras/*** Common interrupt handlers ***/
80014cf11afSPaul Mackerras
80114cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception)
80214cf11afSPaul Mackerras
80314cf11afSPaul Mackerras	/*
80414cf11afSPaul Mackerras	 * Machine check is different because we use a different
80514cf11afSPaul Mackerras	 * save area: PACA_EXMC instead of PACA_EXGEN.
80614cf11afSPaul Mackerras	 */
80714cf11afSPaul Mackerras	.align	7
80814cf11afSPaul Mackerras	.globl machine_check_common
80914cf11afSPaul Mackerrasmachine_check_common:
81014cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
811f39224a8SPaul Mackerras	FINISH_NAP
81214cf11afSPaul Mackerras	DISABLE_INTS
81314cf11afSPaul Mackerras	bl	.save_nvgprs
81414cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
81514cf11afSPaul Mackerras	bl	.machine_check_exception
81614cf11afSPaul Mackerras	b	.ret_from_except
81714cf11afSPaul Mackerras
81814cf11afSPaul Mackerras	STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt)
81914cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception)
82014cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception)
82114cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception)
82214cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception)
823f39224a8SPaul Mackerras	STD_EXCEPTION_COMMON_IDLE(0xf00, performance_monitor, .performance_monitor_exception)
82414cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception)
82514cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
82614cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception)
82714cf11afSPaul Mackerras#else
82814cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception)
82914cf11afSPaul Mackerras#endif
83014cf11afSPaul Mackerras
83114cf11afSPaul Mackerras/*
83214cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad.
83314cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca,
83414cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer,
83514cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1.
83614cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there,
83714cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics.
83814cf11afSPaul Mackerras */
83914cf11afSPaul Mackerrasbad_stack:
84014cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
84114cf11afSPaul Mackerras	subi	r1,r1,64+INT_FRAME_SIZE
84214cf11afSPaul Mackerras	std	r9,_CCR(r1)
84314cf11afSPaul Mackerras	std	r10,GPR1(r1)
84414cf11afSPaul Mackerras	std	r11,_NIP(r1)
84514cf11afSPaul Mackerras	std	r12,_MSR(r1)
846b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR
847b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
84814cf11afSPaul Mackerras	std	r11,_DAR(r1)
84914cf11afSPaul Mackerras	std	r12,_DSISR(r1)
85014cf11afSPaul Mackerras	mflr	r10
85114cf11afSPaul Mackerras	mfctr	r11
85214cf11afSPaul Mackerras	mfxer	r12
85314cf11afSPaul Mackerras	std	r10,_LINK(r1)
85414cf11afSPaul Mackerras	std	r11,_CTR(r1)
85514cf11afSPaul Mackerras	std	r12,_XER(r1)
85614cf11afSPaul Mackerras	SAVE_GPR(0,r1)
85714cf11afSPaul Mackerras	SAVE_GPR(2,r1)
85814cf11afSPaul Mackerras	SAVE_4GPRS(3,r1)
85914cf11afSPaul Mackerras	SAVE_2GPRS(7,r1)
86014cf11afSPaul Mackerras	SAVE_10GPRS(12,r1)
86114cf11afSPaul Mackerras	SAVE_10GPRS(22,r1)
86214cf11afSPaul Mackerras	addi	r11,r1,INT_FRAME_SIZE
86314cf11afSPaul Mackerras	std	r11,0(r1)
86414cf11afSPaul Mackerras	li	r12,0
86514cf11afSPaul Mackerras	std	r12,0(r11)
86614cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
86714cf11afSPaul Mackerras1:	addi	r3,r1,STACK_FRAME_OVERHEAD
86814cf11afSPaul Mackerras	bl	.kernel_bad_stack
86914cf11afSPaul Mackerras	b	1b
87014cf11afSPaul Mackerras
87114cf11afSPaul Mackerras/*
87214cf11afSPaul Mackerras * Return from an exception with minimal checks.
87314cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON.
87414cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been
87514cf11afSPaul Mackerras * done that might have changed the scheduling status of
87614cf11afSPaul Mackerras * any task or sent any task a signal, you should use
87714cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this.
87814cf11afSPaul Mackerras */
87940ef8cbcSPaul Mackerras	.globl	fast_exception_return
88014cf11afSPaul Mackerrasfast_exception_return:
88114cf11afSPaul Mackerras	ld	r12,_MSR(r1)
88214cf11afSPaul Mackerras	ld	r11,_NIP(r1)
88314cf11afSPaul Mackerras	andi.	r3,r12,MSR_RI		/* check if RI is set */
88414cf11afSPaul Mackerras	beq-	unrecov_fer
885c6622f63SPaul Mackerras
886c6622f63SPaul Mackerras#ifdef CONFIG_VIRT_CPU_ACCOUNTING
887c6622f63SPaul Mackerras	andi.	r3,r12,MSR_PR
888c6622f63SPaul Mackerras	beq	2f
889c6622f63SPaul Mackerras	ACCOUNT_CPU_USER_EXIT(r3, r4)
890c6622f63SPaul Mackerras2:
891c6622f63SPaul Mackerras#endif
892c6622f63SPaul Mackerras
89314cf11afSPaul Mackerras	ld	r3,_CCR(r1)
89414cf11afSPaul Mackerras	ld	r4,_LINK(r1)
89514cf11afSPaul Mackerras	ld	r5,_CTR(r1)
89614cf11afSPaul Mackerras	ld	r6,_XER(r1)
89714cf11afSPaul Mackerras	mtcr	r3
89814cf11afSPaul Mackerras	mtlr	r4
89914cf11afSPaul Mackerras	mtctr	r5
90014cf11afSPaul Mackerras	mtxer	r6
90114cf11afSPaul Mackerras	REST_GPR(0, r1)
90214cf11afSPaul Mackerras	REST_8GPRS(2, r1)
90314cf11afSPaul Mackerras
90414cf11afSPaul Mackerras	mfmsr	r10
90514cf11afSPaul Mackerras	clrrdi	r10,r10,2		/* clear RI (LE is 0 already) */
90614cf11afSPaul Mackerras	mtmsrd	r10,1
90714cf11afSPaul Mackerras
908b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
909b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
91014cf11afSPaul Mackerras	REST_4GPRS(10, r1)
91114cf11afSPaul Mackerras	ld	r1,GPR1(r1)
91214cf11afSPaul Mackerras	rfid
91314cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
91414cf11afSPaul Mackerras
91514cf11afSPaul Mackerrasunrecov_fer:
91614cf11afSPaul Mackerras	bl	.save_nvgprs
91714cf11afSPaul Mackerras1:	addi	r3,r1,STACK_FRAME_OVERHEAD
91814cf11afSPaul Mackerras	bl	.unrecoverable_exception
91914cf11afSPaul Mackerras	b	1b
92014cf11afSPaul Mackerras
92114cf11afSPaul Mackerras/*
92214cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR,
92314cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12,
92414cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen.
92514cf11afSPaul Mackerras */
92614cf11afSPaul Mackerras	.align	7
92714cf11afSPaul Mackerras	.globl data_access_common
92814cf11afSPaul Mackerrasdata_access_common:
929b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DAR
93014cf11afSPaul Mackerras	std	r10,PACA_EXGEN+EX_DAR(r13)
931b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DSISR
93214cf11afSPaul Mackerras	stw	r10,PACA_EXGEN+EX_DSISR(r13)
93314cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
93414cf11afSPaul Mackerras	ld	r3,PACA_EXGEN+EX_DAR(r13)
93514cf11afSPaul Mackerras	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
93614cf11afSPaul Mackerras	li	r5,0x300
93714cf11afSPaul Mackerras	b	.do_hash_page	 	/* Try to handle as hpte fault */
93814cf11afSPaul Mackerras
93914cf11afSPaul Mackerras	.align	7
94014cf11afSPaul Mackerras	.globl instruction_access_common
94114cf11afSPaul Mackerrasinstruction_access_common:
94214cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
94314cf11afSPaul Mackerras	ld	r3,_NIP(r1)
94414cf11afSPaul Mackerras	andis.	r4,r12,0x5820
94514cf11afSPaul Mackerras	li	r5,0x400
94614cf11afSPaul Mackerras	b	.do_hash_page		/* Try to handle as hpte fault */
94714cf11afSPaul Mackerras
9483c726f8dSBenjamin Herrenschmidt/*
9493c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual
9503c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used
9513c726f8dSBenjamin Herrenschmidt */
9523c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
9533c726f8dSBenjamin Herrenschmidt	.align	7
9543c726f8dSBenjamin Herrenschmidt	.globl	slb_miss_user_common
9553c726f8dSBenjamin Herrenschmidtslb_miss_user_common:
9563c726f8dSBenjamin Herrenschmidt	mflr	r10
9573c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXGEN+EX_DAR(r13)
9583c726f8dSBenjamin Herrenschmidt	stw	r9,PACA_EXGEN+EX_CCR(r13)
9593c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_LR(r13)
9603c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_SRR0(r13)
9613c726f8dSBenjamin Herrenschmidt	bl	.slb_allocate_user
9623c726f8dSBenjamin Herrenschmidt
9633c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXGEN+EX_LR(r13)
9643c726f8dSBenjamin Herrenschmidt	ld	r3,PACA_EXGEN+EX_R3(r13)
9653c726f8dSBenjamin Herrenschmidt	lwz	r9,PACA_EXGEN+EX_CCR(r13)
9663c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXGEN+EX_SRR0(r13)
9673c726f8dSBenjamin Herrenschmidt	mtlr	r10
9683c726f8dSBenjamin Herrenschmidt	beq-	slb_miss_fault
9693c726f8dSBenjamin Herrenschmidt
9703c726f8dSBenjamin Herrenschmidt	andi.	r10,r12,MSR_RI		/* check for unrecoverable exception */
9713c726f8dSBenjamin Herrenschmidt	beq-	unrecov_user_slb
9723c726f8dSBenjamin Herrenschmidt	mfmsr	r10
9733c726f8dSBenjamin Herrenschmidt
9743c726f8dSBenjamin Herrenschmidt.machine push
9753c726f8dSBenjamin Herrenschmidt.machine "power4"
9763c726f8dSBenjamin Herrenschmidt	mtcrf	0x80,r9
9773c726f8dSBenjamin Herrenschmidt.machine pop
9783c726f8dSBenjamin Herrenschmidt
9793c726f8dSBenjamin Herrenschmidt	clrrdi	r10,r10,2		/* clear RI before setting SRR0/1 */
9803c726f8dSBenjamin Herrenschmidt	mtmsrd	r10,1
9813c726f8dSBenjamin Herrenschmidt
9823c726f8dSBenjamin Herrenschmidt	mtspr	SRR0,r11
9833c726f8dSBenjamin Herrenschmidt	mtspr	SRR1,r12
9843c726f8dSBenjamin Herrenschmidt
9853c726f8dSBenjamin Herrenschmidt	ld	r9,PACA_EXGEN+EX_R9(r13)
9863c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXGEN+EX_R10(r13)
9873c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXGEN+EX_R11(r13)
9883c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXGEN+EX_R12(r13)
9893c726f8dSBenjamin Herrenschmidt	ld	r13,PACA_EXGEN+EX_R13(r13)
9903c726f8dSBenjamin Herrenschmidt	rfid
9913c726f8dSBenjamin Herrenschmidt	b	.
9923c726f8dSBenjamin Herrenschmidt
9933c726f8dSBenjamin Herrenschmidtslb_miss_fault:
9943c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
9953c726f8dSBenjamin Herrenschmidt	ld	r4,PACA_EXGEN+EX_DAR(r13)
9963c726f8dSBenjamin Herrenschmidt	li	r5,0
9973c726f8dSBenjamin Herrenschmidt	std	r4,_DAR(r1)
9983c726f8dSBenjamin Herrenschmidt	std	r5,_DSISR(r1)
9993c726f8dSBenjamin Herrenschmidt	b	.handle_page_fault
10003c726f8dSBenjamin Herrenschmidt
10013c726f8dSBenjamin Herrenschmidtunrecov_user_slb:
10023c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
10033c726f8dSBenjamin Herrenschmidt	DISABLE_INTS
10043c726f8dSBenjamin Herrenschmidt	bl	.save_nvgprs
10053c726f8dSBenjamin Herrenschmidt1:	addi	r3,r1,STACK_FRAME_OVERHEAD
10063c726f8dSBenjamin Herrenschmidt	bl	.unrecoverable_exception
10073c726f8dSBenjamin Herrenschmidt	b	1b
10083c726f8dSBenjamin Herrenschmidt
10093c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
10103c726f8dSBenjamin Herrenschmidt
10113c726f8dSBenjamin Herrenschmidt
10123c726f8dSBenjamin Herrenschmidt/*
10133c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR,
10143c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return
10153c726f8dSBenjamin Herrenschmidt * r3 has the faulting address
10163c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb.
10173c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3
10183c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure.
10193c726f8dSBenjamin Herrenschmidt */
10203c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode)
10213c726f8dSBenjamin Herrenschmidt	mflr	r10
10223c726f8dSBenjamin Herrenschmidt
10233c726f8dSBenjamin Herrenschmidt	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
10243c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_LR(r13)	/* save LR */
10253c726f8dSBenjamin Herrenschmidt
10263c726f8dSBenjamin Herrenschmidt	bl	.slb_allocate_realmode
10273c726f8dSBenjamin Herrenschmidt
10283c726f8dSBenjamin Herrenschmidt	/* All done -- return from exception. */
10293c726f8dSBenjamin Herrenschmidt
10303c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXSLB+EX_LR(r13)
10313c726f8dSBenjamin Herrenschmidt	ld	r3,PACA_EXSLB+EX_R3(r13)
10323c726f8dSBenjamin Herrenschmidt	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
10333c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES
10343356bb9fSDavid Gibson	ld	r11,PACALPPACAPTR(r13)
10353356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r11)		/* get SRR0 value */
10363c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */
10373c726f8dSBenjamin Herrenschmidt
10383c726f8dSBenjamin Herrenschmidt	mtlr	r10
10393c726f8dSBenjamin Herrenschmidt
10403c726f8dSBenjamin Herrenschmidt	andi.	r10,r12,MSR_RI	/* check for unrecoverable exception */
10413c726f8dSBenjamin Herrenschmidt	beq-	unrecov_slb
10423c726f8dSBenjamin Herrenschmidt
10433c726f8dSBenjamin Herrenschmidt.machine	push
10443c726f8dSBenjamin Herrenschmidt.machine	"power4"
10453c726f8dSBenjamin Herrenschmidt	mtcrf	0x80,r9
10463c726f8dSBenjamin Herrenschmidt	mtcrf	0x01,r9		/* slb_allocate uses cr0 and cr7 */
10473c726f8dSBenjamin Herrenschmidt.machine	pop
10483c726f8dSBenjamin Herrenschmidt
10493c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES
10503c726f8dSBenjamin Herrenschmidt	mtspr	SPRN_SRR0,r11
10513c726f8dSBenjamin Herrenschmidt	mtspr	SPRN_SRR1,r12
10523c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */
10533c726f8dSBenjamin Herrenschmidt	ld	r9,PACA_EXSLB+EX_R9(r13)
10543c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXSLB+EX_R10(r13)
10553c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R11(r13)
10563c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R12(r13)
10573c726f8dSBenjamin Herrenschmidt	ld	r13,PACA_EXSLB+EX_R13(r13)
10583c726f8dSBenjamin Herrenschmidt	rfid
10593c726f8dSBenjamin Herrenschmidt	b	.	/* prevent speculative execution */
10603c726f8dSBenjamin Herrenschmidt
10613c726f8dSBenjamin Herrenschmidtunrecov_slb:
10623c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
10633c726f8dSBenjamin Herrenschmidt	DISABLE_INTS
10643c726f8dSBenjamin Herrenschmidt	bl	.save_nvgprs
10653c726f8dSBenjamin Herrenschmidt1:	addi	r3,r1,STACK_FRAME_OVERHEAD
10663c726f8dSBenjamin Herrenschmidt	bl	.unrecoverable_exception
10673c726f8dSBenjamin Herrenschmidt	b	1b
10683c726f8dSBenjamin Herrenschmidt
106914cf11afSPaul Mackerras	.align	7
107014cf11afSPaul Mackerras	.globl hardware_interrupt_common
107114cf11afSPaul Mackerras	.globl hardware_interrupt_entry
107214cf11afSPaul Mackerrashardware_interrupt_common:
107314cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN)
1074f39224a8SPaul Mackerras	FINISH_NAP
107514cf11afSPaul Mackerrashardware_interrupt_entry:
107614cf11afSPaul Mackerras	DISABLE_INTS
1077cb2c9b27SAnton Blanchard	bl	.ppc64_runlatch_on
107814cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
107914cf11afSPaul Mackerras	bl	.do_IRQ
108014cf11afSPaul Mackerras	b	.ret_from_except_lite
108114cf11afSPaul Mackerras
1082f39224a8SPaul Mackerras#ifdef CONFIG_PPC_970_NAP
1083f39224a8SPaul Mackerraspower4_fixup_nap:
1084f39224a8SPaul Mackerras	andc	r9,r9,r10
1085f39224a8SPaul Mackerras	std	r9,TI_LOCAL_FLAGS(r11)
1086f39224a8SPaul Mackerras	ld	r10,_LINK(r1)		/* make idle task do the */
1087f39224a8SPaul Mackerras	std	r10,_NIP(r1)		/* equivalent of a blr */
1088f39224a8SPaul Mackerras	blr
1089f39224a8SPaul Mackerras#endif
1090f39224a8SPaul Mackerras
109114cf11afSPaul Mackerras	.align	7
109214cf11afSPaul Mackerras	.globl alignment_common
109314cf11afSPaul Mackerrasalignment_common:
1094b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DAR
109514cf11afSPaul Mackerras	std	r10,PACA_EXGEN+EX_DAR(r13)
1096b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DSISR
109714cf11afSPaul Mackerras	stw	r10,PACA_EXGEN+EX_DSISR(r13)
109814cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
109914cf11afSPaul Mackerras	ld	r3,PACA_EXGEN+EX_DAR(r13)
110014cf11afSPaul Mackerras	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
110114cf11afSPaul Mackerras	std	r3,_DAR(r1)
110214cf11afSPaul Mackerras	std	r4,_DSISR(r1)
110314cf11afSPaul Mackerras	bl	.save_nvgprs
110414cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
110514cf11afSPaul Mackerras	ENABLE_INTS
110614cf11afSPaul Mackerras	bl	.alignment_exception
110714cf11afSPaul Mackerras	b	.ret_from_except
110814cf11afSPaul Mackerras
110914cf11afSPaul Mackerras	.align	7
111014cf11afSPaul Mackerras	.globl program_check_common
111114cf11afSPaul Mackerrasprogram_check_common:
111214cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
111314cf11afSPaul Mackerras	bl	.save_nvgprs
111414cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
111514cf11afSPaul Mackerras	ENABLE_INTS
111614cf11afSPaul Mackerras	bl	.program_check_exception
111714cf11afSPaul Mackerras	b	.ret_from_except
111814cf11afSPaul Mackerras
111914cf11afSPaul Mackerras	.align	7
112014cf11afSPaul Mackerras	.globl fp_unavailable_common
112114cf11afSPaul Mackerrasfp_unavailable_common:
112214cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
112314cf11afSPaul Mackerras	bne	.load_up_fpu		/* if from user, just load it up */
112414cf11afSPaul Mackerras	bl	.save_nvgprs
112514cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
112614cf11afSPaul Mackerras	ENABLE_INTS
112714cf11afSPaul Mackerras	bl	.kernel_fp_unavailable_exception
112814cf11afSPaul Mackerras	BUG_OPCODE
112914cf11afSPaul Mackerras
113014cf11afSPaul Mackerras	.align	7
113114cf11afSPaul Mackerras	.globl altivec_unavailable_common
113214cf11afSPaul Mackerrasaltivec_unavailable_common:
113314cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
113414cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
113514cf11afSPaul MackerrasBEGIN_FTR_SECTION
113614cf11afSPaul Mackerras	bne	.load_up_altivec	/* if from user, just load it up */
113714cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
113814cf11afSPaul Mackerras#endif
113914cf11afSPaul Mackerras	bl	.save_nvgprs
114014cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
114114cf11afSPaul Mackerras	ENABLE_INTS
114214cf11afSPaul Mackerras	bl	.altivec_unavailable_exception
114314cf11afSPaul Mackerras	b	.ret_from_except
114414cf11afSPaul Mackerras
114514cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
114614cf11afSPaul Mackerras/*
114714cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk)
114814cf11afSPaul Mackerras * Disable VMX for the task which had it previously,
114914cf11afSPaul Mackerras * and save its vector registers in its thread_struct.
115014cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return.
115114cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every
115214cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers).
115314cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current'
115414cf11afSPaul Mackerras */
115514cf11afSPaul Mackerras_STATIC(load_up_altivec)
115614cf11afSPaul Mackerras	mfmsr	r5			/* grab the current MSR */
115714cf11afSPaul Mackerras	oris	r5,r5,MSR_VEC@h
115814cf11afSPaul Mackerras	mtmsrd	r5			/* enable use of VMX now */
115914cf11afSPaul Mackerras	isync
116014cf11afSPaul Mackerras
116114cf11afSPaul Mackerras/*
116214cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too
116314cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU
116414cf11afSPaul Mackerras * to another.  Instead we call giveup_altvec in switch_to.
116514cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context
116614cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually
116714cf11afSPaul Mackerras * avoid saving all of the VREGs here...
116814cf11afSPaul Mackerras */
116914cf11afSPaul Mackerras#ifndef CONFIG_SMP
117014cf11afSPaul Mackerras	ld	r3,last_task_used_altivec@got(r2)
117114cf11afSPaul Mackerras	ld	r4,0(r3)
117214cf11afSPaul Mackerras	cmpdi	0,r4,0
117314cf11afSPaul Mackerras	beq	1f
117414cf11afSPaul Mackerras	/* Save VMX state to last_task_used_altivec's THREAD struct */
117514cf11afSPaul Mackerras	addi	r4,r4,THREAD
117614cf11afSPaul Mackerras	SAVE_32VRS(0,r5,r4)
117714cf11afSPaul Mackerras	mfvscr	vr0
117814cf11afSPaul Mackerras	li	r10,THREAD_VSCR
117914cf11afSPaul Mackerras	stvx	vr0,r10,r4
118014cf11afSPaul Mackerras	/* Disable VMX for last_task_used_altivec */
118114cf11afSPaul Mackerras	ld	r5,PT_REGS(r4)
118214cf11afSPaul Mackerras	ld	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
118314cf11afSPaul Mackerras	lis	r6,MSR_VEC@h
118414cf11afSPaul Mackerras	andc	r4,r4,r6
118514cf11afSPaul Mackerras	std	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
118614cf11afSPaul Mackerras1:
118714cf11afSPaul Mackerras#endif /* CONFIG_SMP */
118814cf11afSPaul Mackerras	/* Hack: if we get an altivec unavailable trap with VRSAVE
118914cf11afSPaul Mackerras	 * set to all zeros, we assume this is a broken application
119014cf11afSPaul Mackerras	 * that fails to set it properly, and thus we switch it to
119114cf11afSPaul Mackerras	 * all 1's
119214cf11afSPaul Mackerras	 */
119314cf11afSPaul Mackerras	mfspr	r4,SPRN_VRSAVE
119414cf11afSPaul Mackerras	cmpdi	0,r4,0
119514cf11afSPaul Mackerras	bne+	1f
119614cf11afSPaul Mackerras	li	r4,-1
119714cf11afSPaul Mackerras	mtspr	SPRN_VRSAVE,r4
119814cf11afSPaul Mackerras1:
119914cf11afSPaul Mackerras	/* enable use of VMX after return */
120014cf11afSPaul Mackerras	ld	r4,PACACURRENT(r13)
120114cf11afSPaul Mackerras	addi	r5,r4,THREAD		/* Get THREAD */
120214cf11afSPaul Mackerras	oris	r12,r12,MSR_VEC@h
120314cf11afSPaul Mackerras	std	r12,_MSR(r1)
120414cf11afSPaul Mackerras	li	r4,1
120514cf11afSPaul Mackerras	li	r10,THREAD_VSCR
120614cf11afSPaul Mackerras	stw	r4,THREAD_USED_VR(r5)
120714cf11afSPaul Mackerras	lvx	vr0,r10,r5
120814cf11afSPaul Mackerras	mtvscr	vr0
120914cf11afSPaul Mackerras	REST_32VRS(0,r4,r5)
121014cf11afSPaul Mackerras#ifndef CONFIG_SMP
121114cf11afSPaul Mackerras	/* Update last_task_used_math to 'current' */
121214cf11afSPaul Mackerras	subi	r4,r5,THREAD		/* Back to 'current' */
121314cf11afSPaul Mackerras	std	r4,0(r3)
121414cf11afSPaul Mackerras#endif /* CONFIG_SMP */
121514cf11afSPaul Mackerras	/* restore registers and return */
121614cf11afSPaul Mackerras	b	fast_exception_return
121714cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */
121814cf11afSPaul Mackerras
121914cf11afSPaul Mackerras/*
122014cf11afSPaul Mackerras * Hash table stuff
122114cf11afSPaul Mackerras */
122214cf11afSPaul Mackerras	.align	7
122314cf11afSPaul Mackerras_GLOBAL(do_hash_page)
122414cf11afSPaul Mackerras	std	r3,_DAR(r1)
122514cf11afSPaul Mackerras	std	r4,_DSISR(r1)
122614cf11afSPaul Mackerras
122714cf11afSPaul Mackerras	andis.	r0,r4,0xa450		/* weird error? */
122814cf11afSPaul Mackerras	bne-	.handle_page_fault	/* if not, try to insert a HPTE */
122914cf11afSPaul MackerrasBEGIN_FTR_SECTION
123014cf11afSPaul Mackerras	andis.	r0,r4,0x0020		/* Is it a segment table fault? */
123114cf11afSPaul Mackerras	bne-	.do_ste_alloc		/* If so handle it */
123214cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
123314cf11afSPaul Mackerras
123414cf11afSPaul Mackerras	/*
123514cf11afSPaul Mackerras	 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
123614cf11afSPaul Mackerras	 * accessing a userspace segment (even from the kernel). We assume
123714cf11afSPaul Mackerras	 * kernel addresses always have the high bit set.
123814cf11afSPaul Mackerras	 */
123914cf11afSPaul Mackerras	rlwinm	r4,r4,32-25+9,31-9,31-9	/* DSISR_STORE -> _PAGE_RW */
124014cf11afSPaul Mackerras	rotldi	r0,r3,15		/* Move high bit into MSR_PR posn */
124114cf11afSPaul Mackerras	orc	r0,r12,r0		/* MSR_PR | ~high_bit */
124214cf11afSPaul Mackerras	rlwimi	r4,r0,32-13,30,30	/* becomes _PAGE_USER access bit */
124314cf11afSPaul Mackerras	ori	r4,r4,1			/* add _PAGE_PRESENT */
124414cf11afSPaul Mackerras	rlwimi	r4,r5,22+2,31-2,31-2	/* Set _PAGE_EXEC if trap is 0x400 */
124514cf11afSPaul Mackerras
124614cf11afSPaul Mackerras	/*
124714cf11afSPaul Mackerras	 * On iSeries, we soft-disable interrupts here, then
124814cf11afSPaul Mackerras	 * hard-enable interrupts so that the hash_page code can spin on
124914cf11afSPaul Mackerras	 * the hash_table_lock without problems on a shared processor.
125014cf11afSPaul Mackerras	 */
125114cf11afSPaul Mackerras	DISABLE_INTS
125214cf11afSPaul Mackerras
125314cf11afSPaul Mackerras	/*
125414cf11afSPaul Mackerras	 * r3 contains the faulting address
125514cf11afSPaul Mackerras	 * r4 contains the required access permissions
125614cf11afSPaul Mackerras	 * r5 contains the trap number
125714cf11afSPaul Mackerras	 *
125814cf11afSPaul Mackerras	 * at return r3 = 0 for success
125914cf11afSPaul Mackerras	 */
126014cf11afSPaul Mackerras	bl	.hash_page		/* build HPTE if possible */
126114cf11afSPaul Mackerras	cmpdi	r3,0			/* see if hash_page succeeded */
126214cf11afSPaul Mackerras
126314cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
126414cf11afSPaul Mackerras	/*
126514cf11afSPaul Mackerras	 * If we had interrupts soft-enabled at the point where the
126614cf11afSPaul Mackerras	 * DSI/ISI occurred, and an interrupt came in during hash_page,
126714cf11afSPaul Mackerras	 * handle it now.
126814cf11afSPaul Mackerras	 * We jump to ret_from_except_lite rather than fast_exception_return
126914cf11afSPaul Mackerras	 * because ret_from_except_lite will check for and handle pending
127014cf11afSPaul Mackerras	 * interrupts if necessary.
127114cf11afSPaul Mackerras	 */
127214cf11afSPaul Mackerras	beq	.ret_from_except_lite
127314cf11afSPaul Mackerras	/* For a hash failure, we don't bother re-enabling interrupts */
127414cf11afSPaul Mackerras	ble-	12f
127514cf11afSPaul Mackerras
127614cf11afSPaul Mackerras	/*
127714cf11afSPaul Mackerras	 * hash_page couldn't handle it, set soft interrupt enable back
127814cf11afSPaul Mackerras	 * to what it was before the trap.  Note that .local_irq_restore
127914cf11afSPaul Mackerras	 * handles any interrupts pending at this point.
128014cf11afSPaul Mackerras	 */
128114cf11afSPaul Mackerras	ld	r3,SOFTE(r1)
128214cf11afSPaul Mackerras	bl	.local_irq_restore
128314cf11afSPaul Mackerras	b	11f
128414cf11afSPaul Mackerras#else
128514cf11afSPaul Mackerras	beq	fast_exception_return   /* Return from exception on success */
128614cf11afSPaul Mackerras	ble-	12f			/* Failure return from hash_page */
128714cf11afSPaul Mackerras
128814cf11afSPaul Mackerras	/* fall through */
128914cf11afSPaul Mackerras#endif
129014cf11afSPaul Mackerras
129114cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */
129214cf11afSPaul Mackerras_GLOBAL(handle_page_fault)
129314cf11afSPaul Mackerras	ENABLE_INTS
129414cf11afSPaul Mackerras11:	ld	r4,_DAR(r1)
129514cf11afSPaul Mackerras	ld	r5,_DSISR(r1)
129614cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
129714cf11afSPaul Mackerras	bl	.do_page_fault
129814cf11afSPaul Mackerras	cmpdi	r3,0
129914cf11afSPaul Mackerras	beq+	.ret_from_except_lite
130014cf11afSPaul Mackerras	bl	.save_nvgprs
130114cf11afSPaul Mackerras	mr	r5,r3
130214cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
130314cf11afSPaul Mackerras	lwz	r4,_DAR(r1)
130414cf11afSPaul Mackerras	bl	.bad_page_fault
130514cf11afSPaul Mackerras	b	.ret_from_except
130614cf11afSPaul Mackerras
130714cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused
130814cf11afSPaul Mackerras * the PTE insertion
130914cf11afSPaul Mackerras */
131014cf11afSPaul Mackerras12:	bl	.save_nvgprs
131114cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
131214cf11afSPaul Mackerras	lwz	r4,_DAR(r1)
131314cf11afSPaul Mackerras	bl	.low_hash_fault
131414cf11afSPaul Mackerras	b	.ret_from_except
131514cf11afSPaul Mackerras
131614cf11afSPaul Mackerras	/* here we have a segment miss */
131714cf11afSPaul Mackerras_GLOBAL(do_ste_alloc)
131814cf11afSPaul Mackerras	bl	.ste_allocate		/* try to insert stab entry */
131914cf11afSPaul Mackerras	cmpdi	r3,0
132014cf11afSPaul Mackerras	beq+	fast_exception_return
132114cf11afSPaul Mackerras	b	.handle_page_fault
132214cf11afSPaul Mackerras
132314cf11afSPaul Mackerras/*
132414cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR,
132514cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1.
132614cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb.
132714cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure.
132814cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc.
132914cf11afSPaul Mackerras */
133014cf11afSPaul Mackerras	.align	7
133114cf11afSPaul Mackerras_GLOBAL(do_stab_bolted)
133214cf11afSPaul Mackerras	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
133314cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_SRR0(r13)	/* save SRR0 in exc. frame */
133414cf11afSPaul Mackerras
133514cf11afSPaul Mackerras	/* Hash to the primary group */
133614cf11afSPaul Mackerras	ld	r10,PACASTABVIRT(r13)
1337b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR
133814cf11afSPaul Mackerras	srdi	r11,r11,28
133914cf11afSPaul Mackerras	rldimi	r10,r11,7,52	/* r10 = first ste of the group */
134014cf11afSPaul Mackerras
134114cf11afSPaul Mackerras	/* Calculate VSID */
134214cf11afSPaul Mackerras	/* This is a kernel address, so protovsid = ESID */
134314cf11afSPaul Mackerras	ASM_VSID_SCRAMBLE(r11, r9)
134414cf11afSPaul Mackerras	rldic	r9,r11,12,16	/* r9 = vsid << 12 */
134514cf11afSPaul Mackerras
134614cf11afSPaul Mackerras	/* Search the primary group for a free entry */
134714cf11afSPaul Mackerras1:	ld	r11,0(r10)	/* Test valid bit of the current ste	*/
134814cf11afSPaul Mackerras	andi.	r11,r11,0x80
134914cf11afSPaul Mackerras	beq	2f
135014cf11afSPaul Mackerras	addi	r10,r10,16
135114cf11afSPaul Mackerras	andi.	r11,r10,0x70
135214cf11afSPaul Mackerras	bne	1b
135314cf11afSPaul Mackerras
135414cf11afSPaul Mackerras	/* Stick for only searching the primary group for now.		*/
135514cf11afSPaul Mackerras	/* At least for now, we use a very simple random castout scheme */
135614cf11afSPaul Mackerras	/* Use the TB as a random number ;  OR in 1 to avoid entry 0	*/
135714cf11afSPaul Mackerras	mftb	r11
135814cf11afSPaul Mackerras	rldic	r11,r11,4,57	/* r11 = (r11 << 4) & 0x70 */
135914cf11afSPaul Mackerras	ori	r11,r11,0x10
136014cf11afSPaul Mackerras
136114cf11afSPaul Mackerras	/* r10 currently points to an ste one past the group of interest */
136214cf11afSPaul Mackerras	/* make it point to the randomly selected entry			*/
136314cf11afSPaul Mackerras	subi	r10,r10,128
136414cf11afSPaul Mackerras	or 	r10,r10,r11	/* r10 is the entry to invalidate	*/
136514cf11afSPaul Mackerras
136614cf11afSPaul Mackerras	isync			/* mark the entry invalid		*/
136714cf11afSPaul Mackerras	ld	r11,0(r10)
136814cf11afSPaul Mackerras	rldicl	r11,r11,56,1	/* clear the valid bit */
136914cf11afSPaul Mackerras	rotldi	r11,r11,8
137014cf11afSPaul Mackerras	std	r11,0(r10)
137114cf11afSPaul Mackerras	sync
137214cf11afSPaul Mackerras
137314cf11afSPaul Mackerras	clrrdi	r11,r11,28	/* Get the esid part of the ste		*/
137414cf11afSPaul Mackerras	slbie	r11
137514cf11afSPaul Mackerras
137614cf11afSPaul Mackerras2:	std	r9,8(r10)	/* Store the vsid part of the ste	*/
137714cf11afSPaul Mackerras	eieio
137814cf11afSPaul Mackerras
1379b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR		/* Get the new esid			*/
138014cf11afSPaul Mackerras	clrrdi	r11,r11,28	/* Permits a full 32b of ESID		*/
138114cf11afSPaul Mackerras	ori	r11,r11,0x90	/* Turn on valid and kp			*/
138214cf11afSPaul Mackerras	std	r11,0(r10)	/* Put new entry back into the stab	*/
138314cf11afSPaul Mackerras
138414cf11afSPaul Mackerras	sync
138514cf11afSPaul Mackerras
138614cf11afSPaul Mackerras	/* All done -- return from exception. */
138714cf11afSPaul Mackerras	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
138814cf11afSPaul Mackerras	ld	r11,PACA_EXSLB+EX_SRR0(r13)	/* get saved SRR0 */
138914cf11afSPaul Mackerras
139014cf11afSPaul Mackerras	andi.	r10,r12,MSR_RI
139114cf11afSPaul Mackerras	beq-	unrecov_slb
139214cf11afSPaul Mackerras
139314cf11afSPaul Mackerras	mtcrf	0x80,r9			/* restore CR */
139414cf11afSPaul Mackerras
139514cf11afSPaul Mackerras	mfmsr	r10
139614cf11afSPaul Mackerras	clrrdi	r10,r10,2
139714cf11afSPaul Mackerras	mtmsrd	r10,1
139814cf11afSPaul Mackerras
1399b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
1400b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
140114cf11afSPaul Mackerras	ld	r9,PACA_EXSLB+EX_R9(r13)
140214cf11afSPaul Mackerras	ld	r10,PACA_EXSLB+EX_R10(r13)
140314cf11afSPaul Mackerras	ld	r11,PACA_EXSLB+EX_R11(r13)
140414cf11afSPaul Mackerras	ld	r12,PACA_EXSLB+EX_R12(r13)
140514cf11afSPaul Mackerras	ld	r13,PACA_EXSLB+EX_R13(r13)
140614cf11afSPaul Mackerras	rfid
140714cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
140814cf11afSPaul Mackerras
140914cf11afSPaul Mackerras/*
141014cf11afSPaul Mackerras * Space for CPU0's segment table.
141114cf11afSPaul Mackerras *
141214cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before
141314cf11afSPaul Mackerras * we get control (with relocate on).  The address is give to the hv
1414ee400b63SStephen Rothwell * as a page number (see xLparMap in lpardata.c), so this must be at a
141514cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >>
141614cf11afSPaul Mackerras * PAGE_SHIFT).
141714cf11afSPaul Mackerras */
1418758438a7SMichael Ellerman	. = STAB0_OFFSET	/* 0x6000 */
141914cf11afSPaul Mackerras	.globl initial_stab
142014cf11afSPaul Mackerrasinitial_stab:
142114cf11afSPaul Mackerras	.space	4096
142214cf11afSPaul Mackerras
142314cf11afSPaul Mackerras/*
142414cf11afSPaul Mackerras * Data area reserved for FWNMI option.
142514cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA.
142614cf11afSPaul Mackerras */
142714cf11afSPaul Mackerras	.= 0x7000
142814cf11afSPaul Mackerras	.globl fwnmi_data_area
142914cf11afSPaul Mackerrasfwnmi_data_area:
143014cf11afSPaul Mackerras
143114cf11afSPaul Mackerras	/* iSeries does not use the FWNMI stuff, so it is safe to put
143214cf11afSPaul Mackerras	 * this here, even if we later allow kernels that will boot on
143314cf11afSPaul Mackerras	 * both pSeries and iSeries */
143414cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
143514cf11afSPaul Mackerras        . = LPARMAP_PHYS
143614cf11afSPaul Mackerras#include "lparmap.s"
143714cf11afSPaul Mackerras/*
143814cf11afSPaul Mackerras * This ".text" is here for old compilers that generate a trailing
143914cf11afSPaul Mackerras * .note section when compiling .c files to .s
144014cf11afSPaul Mackerras */
144114cf11afSPaul Mackerras	.text
144214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
144314cf11afSPaul Mackerras
144414cf11afSPaul Mackerras        . = 0x8000
144514cf11afSPaul Mackerras
144614cf11afSPaul Mackerras/*
144714cf11afSPaul Mackerras * On pSeries, secondary processors spin in the following code.
144814cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id)
144914cf11afSPaul Mackerras */
145014cf11afSPaul Mackerras_GLOBAL(pSeries_secondary_smp_init)
145114cf11afSPaul Mackerras	mr	r24,r3
145214cf11afSPaul Mackerras
145314cf11afSPaul Mackerras	/* turn on 64-bit mode */
145414cf11afSPaul Mackerras	bl	.enable_64b_mode
145514cf11afSPaul Mackerras	isync
145614cf11afSPaul Mackerras
145714cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
145814cf11afSPaul Mackerras	bl	.__restore_cpu_setup
145914cf11afSPaul Mackerras
146014cf11afSPaul Mackerras	/* Set up a paca value for this processor. Since we have the
146114cf11afSPaul Mackerras	 * physical cpu id in r24, we need to search the pacas to find
146214cf11afSPaul Mackerras	 * which logical id maps to our physical one.
146314cf11afSPaul Mackerras	 */
1464e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r13, paca)	/* Get base vaddr of paca array	 */
146514cf11afSPaul Mackerras	li	r5,0			/* logical cpu id                */
146614cf11afSPaul Mackerras1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */
146714cf11afSPaul Mackerras	cmpw	r6,r24			/* Compare to our id             */
146814cf11afSPaul Mackerras	beq	2f
146914cf11afSPaul Mackerras	addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */
147014cf11afSPaul Mackerras	addi	r5,r5,1
147114cf11afSPaul Mackerras	cmpwi	r5,NR_CPUS
147214cf11afSPaul Mackerras	blt	1b
147314cf11afSPaul Mackerras
147414cf11afSPaul Mackerras	mr	r3,r24			/* not found, copy phys to r3	 */
147514cf11afSPaul Mackerras	b	.kexec_wait		/* next kernel might do better	 */
147614cf11afSPaul Mackerras
1477b5bbeb23SPaul Mackerras2:	mtspr	SPRN_SPRG3,r13		/* Save vaddr of paca in SPRG3	 */
147814cf11afSPaul Mackerras	/* From now on, r24 is expected to be logical cpuid */
147914cf11afSPaul Mackerras	mr	r24,r5
148014cf11afSPaul Mackerras3:	HMT_LOW
148114cf11afSPaul Mackerras	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */
148214cf11afSPaul Mackerras					/* start.			 */
148314cf11afSPaul Mackerras	sync
148414cf11afSPaul Mackerras
148514cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
148614cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
148714cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
148814cf11afSPaul Mackerras
148914cf11afSPaul Mackerras	cmpwi	0,r23,0
149014cf11afSPaul Mackerras#ifdef CONFIG_SMP
149114cf11afSPaul Mackerras	bne	.__secondary_start
149214cf11afSPaul Mackerras#endif
149314cf11afSPaul Mackerras	b 	3b			/* Loop until told to go	 */
149414cf11afSPaul Mackerras
149514cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
149614cf11afSPaul Mackerras_STATIC(__start_initialization_iSeries)
149714cf11afSPaul Mackerras	/* Clear out the BSS */
1498e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r11,__bss_stop)
1499e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r8,__bss_start)
150014cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
150114cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
150214cf11afSPaul Mackerras	rldicl. r11,r11,61,3		/* shift right by 3		*/
150314cf11afSPaul Mackerras	beq	4f
150414cf11afSPaul Mackerras	addi	r8,r8,-8
150514cf11afSPaul Mackerras	li	r0,0
150614cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
150714cf11afSPaul Mackerras3:	stdu	r0,8(r8)
150814cf11afSPaul Mackerras	bdnz	3b
150914cf11afSPaul Mackerras4:
1510e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r1,init_thread_union)
151114cf11afSPaul Mackerras	addi	r1,r1,THREAD_SIZE
151214cf11afSPaul Mackerras	li	r0,0
151314cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
151414cf11afSPaul Mackerras
1515e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,cpu_specs)
1516e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4,cur_cpu_spec)
151714cf11afSPaul Mackerras	li	r5,0
151814cf11afSPaul Mackerras	bl	.identify_cpu
151914cf11afSPaul Mackerras
1520e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
152114cf11afSPaul Mackerras	addi	r2,r2,0x4000
152214cf11afSPaul Mackerras	addi	r2,r2,0x4000
152314cf11afSPaul Mackerras
152414cf11afSPaul Mackerras	bl	.iSeries_early_setup
1525ee400b63SStephen Rothwell	bl	.early_setup
152614cf11afSPaul Mackerras
152714cf11afSPaul Mackerras	/* relocation is on at this point */
152814cf11afSPaul Mackerras
152914cf11afSPaul Mackerras	b	.start_here_common
153014cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
153114cf11afSPaul Mackerras
153214cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
153314cf11afSPaul Mackerras
153414cf11afSPaul Mackerras_STATIC(__mmu_off)
153514cf11afSPaul Mackerras	mfmsr	r3
153614cf11afSPaul Mackerras	andi.	r0,r3,MSR_IR|MSR_DR
153714cf11afSPaul Mackerras	beqlr
153814cf11afSPaul Mackerras	andc	r3,r3,r0
153914cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
154014cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
154114cf11afSPaul Mackerras	sync
154214cf11afSPaul Mackerras	rfid
154314cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
154414cf11afSPaul Mackerras
154514cf11afSPaul Mackerras
154614cf11afSPaul Mackerras/*
154714cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries
154814cf11afSPaul Mackerras * depending on the value of r5.
154914cf11afSPaul Mackerras *
155014cf11afSPaul Mackerras *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
155114cf11afSPaul Mackerras *                 in r3...r7
155214cf11afSPaul Mackerras *
155314cf11afSPaul Mackerras *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the
155414cf11afSPaul Mackerras *                 DT block, r4 is a physical pointer to the kernel itself
155514cf11afSPaul Mackerras *
155614cf11afSPaul Mackerras */
155714cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform)
1558be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
155914cf11afSPaul Mackerras	/*
156014cf11afSPaul Mackerras	 * Are we booted from a PROM Of-type client-interface ?
156114cf11afSPaul Mackerras	 */
156214cf11afSPaul Mackerras	cmpldi	cr0,r5,0
156314cf11afSPaul Mackerras	bne	.__boot_from_prom		/* yes -> prom */
1564be42d5faSPaul Mackerras#endif
156514cf11afSPaul Mackerras
156614cf11afSPaul Mackerras	/* Save parameters */
156714cf11afSPaul Mackerras	mr	r31,r3
156814cf11afSPaul Mackerras	mr	r30,r4
156914cf11afSPaul Mackerras
157014cf11afSPaul Mackerras	/* Make sure we are running in 64 bits mode */
157114cf11afSPaul Mackerras	bl	.enable_64b_mode
157214cf11afSPaul Mackerras
157314cf11afSPaul Mackerras	/* Setup some critical 970 SPRs before switching MMU off */
157414cf11afSPaul Mackerras	bl	.__970_cpu_preinit
157514cf11afSPaul Mackerras
157614cf11afSPaul Mackerras	/* cpu # */
157714cf11afSPaul Mackerras	li	r24,0
157814cf11afSPaul Mackerras
157914cf11afSPaul Mackerras	/* Switch off MMU if not already */
1580e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE)
158114cf11afSPaul Mackerras	add	r4,r4,r30
158214cf11afSPaul Mackerras	bl	.__mmu_off
158314cf11afSPaul Mackerras	b	.__after_prom_start
158414cf11afSPaul Mackerras
1585be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
158614cf11afSPaul Mackerras_STATIC(__boot_from_prom)
158714cf11afSPaul Mackerras	/* Save parameters */
158814cf11afSPaul Mackerras	mr	r31,r3
158914cf11afSPaul Mackerras	mr	r30,r4
159014cf11afSPaul Mackerras	mr	r29,r5
159114cf11afSPaul Mackerras	mr	r28,r6
159214cf11afSPaul Mackerras	mr	r27,r7
159314cf11afSPaul Mackerras
15946088857bSOlaf Hering	/*
15956088857bSOlaf Hering	 * Align the stack to 16-byte boundary
15966088857bSOlaf Hering	 * Depending on the size and layout of the ELF sections in the initial
15976088857bSOlaf Hering	 * boot binary, the stack pointer will be unalignet on PowerMac
15986088857bSOlaf Hering	 */
1599c05b4770SLinus Torvalds	rldicr	r1,r1,0,59
1600c05b4770SLinus Torvalds
160114cf11afSPaul Mackerras	/* Make sure we are running in 64 bits mode */
160214cf11afSPaul Mackerras	bl	.enable_64b_mode
160314cf11afSPaul Mackerras
160414cf11afSPaul Mackerras	/* put a relocation offset into r3 */
160514cf11afSPaul Mackerras	bl	.reloc_offset
160614cf11afSPaul Mackerras
1607e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
160814cf11afSPaul Mackerras	addi	r2,r2,0x4000
160914cf11afSPaul Mackerras	addi	r2,r2,0x4000
161014cf11afSPaul Mackerras
161114cf11afSPaul Mackerras	/* Relocate the TOC from a virt addr to a real addr */
16125a408329SPaul Mackerras	add	r2,r2,r3
161314cf11afSPaul Mackerras
161414cf11afSPaul Mackerras	/* Restore parameters */
161514cf11afSPaul Mackerras	mr	r3,r31
161614cf11afSPaul Mackerras	mr	r4,r30
161714cf11afSPaul Mackerras	mr	r5,r29
161814cf11afSPaul Mackerras	mr	r6,r28
161914cf11afSPaul Mackerras	mr	r7,r27
162014cf11afSPaul Mackerras
162114cf11afSPaul Mackerras	/* Do all of the interaction with OF client interface */
162214cf11afSPaul Mackerras	bl	.prom_init
162314cf11afSPaul Mackerras	/* We never return */
162414cf11afSPaul Mackerras	trap
1625be42d5faSPaul Mackerras#endif
162614cf11afSPaul Mackerras
162714cf11afSPaul Mackerras/*
162814cf11afSPaul Mackerras * At this point, r3 contains the physical address we are running at,
162914cf11afSPaul Mackerras * returned by prom_init()
163014cf11afSPaul Mackerras */
163114cf11afSPaul Mackerras_STATIC(__after_prom_start)
163214cf11afSPaul Mackerras
163314cf11afSPaul Mackerras/*
1634758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START.
163514cf11afSPaul Mackerras * This will leave some code in the first 256B of
163614cf11afSPaul Mackerras * real memory, which are reserved for software use.
163714cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed
163814cf11afSPaul Mackerras * interrupt vectors.  The next two pages are filled with
163914cf11afSPaul Mackerras * unknown exception placeholders.
164014cf11afSPaul Mackerras *
164114cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors.
164214cf11afSPaul Mackerras *	r26 == relocation offset
164314cf11afSPaul Mackerras *	r27 == KERNELBASE
164414cf11afSPaul Mackerras */
164514cf11afSPaul Mackerras	bl	.reloc_offset
164614cf11afSPaul Mackerras	mr	r26,r3
1647e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r27, KERNELBASE)
164814cf11afSPaul Mackerras
1649e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, PHYSICAL_START)	/* target addr */
165014cf11afSPaul Mackerras
165114cf11afSPaul Mackerras	// XXX FIXME: Use phys returned by OF (r30)
16525a408329SPaul Mackerras	add	r4,r27,r26 		/* source addr			 */
165314cf11afSPaul Mackerras					/* current address of _start	 */
165414cf11afSPaul Mackerras					/*   i.e. where we are running	 */
165514cf11afSPaul Mackerras					/*	the source addr		 */
165614cf11afSPaul Mackerras
1657e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */
165814cf11afSPaul Mackerras	sub	r5,r5,r27
165914cf11afSPaul Mackerras
166014cf11afSPaul Mackerras	li	r6,0x100		/* Start offset, the first 0x100 */
166114cf11afSPaul Mackerras					/* bytes were copied earlier.	 */
166214cf11afSPaul Mackerras
166314cf11afSPaul Mackerras	bl	.copy_and_flush		/* copy the first n bytes	 */
166414cf11afSPaul Mackerras					/* this includes the code being	 */
166514cf11afSPaul Mackerras					/* executed here.		 */
166614cf11afSPaul Mackerras
1667e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r0, 4f)	/* Jump to the copy of this code */
166814cf11afSPaul Mackerras	mtctr	r0			/* that we just made/relocated	 */
166914cf11afSPaul Mackerras	bctr
167014cf11afSPaul Mackerras
1671e58c3495SDavid Gibson4:	LOAD_REG_IMMEDIATE(r5,klimit)
16725a408329SPaul Mackerras	add	r5,r5,r26
167314cf11afSPaul Mackerras	ld	r5,0(r5)		/* get the value of klimit */
167414cf11afSPaul Mackerras	sub	r5,r5,r27
167514cf11afSPaul Mackerras	bl	.copy_and_flush		/* copy the rest */
167614cf11afSPaul Mackerras	b	.start_here_multiplatform
167714cf11afSPaul Mackerras
167814cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */
167914cf11afSPaul Mackerras
168014cf11afSPaul Mackerras/*
168114cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0
168214cf11afSPaul Mackerras * and flush and invalidate the caches as needed.
168314cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
168414cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
168514cf11afSPaul Mackerras *
168614cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr
168714cf11afSPaul Mackerras */
168814cf11afSPaul Mackerras_GLOBAL(copy_and_flush)
168914cf11afSPaul Mackerras	addi	r5,r5,-8
169014cf11afSPaul Mackerras	addi	r6,r6,-8
169114cf11afSPaul Mackerras4:	li	r0,16			/* Use the least common		*/
169214cf11afSPaul Mackerras					/* denominator cache line	*/
169314cf11afSPaul Mackerras					/* size.  This results in	*/
169414cf11afSPaul Mackerras					/* extra cache line flushes	*/
169514cf11afSPaul Mackerras					/* but operation is correct.	*/
169614cf11afSPaul Mackerras					/* Can't get cache line size	*/
169714cf11afSPaul Mackerras					/* from NACA as it is being	*/
169814cf11afSPaul Mackerras					/* moved too.			*/
169914cf11afSPaul Mackerras
170014cf11afSPaul Mackerras	mtctr	r0			/* put # words/line in ctr	*/
170114cf11afSPaul Mackerras3:	addi	r6,r6,8			/* copy a cache line		*/
170214cf11afSPaul Mackerras	ldx	r0,r6,r4
170314cf11afSPaul Mackerras	stdx	r0,r6,r3
170414cf11afSPaul Mackerras	bdnz	3b
170514cf11afSPaul Mackerras	dcbst	r6,r3			/* write it to memory		*/
170614cf11afSPaul Mackerras	sync
170714cf11afSPaul Mackerras	icbi	r6,r3			/* flush the icache line	*/
170814cf11afSPaul Mackerras	cmpld	0,r6,r5
170914cf11afSPaul Mackerras	blt	4b
171014cf11afSPaul Mackerras	sync
171114cf11afSPaul Mackerras	addi	r5,r5,8
171214cf11afSPaul Mackerras	addi	r6,r6,8
171314cf11afSPaul Mackerras	blr
171414cf11afSPaul Mackerras
171514cf11afSPaul Mackerras.align 8
171614cf11afSPaul Mackerrascopy_to_here:
171714cf11afSPaul Mackerras
171814cf11afSPaul Mackerras#ifdef CONFIG_SMP
171914cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC
172014cf11afSPaul Mackerras/*
172114cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which
172214cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below.
172314cf11afSPaul Mackerras */
172414cf11afSPaul Mackerras	.section ".text";
172514cf11afSPaul Mackerras	.align 2 ;
172614cf11afSPaul Mackerras
172735499c01SPaul Mackerras	.globl	__secondary_start_pmac_0
172835499c01SPaul Mackerras__secondary_start_pmac_0:
172935499c01SPaul Mackerras	/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
173035499c01SPaul Mackerras	li	r24,0
173135499c01SPaul Mackerras	b	1f
173214cf11afSPaul Mackerras	li	r24,1
173335499c01SPaul Mackerras	b	1f
173414cf11afSPaul Mackerras	li	r24,2
173535499c01SPaul Mackerras	b	1f
173614cf11afSPaul Mackerras	li	r24,3
173735499c01SPaul Mackerras1:
173814cf11afSPaul Mackerras
173914cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start)
174014cf11afSPaul Mackerras	/* turn on 64-bit mode */
174114cf11afSPaul Mackerras	bl	.enable_64b_mode
174214cf11afSPaul Mackerras	isync
174314cf11afSPaul Mackerras
174414cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
174514cf11afSPaul Mackerras	bl	.__restore_cpu_setup
174614cf11afSPaul Mackerras
174714cf11afSPaul Mackerras	/* pSeries do that early though I don't think we really need it */
174814cf11afSPaul Mackerras	mfmsr	r3
174914cf11afSPaul Mackerras	ori	r3,r3,MSR_RI
175014cf11afSPaul Mackerras	mtmsrd	r3			/* RI on */
175114cf11afSPaul Mackerras
175214cf11afSPaul Mackerras	/* Set up a paca value for this processor. */
1753e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, paca)	/* Get base vaddr of paca array	*/
175414cf11afSPaul Mackerras	mulli	r13,r24,PACA_SIZE	 /* Calculate vaddr of right paca */
175514cf11afSPaul Mackerras	add	r13,r13,r4		/* for this processor.		*/
1756b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG3,r13		 /* Save vaddr of paca in SPRG3	*/
175714cf11afSPaul Mackerras
175814cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
175914cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
176014cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
176114cf11afSPaul Mackerras
176214cf11afSPaul Mackerras	b	.__secondary_start
176314cf11afSPaul Mackerras
176414cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */
176514cf11afSPaul Mackerras
176614cf11afSPaul Mackerras/*
176714cf11afSPaul Mackerras * This function is called after the master CPU has released the
176814cf11afSPaul Mackerras * secondary processors.  The execution environment is relocation off.
176914cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at
177014cf11afSPaul Mackerras * this point:
177114cf11afSPaul Mackerras *   1. Processor number
177214cf11afSPaul Mackerras *   2. Segment table pointer (virtual address)
177314cf11afSPaul Mackerras * On entry the following are set:
177414cf11afSPaul Mackerras *   r1	= stack pointer.  vaddr for iSeries, raddr (temp stack) for pSeries
177514cf11afSPaul Mackerras *   r24   = cpu# (in Linux terms)
177614cf11afSPaul Mackerras *   r13   = paca virtual address
177714cf11afSPaul Mackerras *   SPRG3 = paca virtual address
177814cf11afSPaul Mackerras */
177914cf11afSPaul Mackerras_GLOBAL(__secondary_start)
1780799d6046SPaul Mackerras	/* Set thread priority to MEDIUM */
1781799d6046SPaul Mackerras	HMT_MEDIUM
178214cf11afSPaul Mackerras
1783799d6046SPaul Mackerras	/* Load TOC */
178414cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
178514cf11afSPaul Mackerras
1786799d6046SPaul Mackerras	/* Do early setup for that CPU (stab, slb, hash table pointer) */
1787799d6046SPaul Mackerras	bl	.early_setup_secondary
178814cf11afSPaul Mackerras
178914cf11afSPaul Mackerras	/* Initialize the kernel stack.  Just a repeat for iSeries.	 */
1790e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, current_set)
179114cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#]	 */
179214cf11afSPaul Mackerras	ldx	r1,r3,r28
179314cf11afSPaul Mackerras	addi	r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
179414cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
179514cf11afSPaul Mackerras
1796799d6046SPaul Mackerras	/* Clear backchain so we get nice backtraces */
179714cf11afSPaul Mackerras	li	r7,0
179814cf11afSPaul Mackerras	mtlr	r7
179914cf11afSPaul Mackerras
180014cf11afSPaul Mackerras	/* enable MMU and jump to start_secondary */
1801e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, .start_secondary_prolog)
1802e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
180314cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
180414cf11afSPaul Mackerras	ori	r4,r4,MSR_EE
180514cf11afSPaul Mackerras#endif
1806b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
1807b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
180814cf11afSPaul Mackerras	rfid
180914cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
181014cf11afSPaul Mackerras
181114cf11afSPaul Mackerras/*
181214cf11afSPaul Mackerras * Running with relocation on at this point.  All we want to do is
181314cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code.
181414cf11afSPaul Mackerras */
181514cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog)
181614cf11afSPaul Mackerras	li	r3,0
181714cf11afSPaul Mackerras	std	r3,0(r1)		/* Zero the stack frame pointer	*/
181814cf11afSPaul Mackerras	bl	.start_secondary
1819799d6046SPaul Mackerras	b	.
182014cf11afSPaul Mackerras#endif
182114cf11afSPaul Mackerras
182214cf11afSPaul Mackerras/*
182314cf11afSPaul Mackerras * This subroutine clobbers r11 and r12
182414cf11afSPaul Mackerras */
182514cf11afSPaul Mackerras_GLOBAL(enable_64b_mode)
182614cf11afSPaul Mackerras	mfmsr	r11			/* grab the current MSR */
182714cf11afSPaul Mackerras	li	r12,1
182814cf11afSPaul Mackerras	rldicr	r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
182914cf11afSPaul Mackerras	or	r11,r11,r12
183014cf11afSPaul Mackerras	li	r12,1
183114cf11afSPaul Mackerras	rldicr	r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
183214cf11afSPaul Mackerras	or	r11,r11,r12
183314cf11afSPaul Mackerras	mtmsrd	r11
183414cf11afSPaul Mackerras	isync
183514cf11afSPaul Mackerras	blr
183614cf11afSPaul Mackerras
183714cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
183814cf11afSPaul Mackerras/*
183914cf11afSPaul Mackerras * This is where the main kernel code starts.
184014cf11afSPaul Mackerras */
184114cf11afSPaul Mackerras_STATIC(start_here_multiplatform)
184214cf11afSPaul Mackerras	/* get a new offset, now that the kernel has moved. */
184314cf11afSPaul Mackerras	bl	.reloc_offset
184414cf11afSPaul Mackerras	mr	r26,r3
184514cf11afSPaul Mackerras
184614cf11afSPaul Mackerras	/* Clear out the BSS. It may have been done in prom_init,
184714cf11afSPaul Mackerras	 * already but that's irrelevant since prom_init will soon
184814cf11afSPaul Mackerras	 * be detached from the kernel completely. Besides, we need
184914cf11afSPaul Mackerras	 * to clear it now for kexec-style entry.
185014cf11afSPaul Mackerras	 */
1851e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r11,__bss_stop)
1852e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r8,__bss_start)
185314cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
185414cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
185514cf11afSPaul Mackerras	rldicl. r11,r11,61,3		/* shift right by 3		*/
185614cf11afSPaul Mackerras	beq	4f
185714cf11afSPaul Mackerras	addi	r8,r8,-8
185814cf11afSPaul Mackerras	li	r0,0
185914cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
186014cf11afSPaul Mackerras3:	stdu	r0,8(r8)
186114cf11afSPaul Mackerras	bdnz	3b
186214cf11afSPaul Mackerras4:
186314cf11afSPaul Mackerras
186414cf11afSPaul Mackerras	mfmsr	r6
186514cf11afSPaul Mackerras	ori	r6,r6,MSR_RI
186614cf11afSPaul Mackerras	mtmsrd	r6			/* RI on */
186714cf11afSPaul Mackerras
186814cf11afSPaul Mackerras	/* The following gets the stack and TOC set up with the regs */
186914cf11afSPaul Mackerras	/* pointing to the real addr of the kernel stack.  This is   */
187014cf11afSPaul Mackerras	/* all done to support the C function call below which sets  */
187114cf11afSPaul Mackerras	/* up the htab.  This is done because we have relocated the  */
187214cf11afSPaul Mackerras	/* kernel but are still running in real mode. */
187314cf11afSPaul Mackerras
1874e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,init_thread_union)
18755a408329SPaul Mackerras	add	r3,r3,r26
187614cf11afSPaul Mackerras
187714cf11afSPaul Mackerras	/* set up a stack pointer (physical address) */
187814cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
187914cf11afSPaul Mackerras	li	r0,0
188014cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
188114cf11afSPaul Mackerras
188214cf11afSPaul Mackerras	/* set up the TOC (physical address) */
1883e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
188414cf11afSPaul Mackerras	addi	r2,r2,0x4000
188514cf11afSPaul Mackerras	addi	r2,r2,0x4000
18865a408329SPaul Mackerras	add	r2,r2,r26
188714cf11afSPaul Mackerras
1888e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, cpu_specs)
18895a408329SPaul Mackerras	add	r3,r3,r26
1890e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4,cur_cpu_spec)
18915a408329SPaul Mackerras	add	r4,r4,r26
189214cf11afSPaul Mackerras	mr	r5,r26
189314cf11afSPaul Mackerras	bl	.identify_cpu
189414cf11afSPaul Mackerras
189514cf11afSPaul Mackerras	/* Save some low level config HIDs of CPU0 to be copied to
189614cf11afSPaul Mackerras	 * other CPUs later on, or used for suspend/resume
189714cf11afSPaul Mackerras	 */
189814cf11afSPaul Mackerras	bl	.__save_cpu_setup
189914cf11afSPaul Mackerras	sync
190014cf11afSPaul Mackerras
190114cf11afSPaul Mackerras	/* Do very early kernel initializations, including initial hash table,
190214cf11afSPaul Mackerras	 * stab and slb setup before we turn on relocation.	*/
190314cf11afSPaul Mackerras
190414cf11afSPaul Mackerras	/* Restore parameters passed from prom_init/kexec */
190514cf11afSPaul Mackerras	mr	r3,r31
190614cf11afSPaul Mackerras 	bl	.early_setup
190714cf11afSPaul Mackerras
1908e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, .start_here_common)
1909e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
1910b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
1911b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
191214cf11afSPaul Mackerras	rfid
191314cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
191414cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */
191514cf11afSPaul Mackerras
191614cf11afSPaul Mackerras	/* This is where all platforms converge execution */
191714cf11afSPaul Mackerras_STATIC(start_here_common)
191814cf11afSPaul Mackerras	/* relocation is on at this point */
191914cf11afSPaul Mackerras
192014cf11afSPaul Mackerras	/* The following code sets up the SP and TOC now that we are */
192114cf11afSPaul Mackerras	/* running with translation enabled. */
192214cf11afSPaul Mackerras
1923e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,init_thread_union)
192414cf11afSPaul Mackerras
192514cf11afSPaul Mackerras	/* set up the stack */
192614cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
192714cf11afSPaul Mackerras	li	r0,0
192814cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
192914cf11afSPaul Mackerras
193014cf11afSPaul Mackerras	/* Apply the CPUs-specific fixups (nop out sections not relevant
193114cf11afSPaul Mackerras	 * to this CPU
193214cf11afSPaul Mackerras	 */
193314cf11afSPaul Mackerras	li	r3,0
193414cf11afSPaul Mackerras	bl	.do_cpu_ftr_fixups
193514cf11afSPaul Mackerras
1936e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r26, boot_cpuid)
193714cf11afSPaul Mackerras	lwz	r26,0(r26)
193814cf11afSPaul Mackerras
1939e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r24, paca)	/* Get base vaddr of paca array  */
194014cf11afSPaul Mackerras	mulli	r13,r26,PACA_SIZE	/* Calculate vaddr of right paca */
194114cf11afSPaul Mackerras	add	r13,r13,r24		/* for this processor.		 */
1942b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG3,r13
194314cf11afSPaul Mackerras
194414cf11afSPaul Mackerras	/* ptr to current */
1945e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, init_task)
194614cf11afSPaul Mackerras	std	r4,PACACURRENT(r13)
194714cf11afSPaul Mackerras
194814cf11afSPaul Mackerras	/* Load the TOC */
194914cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
195014cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
195114cf11afSPaul Mackerras
195214cf11afSPaul Mackerras	bl	.setup_system
195314cf11afSPaul Mackerras
195414cf11afSPaul Mackerras	/* Load up the kernel context */
195514cf11afSPaul Mackerras5:
195614cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
195714cf11afSPaul Mackerras	li	r5,0
195814cf11afSPaul Mackerras	stb	r5,PACAPROCENABLED(r13)	/* Soft Disabled */
195914cf11afSPaul Mackerras	mfmsr	r5
196014cf11afSPaul Mackerras	ori	r5,r5,MSR_EE		/* Hard Enabled */
196114cf11afSPaul Mackerras	mtmsrd	r5
196214cf11afSPaul Mackerras#endif
196314cf11afSPaul Mackerras
196414cf11afSPaul Mackerras	bl .start_kernel
196514cf11afSPaul Mackerras
1966f1870f77SAnton Blanchard	/* Not reached */
1967f1870f77SAnton Blanchard	BUG_OPCODE
196814cf11afSPaul Mackerras
19694df20460SAnton Blanchard/* Put the paca pointer into r13 and SPRG3 */
19704df20460SAnton Blanchard_GLOBAL(setup_boot_paca)
19714df20460SAnton Blanchard	LOAD_REG_IMMEDIATE(r3, boot_cpuid)
19724df20460SAnton Blanchard	lwz	r3,0(r3)
19734df20460SAnton Blanchard	LOAD_REG_IMMEDIATE(r4, paca) 	/* Get base vaddr of paca array	 */
19744df20460SAnton Blanchard	mulli	r3,r3,PACA_SIZE		/* Calculate vaddr of right paca */
19754df20460SAnton Blanchard	add	r13,r3,r4		/* for this processor.		 */
19764df20460SAnton Blanchard	mtspr	SPRN_SPRG3,r13
19774df20460SAnton Blanchard
19784df20460SAnton Blanchard	blr
19794df20460SAnton Blanchard
198014cf11afSPaul Mackerras/*
198114cf11afSPaul Mackerras * We put a few things here that have to be page-aligned.
198214cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned.
198314cf11afSPaul Mackerras */
198414cf11afSPaul Mackerras	.section ".bss"
198514cf11afSPaul Mackerras
198614cf11afSPaul Mackerras	.align	PAGE_SHIFT
198714cf11afSPaul Mackerras
198814cf11afSPaul Mackerras	.globl	empty_zero_page
198914cf11afSPaul Mackerrasempty_zero_page:
199014cf11afSPaul Mackerras	.space	PAGE_SIZE
199114cf11afSPaul Mackerras
199214cf11afSPaul Mackerras	.globl	swapper_pg_dir
199314cf11afSPaul Mackerrasswapper_pg_dir:
199414cf11afSPaul Mackerras	.space	PAGE_SIZE
199514cf11afSPaul Mackerras
199614cf11afSPaul Mackerras/*
199714cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap
199814cf11afSPaul Mackerras * Used to pass parameters into the kernel like root=/dev/sda1, etc.
199914cf11afSPaul Mackerras */
200014cf11afSPaul Mackerras	.globl	cmd_line
200114cf11afSPaul Mackerrascmd_line:
200214cf11afSPaul Mackerras	.space	COMMAND_LINE_SIZE
2003