xref: /openbmc/linux/arch/powerpc/kernel/head_64.S (revision f1870f77)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras *  arch/ppc64/kernel/head.S
314cf11afSPaul Mackerras *
414cf11afSPaul Mackerras *  PowerPC version
514cf11afSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
614cf11afSPaul Mackerras *
714cf11afSPaul Mackerras *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
814cf11afSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
914cf11afSPaul Mackerras *  Adapted for Power Macintosh by Paul Mackerras.
1014cf11afSPaul Mackerras *  Low-level exception handlers and MMU support
1114cf11afSPaul Mackerras *  rewritten by Paul Mackerras.
1214cf11afSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
1314cf11afSPaul Mackerras *
1414cf11afSPaul Mackerras *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
1514cf11afSPaul Mackerras *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
1614cf11afSPaul Mackerras *
1714cf11afSPaul Mackerras *  This file contains the low-level support and setup for the
1814cf11afSPaul Mackerras *  PowerPC-64 platform, including trap and interrupt dispatch.
1914cf11afSPaul Mackerras *
2014cf11afSPaul Mackerras *  This program is free software; you can redistribute it and/or
2114cf11afSPaul Mackerras *  modify it under the terms of the GNU General Public License
2214cf11afSPaul Mackerras *  as published by the Free Software Foundation; either version
2314cf11afSPaul Mackerras *  2 of the License, or (at your option) any later version.
2414cf11afSPaul Mackerras */
2514cf11afSPaul Mackerras
2614cf11afSPaul Mackerras#include <linux/config.h>
2714cf11afSPaul Mackerras#include <linux/threads.h>
28b5bbeb23SPaul Mackerras#include <asm/reg.h>
2914cf11afSPaul Mackerras#include <asm/page.h>
3014cf11afSPaul Mackerras#include <asm/mmu.h>
3114cf11afSPaul Mackerras#include <asm/ppc_asm.h>
3214cf11afSPaul Mackerras#include <asm/asm-offsets.h>
3314cf11afSPaul Mackerras#include <asm/bug.h>
3414cf11afSPaul Mackerras#include <asm/cputable.h>
3514cf11afSPaul Mackerras#include <asm/setup.h>
3614cf11afSPaul Mackerras#include <asm/hvcall.h>
37c43a55ffSKelly Daly#include <asm/iseries/lpar_map.h>
386cb7bfebSDavid Gibson#include <asm/thread_info.h>
3914cf11afSPaul Mackerras
4014cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
4114cf11afSPaul Mackerras#define DO_SOFT_DISABLE
4214cf11afSPaul Mackerras#endif
4314cf11afSPaul Mackerras
4414cf11afSPaul Mackerras/*
4514cf11afSPaul Mackerras * We layout physical memory as follows:
4614cf11afSPaul Mackerras * 0x0000 - 0x00ff : Secondary processor spin code
4714cf11afSPaul Mackerras * 0x0100 - 0x2fff : pSeries Interrupt prologs
4814cf11afSPaul Mackerras * 0x3000 - 0x5fff : interrupt support, iSeries and common interrupt prologs
4914cf11afSPaul Mackerras * 0x6000 - 0x6fff : Initial (CPU0) segment table
5014cf11afSPaul Mackerras * 0x7000 - 0x7fff : FWNMI data area
5114cf11afSPaul Mackerras * 0x8000 -        : Early init and support code
5214cf11afSPaul Mackerras */
5314cf11afSPaul Mackerras
5414cf11afSPaul Mackerras/*
5514cf11afSPaul Mackerras *   SPRG Usage
5614cf11afSPaul Mackerras *
5714cf11afSPaul Mackerras *   Register	Definition
5814cf11afSPaul Mackerras *
5914cf11afSPaul Mackerras *   SPRG0	reserved for hypervisor
6014cf11afSPaul Mackerras *   SPRG1	temp - used to save gpr
6114cf11afSPaul Mackerras *   SPRG2	temp - used to save gpr
6214cf11afSPaul Mackerras *   SPRG3	virt addr of paca
6314cf11afSPaul Mackerras */
6414cf11afSPaul Mackerras
6514cf11afSPaul Mackerras/*
6614cf11afSPaul Mackerras * Entering into this code we make the following assumptions:
6714cf11afSPaul Mackerras *  For pSeries:
6814cf11afSPaul Mackerras *   1. The MMU is off & open firmware is running in real mode.
6914cf11afSPaul Mackerras *   2. The kernel is entered at __start
7014cf11afSPaul Mackerras *
7114cf11afSPaul Mackerras *  For iSeries:
7214cf11afSPaul Mackerras *   1. The MMU is on (as it always is for iSeries)
7314cf11afSPaul Mackerras *   2. The kernel is entered at system_reset_iSeries
7414cf11afSPaul Mackerras */
7514cf11afSPaul Mackerras
7614cf11afSPaul Mackerras	.text
7714cf11afSPaul Mackerras	.globl  _stext
7814cf11afSPaul Mackerras_stext:
7914cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
8014cf11afSPaul Mackerras_GLOBAL(__start)
8114cf11afSPaul Mackerras	/* NOP this out unconditionally */
8214cf11afSPaul MackerrasBEGIN_FTR_SECTION
8314cf11afSPaul Mackerras	b	.__start_initialization_multiplatform
8414cf11afSPaul MackerrasEND_FTR_SECTION(0, 1)
8514cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */
8614cf11afSPaul Mackerras
8714cf11afSPaul Mackerras	/* Catch branch to 0 in real mode */
8814cf11afSPaul Mackerras	trap
8914cf11afSPaul Mackerras
9014cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
9114cf11afSPaul Mackerras	/*
9214cf11afSPaul Mackerras	 * At offset 0x20, there is a pointer to iSeries LPAR data.
9314cf11afSPaul Mackerras	 * This is required by the hypervisor
9414cf11afSPaul Mackerras	 */
9514cf11afSPaul Mackerras	. = 0x20
9614cf11afSPaul Mackerras	.llong hvReleaseData-KERNELBASE
9714cf11afSPaul Mackerras
9814cf11afSPaul Mackerras	/*
9914cf11afSPaul Mackerras	 * At offset 0x28 and 0x30 are offsets to the mschunks_map
10014cf11afSPaul Mackerras	 * array (used by the iSeries LPAR debugger to do translation
10114cf11afSPaul Mackerras	 * between physical addresses and absolute addresses) and
10214cf11afSPaul Mackerras	 * to the pidhash table (also used by the debugger)
10314cf11afSPaul Mackerras	 */
10414cf11afSPaul Mackerras	.llong mschunks_map-KERNELBASE
10514cf11afSPaul Mackerras	.llong 0	/* pidhash-KERNELBASE SFRXXX */
10614cf11afSPaul Mackerras
10714cf11afSPaul Mackerras	/* Offset 0x38 - Pointer to start of embedded System.map */
10814cf11afSPaul Mackerras	.globl	embedded_sysmap_start
10914cf11afSPaul Mackerrasembedded_sysmap_start:
11014cf11afSPaul Mackerras	.llong	0
11114cf11afSPaul Mackerras	/* Offset 0x40 - Pointer to end of embedded System.map */
11214cf11afSPaul Mackerras	.globl	embedded_sysmap_end
11314cf11afSPaul Mackerrasembedded_sysmap_end:
11414cf11afSPaul Mackerras	.llong	0
11514cf11afSPaul Mackerras
11614cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
11714cf11afSPaul Mackerras
11814cf11afSPaul Mackerras	/* Secondary processors spin on this value until it goes to 1. */
11914cf11afSPaul Mackerras	.globl  __secondary_hold_spinloop
12014cf11afSPaul Mackerras__secondary_hold_spinloop:
12114cf11afSPaul Mackerras	.llong	0x0
12214cf11afSPaul Mackerras
12314cf11afSPaul Mackerras	/* Secondary processors write this value with their cpu # */
12414cf11afSPaul Mackerras	/* after they enter the spin loop immediately below.	  */
12514cf11afSPaul Mackerras	.globl	__secondary_hold_acknowledge
12614cf11afSPaul Mackerras__secondary_hold_acknowledge:
12714cf11afSPaul Mackerras	.llong	0x0
12814cf11afSPaul Mackerras
12914cf11afSPaul Mackerras	. = 0x60
13014cf11afSPaul Mackerras/*
13114cf11afSPaul Mackerras * The following code is used on pSeries to hold secondary processors
13214cf11afSPaul Mackerras * in a spin loop after they have been freed from OpenFirmware, but
13314cf11afSPaul Mackerras * before the bulk of the kernel has been relocated.  This code
13414cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run.
13514cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100.
13614cf11afSPaul Mackerras */
13714cf11afSPaul Mackerras_GLOBAL(__secondary_hold)
13814cf11afSPaul Mackerras	mfmsr	r24
13914cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
14014cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
14114cf11afSPaul Mackerras
142f1870f77SAnton Blanchard	/* Grab our physical cpu number */
14314cf11afSPaul Mackerras	mr	r24,r3
14414cf11afSPaul Mackerras
14514cf11afSPaul Mackerras	/* Tell the master cpu we're here */
14614cf11afSPaul Mackerras	/* Relocation is off & we are located at an address less */
14714cf11afSPaul Mackerras	/* than 0x100, so only need to grab low order offset.    */
14814cf11afSPaul Mackerras	std	r24,__secondary_hold_acknowledge@l(0)
14914cf11afSPaul Mackerras	sync
15014cf11afSPaul Mackerras
15114cf11afSPaul Mackerras	/* All secondary cpus wait here until told to start. */
15214cf11afSPaul Mackerras100:	ld	r4,__secondary_hold_spinloop@l(0)
15314cf11afSPaul Mackerras	cmpdi	0,r4,1
15414cf11afSPaul Mackerras	bne	100b
15514cf11afSPaul Mackerras
156f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
157e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, .pSeries_secondary_smp_init)
158758438a7SMichael Ellerman	mtctr	r4
15914cf11afSPaul Mackerras	mr	r3,r24
160758438a7SMichael Ellerman	bctr
16114cf11afSPaul Mackerras#else
16214cf11afSPaul Mackerras	BUG_OPCODE
16314cf11afSPaul Mackerras#endif
16414cf11afSPaul Mackerras
16514cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */
16614cf11afSPaul Mackerras	.section ".toc","aw"
16714cf11afSPaul Mackerrasexception_marker:
16814cf11afSPaul Mackerras	.tc	ID_72656773_68657265[TC],0x7265677368657265
16914cf11afSPaul Mackerras	.text
17014cf11afSPaul Mackerras
17114cf11afSPaul Mackerras/*
17214cf11afSPaul Mackerras * The following macros define the code that appears as
17314cf11afSPaul Mackerras * the prologue to each of the exception handlers.  They
17414cf11afSPaul Mackerras * are split into two parts to allow a single kernel binary
17514cf11afSPaul Mackerras * to be used for pSeries and iSeries.
17614cf11afSPaul Mackerras * LOL.  One day... - paulus
17714cf11afSPaul Mackerras */
17814cf11afSPaul Mackerras
17914cf11afSPaul Mackerras/*
18014cf11afSPaul Mackerras * We make as much of the exception code common between native
18114cf11afSPaul Mackerras * exception handlers (including pSeries LPAR) and iSeries LPAR
18214cf11afSPaul Mackerras * implementations as possible.
18314cf11afSPaul Mackerras */
18414cf11afSPaul Mackerras
18514cf11afSPaul Mackerras/*
18614cf11afSPaul Mackerras * This is the start of the interrupt handlers for pSeries
18714cf11afSPaul Mackerras * This code runs with relocation off.
18814cf11afSPaul Mackerras */
18914cf11afSPaul Mackerras#define EX_R9		0
19014cf11afSPaul Mackerras#define EX_R10		8
19114cf11afSPaul Mackerras#define EX_R11		16
19214cf11afSPaul Mackerras#define EX_R12		24
19314cf11afSPaul Mackerras#define EX_R13		32
19414cf11afSPaul Mackerras#define EX_SRR0		40
19514cf11afSPaul Mackerras#define EX_DAR		48
19614cf11afSPaul Mackerras#define EX_DSISR	56
19714cf11afSPaul Mackerras#define EX_CCR		60
1983c726f8dSBenjamin Herrenschmidt#define EX_R3		64
1993c726f8dSBenjamin Herrenschmidt#define EX_LR		72
20014cf11afSPaul Mackerras
201758438a7SMichael Ellerman/*
202e58c3495SDavid Gibson * We're short on space and time in the exception prolog, so we can't
203e58c3495SDavid Gibson * use the normal SET_REG_IMMEDIATE macro. Normally we just need the
204e58c3495SDavid Gibson * low halfword of the address, but for Kdump we need the whole low
205e58c3495SDavid Gibson * word.
206758438a7SMichael Ellerman */
207758438a7SMichael Ellerman#ifdef CONFIG_CRASH_DUMP
208758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label)					\
209758438a7SMichael Ellerman	oris	reg,reg,(label)@h;	/* virt addr of handler ... */	\
210758438a7SMichael Ellerman	ori	reg,reg,(label)@l;	/* .. and the rest */
211758438a7SMichael Ellerman#else
212758438a7SMichael Ellerman#define LOAD_HANDLER(reg, label)					\
213758438a7SMichael Ellerman	ori	reg,reg,(label)@l;	/* virt addr of handler ... */
214758438a7SMichael Ellerman#endif
215758438a7SMichael Ellerman
21614cf11afSPaul Mackerras#define EXCEPTION_PROLOG_PSERIES(area, label)				\
217b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
21814cf11afSPaul Mackerras	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
21914cf11afSPaul Mackerras	std	r10,area+EX_R10(r13);					\
22014cf11afSPaul Mackerras	std	r11,area+EX_R11(r13);					\
22114cf11afSPaul Mackerras	std	r12,area+EX_R12(r13);					\
222b5bbeb23SPaul Mackerras	mfspr	r9,SPRN_SPRG1;						\
22314cf11afSPaul Mackerras	std	r9,area+EX_R13(r13);					\
22414cf11afSPaul Mackerras	mfcr	r9;							\
22514cf11afSPaul Mackerras	clrrdi	r12,r13,32;		/* get high part of &label */	\
22614cf11afSPaul Mackerras	mfmsr	r10;							\
227b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_SRR0;		/* save SRR0 */			\
228758438a7SMichael Ellerman	LOAD_HANDLER(r12,label)						\
22914cf11afSPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI;				\
230b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r12;						\
231b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1;		/* and SRR1 */			\
232b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r10;						\
23314cf11afSPaul Mackerras	rfid;								\
23414cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
23514cf11afSPaul Mackerras
23614cf11afSPaul Mackerras/*
23714cf11afSPaul Mackerras * This is the start of the interrupt handlers for iSeries
23814cf11afSPaul Mackerras * This code runs with relocation on.
23914cf11afSPaul Mackerras */
24014cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_1(area)				\
241b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3;		/* get paca address into r13 */	\
24214cf11afSPaul Mackerras	std	r9,area+EX_R9(r13);	/* save r9 - r12 */		\
24314cf11afSPaul Mackerras	std	r10,area+EX_R10(r13);					\
24414cf11afSPaul Mackerras	std	r11,area+EX_R11(r13);					\
24514cf11afSPaul Mackerras	std	r12,area+EX_R12(r13);					\
246b5bbeb23SPaul Mackerras	mfspr	r9,SPRN_SPRG1;						\
24714cf11afSPaul Mackerras	std	r9,area+EX_R13(r13);					\
24814cf11afSPaul Mackerras	mfcr	r9
24914cf11afSPaul Mackerras
25014cf11afSPaul Mackerras#define EXCEPTION_PROLOG_ISERIES_2					\
25114cf11afSPaul Mackerras	mfmsr	r10;							\
2523356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13);					\
2533356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r12);					\
2543356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12);					\
25514cf11afSPaul Mackerras	ori	r10,r10,MSR_RI;						\
25614cf11afSPaul Mackerras	mtmsrd	r10,1
25714cf11afSPaul Mackerras
25814cf11afSPaul Mackerras/*
25914cf11afSPaul Mackerras * The common exception prolog is used for all except a few exceptions
26014cf11afSPaul Mackerras * such as a segment miss on a kernel address.  We have to be prepared
26114cf11afSPaul Mackerras * to take another exception from the point where we first touch the
26214cf11afSPaul Mackerras * kernel stack onwards.
26314cf11afSPaul Mackerras *
26414cf11afSPaul Mackerras * On entry r13 points to the paca, r9-r13 are saved in the paca,
26514cf11afSPaul Mackerras * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
26614cf11afSPaul Mackerras * SRR1, and relocation is on.
26714cf11afSPaul Mackerras */
26814cf11afSPaul Mackerras#define EXCEPTION_PROLOG_COMMON(n, area)				   \
26914cf11afSPaul Mackerras	andi.	r10,r12,MSR_PR;		/* See if coming from user	*/ \
27014cf11afSPaul Mackerras	mr	r10,r1;			/* Save r1			*/ \
27114cf11afSPaul Mackerras	subi	r1,r1,INT_FRAME_SIZE;	/* alloc frame on kernel stack	*/ \
27214cf11afSPaul Mackerras	beq-	1f;							   \
27314cf11afSPaul Mackerras	ld	r1,PACAKSAVE(r13);	/* kernel stack to use		*/ \
27414cf11afSPaul Mackerras1:	cmpdi	cr1,r1,0;		/* check if r1 is in userspace	*/ \
27514cf11afSPaul Mackerras	bge-	cr1,bad_stack;		/* abort if it is		*/ \
27614cf11afSPaul Mackerras	std	r9,_CCR(r1);		/* save CR in stackframe	*/ \
27714cf11afSPaul Mackerras	std	r11,_NIP(r1);		/* save SRR0 in stackframe	*/ \
27814cf11afSPaul Mackerras	std	r12,_MSR(r1);		/* save SRR1 in stackframe	*/ \
27914cf11afSPaul Mackerras	std	r10,0(r1);		/* make stack chain pointer	*/ \
28014cf11afSPaul Mackerras	std	r0,GPR0(r1);		/* save r0 in stackframe	*/ \
28114cf11afSPaul Mackerras	std	r10,GPR1(r1);		/* save r1 in stackframe	*/ \
28214cf11afSPaul Mackerras	std	r2,GPR2(r1);		/* save r2 in stackframe	*/ \
28314cf11afSPaul Mackerras	SAVE_4GPRS(3, r1);		/* save r3 - r6 in stackframe	*/ \
28414cf11afSPaul Mackerras	SAVE_2GPRS(7, r1);		/* save r7, r8 in stackframe	*/ \
28514cf11afSPaul Mackerras	ld	r9,area+EX_R9(r13);	/* move r9, r10 to stackframe	*/ \
28614cf11afSPaul Mackerras	ld	r10,area+EX_R10(r13);					   \
28714cf11afSPaul Mackerras	std	r9,GPR9(r1);						   \
28814cf11afSPaul Mackerras	std	r10,GPR10(r1);						   \
28914cf11afSPaul Mackerras	ld	r9,area+EX_R11(r13);	/* move r11 - r13 to stackframe	*/ \
29014cf11afSPaul Mackerras	ld	r10,area+EX_R12(r13);					   \
29114cf11afSPaul Mackerras	ld	r11,area+EX_R13(r13);					   \
29214cf11afSPaul Mackerras	std	r9,GPR11(r1);						   \
29314cf11afSPaul Mackerras	std	r10,GPR12(r1);						   \
29414cf11afSPaul Mackerras	std	r11,GPR13(r1);						   \
29514cf11afSPaul Mackerras	ld	r2,PACATOC(r13);	/* get kernel TOC into r2	*/ \
29614cf11afSPaul Mackerras	mflr	r9;			/* save LR in stackframe	*/ \
29714cf11afSPaul Mackerras	std	r9,_LINK(r1);						   \
29814cf11afSPaul Mackerras	mfctr	r10;			/* save CTR in stackframe	*/ \
29914cf11afSPaul Mackerras	std	r10,_CTR(r1);						   \
300b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_XER;		/* save XER in stackframe	*/ \
30114cf11afSPaul Mackerras	std	r11,_XER(r1);						   \
30214cf11afSPaul Mackerras	li	r9,(n)+1;						   \
30314cf11afSPaul Mackerras	std	r9,_TRAP(r1);		/* set trap number		*/ \
30414cf11afSPaul Mackerras	li	r10,0;							   \
30514cf11afSPaul Mackerras	ld	r11,exception_marker@toc(r2);				   \
30614cf11afSPaul Mackerras	std	r10,RESULT(r1);		/* clear regs->result		*/ \
30714cf11afSPaul Mackerras	std	r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame	*/
30814cf11afSPaul Mackerras
30914cf11afSPaul Mackerras/*
31014cf11afSPaul Mackerras * Exception vectors.
31114cf11afSPaul Mackerras */
31214cf11afSPaul Mackerras#define STD_EXCEPTION_PSERIES(n, label)			\
31314cf11afSPaul Mackerras	. = n;						\
31414cf11afSPaul Mackerras	.globl label##_pSeries;				\
31514cf11afSPaul Mackerraslabel##_pSeries:					\
31614cf11afSPaul Mackerras	HMT_MEDIUM;					\
317b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
31814cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label##_common)
31914cf11afSPaul Mackerras
32014cf11afSPaul Mackerras#define STD_EXCEPTION_ISERIES(n, label, area)		\
32114cf11afSPaul Mackerras	.globl label##_iSeries;				\
32214cf11afSPaul Mackerraslabel##_iSeries:					\
32314cf11afSPaul Mackerras	HMT_MEDIUM;					\
324b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */	\
32514cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(area);		\
32614cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2;			\
32714cf11afSPaul Mackerras	b	label##_common
32814cf11afSPaul Mackerras
32914cf11afSPaul Mackerras#define MASKABLE_EXCEPTION_ISERIES(n, label)				\
33014cf11afSPaul Mackerras	.globl label##_iSeries;						\
33114cf11afSPaul Mackerraslabel##_iSeries:							\
33214cf11afSPaul Mackerras	HMT_MEDIUM;							\
333b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13;		/* save r13 */			\
33414cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN);				\
33514cf11afSPaul Mackerras	lbz	r10,PACAPROCENABLED(r13);				\
33614cf11afSPaul Mackerras	cmpwi	0,r10,0;						\
33714cf11afSPaul Mackerras	beq-	label##_iSeries_masked;					\
33814cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2;					\
33914cf11afSPaul Mackerras	b	label##_common;						\
34014cf11afSPaul Mackerras
34114cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
34214cf11afSPaul Mackerras#define DISABLE_INTS				\
34314cf11afSPaul Mackerras	lbz	r10,PACAPROCENABLED(r13);	\
34414cf11afSPaul Mackerras	li	r11,0;				\
34514cf11afSPaul Mackerras	std	r10,SOFTE(r1);			\
34614cf11afSPaul Mackerras	mfmsr	r10;				\
34714cf11afSPaul Mackerras	stb	r11,PACAPROCENABLED(r13);	\
34814cf11afSPaul Mackerras	ori	r10,r10,MSR_EE;			\
34914cf11afSPaul Mackerras	mtmsrd	r10,1
35014cf11afSPaul Mackerras
35114cf11afSPaul Mackerras#define ENABLE_INTS				\
35214cf11afSPaul Mackerras	lbz	r10,PACAPROCENABLED(r13);	\
35314cf11afSPaul Mackerras	mfmsr	r11;				\
35414cf11afSPaul Mackerras	std	r10,SOFTE(r1);			\
35514cf11afSPaul Mackerras	ori	r11,r11,MSR_EE;			\
35614cf11afSPaul Mackerras	mtmsrd	r11,1
35714cf11afSPaul Mackerras
35814cf11afSPaul Mackerras#else	/* hard enable/disable interrupts */
35914cf11afSPaul Mackerras#define DISABLE_INTS
36014cf11afSPaul Mackerras
36114cf11afSPaul Mackerras#define ENABLE_INTS				\
36214cf11afSPaul Mackerras	ld	r12,_MSR(r1);			\
36314cf11afSPaul Mackerras	mfmsr	r11;				\
36414cf11afSPaul Mackerras	rlwimi	r11,r12,0,MSR_EE;		\
36514cf11afSPaul Mackerras	mtmsrd	r11,1
36614cf11afSPaul Mackerras
36714cf11afSPaul Mackerras#endif
36814cf11afSPaul Mackerras
36914cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON(trap, label, hdlr)		\
37014cf11afSPaul Mackerras	.align	7;					\
37114cf11afSPaul Mackerras	.globl label##_common;				\
37214cf11afSPaul Mackerraslabel##_common:						\
37314cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
37414cf11afSPaul Mackerras	DISABLE_INTS;					\
37514cf11afSPaul Mackerras	bl	.save_nvgprs;				\
37614cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
37714cf11afSPaul Mackerras	bl	hdlr;					\
37814cf11afSPaul Mackerras	b	.ret_from_except
37914cf11afSPaul Mackerras
38014cf11afSPaul Mackerras#define STD_EXCEPTION_COMMON_LITE(trap, label, hdlr)	\
38114cf11afSPaul Mackerras	.align	7;					\
38214cf11afSPaul Mackerras	.globl label##_common;				\
38314cf11afSPaul Mackerraslabel##_common:						\
38414cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(trap, PACA_EXGEN);	\
38514cf11afSPaul Mackerras	DISABLE_INTS;					\
386cb2c9b27SAnton Blanchard	bl	.ppc64_runlatch_on;			\
38714cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD;		\
38814cf11afSPaul Mackerras	bl	hdlr;					\
38914cf11afSPaul Mackerras	b	.ret_from_except_lite
39014cf11afSPaul Mackerras
39114cf11afSPaul Mackerras/*
39214cf11afSPaul Mackerras * Start of pSeries system interrupt routines
39314cf11afSPaul Mackerras */
39414cf11afSPaul Mackerras	. = 0x100
39514cf11afSPaul Mackerras	.globl __start_interrupts
39614cf11afSPaul Mackerras__start_interrupts:
39714cf11afSPaul Mackerras
39814cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x100, system_reset)
39914cf11afSPaul Mackerras
40014cf11afSPaul Mackerras	. = 0x200
40114cf11afSPaul Mackerras_machine_check_pSeries:
40214cf11afSPaul Mackerras	HMT_MEDIUM
403b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
40414cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common)
40514cf11afSPaul Mackerras
40614cf11afSPaul Mackerras	. = 0x300
40714cf11afSPaul Mackerras	.globl data_access_pSeries
40814cf11afSPaul Mackerrasdata_access_pSeries:
40914cf11afSPaul Mackerras	HMT_MEDIUM
410b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
41114cf11afSPaul MackerrasBEGIN_FTR_SECTION
412b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG2,r12
413b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_DAR
414b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
41514cf11afSPaul Mackerras	srdi	r13,r13,60
41614cf11afSPaul Mackerras	rlwimi	r13,r12,16,0x20
41714cf11afSPaul Mackerras	mfcr	r12
41814cf11afSPaul Mackerras	cmpwi	r13,0x2c
41914cf11afSPaul Mackerras	beq	.do_stab_bolted_pSeries
42014cf11afSPaul Mackerras	mtcrf	0x80,r12
421b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
42214cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
42314cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common)
42414cf11afSPaul Mackerras
42514cf11afSPaul Mackerras	. = 0x380
42614cf11afSPaul Mackerras	.globl data_access_slb_pSeries
42714cf11afSPaul Mackerrasdata_access_slb_pSeries:
42814cf11afSPaul Mackerras	HMT_MEDIUM
429b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
430b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
4313c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXSLB+EX_R3(r13)
4323c726f8dSBenjamin Herrenschmidt	mfspr	r3,SPRN_DAR
43314cf11afSPaul Mackerras	std	r9,PACA_EXSLB+EX_R9(r13)	/* save r9 - r12 */
4343c726f8dSBenjamin Herrenschmidt	mfcr	r9
4353c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
4363c726f8dSBenjamin Herrenschmidt	/* Keep that around for when we re-implement dynamic VSIDs */
4373c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
4383c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_pseries
4393c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
44014cf11afSPaul Mackerras	std	r10,PACA_EXSLB+EX_R10(r13)
44114cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_R11(r13)
44214cf11afSPaul Mackerras	std	r12,PACA_EXSLB+EX_R12(r13)
4433c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
4443c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
445b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1		/* and SRR1 */
4463c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode	/* Rel. branch works in real mode */
44714cf11afSPaul Mackerras
44814cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x400, instruction_access)
44914cf11afSPaul Mackerras
45014cf11afSPaul Mackerras	. = 0x480
45114cf11afSPaul Mackerras	.globl instruction_access_slb_pSeries
45214cf11afSPaul Mackerrasinstruction_access_slb_pSeries:
45314cf11afSPaul Mackerras	HMT_MEDIUM
454b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
455b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
4563c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXSLB+EX_R3(r13)
4573c726f8dSBenjamin Herrenschmidt	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
45814cf11afSPaul Mackerras	std	r9,PACA_EXSLB+EX_R9(r13)	/* save r9 - r12 */
4593c726f8dSBenjamin Herrenschmidt	mfcr	r9
4603c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
4613c726f8dSBenjamin Herrenschmidt	/* Keep that around for when we re-implement dynamic VSIDs */
4623c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
4633c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_pseries
4643c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
46514cf11afSPaul Mackerras	std	r10,PACA_EXSLB+EX_R10(r13)
46614cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_R11(r13)
46714cf11afSPaul Mackerras	std	r12,PACA_EXSLB+EX_R12(r13)
4683c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
4693c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
470b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1		/* and SRR1 */
4713c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode	/* Rel. branch works in real mode */
47214cf11afSPaul Mackerras
47314cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x500, hardware_interrupt)
47414cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x600, alignment)
47514cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x700, program_check)
47614cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x800, fp_unavailable)
47714cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x900, decrementer)
47814cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xa00, trap_0a)
47914cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xb00, trap_0b)
48014cf11afSPaul Mackerras
48114cf11afSPaul Mackerras	. = 0xc00
48214cf11afSPaul Mackerras	.globl	system_call_pSeries
48314cf11afSPaul Mackerrassystem_call_pSeries:
48414cf11afSPaul Mackerras	HMT_MEDIUM
48514cf11afSPaul Mackerras	mr	r9,r13
48614cf11afSPaul Mackerras	mfmsr	r10
487b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3
488b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_SRR0
48914cf11afSPaul Mackerras	clrrdi	r12,r13,32
49014cf11afSPaul Mackerras	oris	r12,r12,system_call_common@h
49114cf11afSPaul Mackerras	ori	r12,r12,system_call_common@l
492b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r12
49314cf11afSPaul Mackerras	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
494b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SRR1
495b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r10
49614cf11afSPaul Mackerras	rfid
49714cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
49814cf11afSPaul Mackerras
49914cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xd00, single_step)
50014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xe00, trap_0e)
50114cf11afSPaul Mackerras
50214cf11afSPaul Mackerras	/* We need to deal with the Altivec unavailable exception
50314cf11afSPaul Mackerras	 * here which is at 0xf20, thus in the middle of the
50414cf11afSPaul Mackerras	 * prolog code of the PerformanceMonitor one. A little
50514cf11afSPaul Mackerras	 * trickery is thus necessary
50614cf11afSPaul Mackerras	 */
50714cf11afSPaul Mackerras	. = 0xf00
50814cf11afSPaul Mackerras	b	performance_monitor_pSeries
50914cf11afSPaul Mackerras
51014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0xf20, altivec_unavailable)
51114cf11afSPaul Mackerras
51214cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x1300, instruction_breakpoint)
51314cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(0x1700, altivec_assist)
51414cf11afSPaul Mackerras
51514cf11afSPaul Mackerras	. = 0x3000
51614cf11afSPaul Mackerras
51714cf11afSPaul Mackerras/*** pSeries interrupt support ***/
51814cf11afSPaul Mackerras
51914cf11afSPaul Mackerras	/* moved from 0xf00 */
52014cf11afSPaul Mackerras	STD_EXCEPTION_PSERIES(., performance_monitor)
52114cf11afSPaul Mackerras
52214cf11afSPaul Mackerras	.align	7
52314cf11afSPaul Mackerras_GLOBAL(do_stab_bolted_pSeries)
52414cf11afSPaul Mackerras	mtcrf	0x80,r12
525b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
52614cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXSLB, .do_stab_bolted)
52714cf11afSPaul Mackerras
52814cf11afSPaul Mackerras/*
5293c726f8dSBenjamin Herrenschmidt * We have some room here  we use that to put
5303c726f8dSBenjamin Herrenschmidt * the peries slb miss user trampoline code so it's reasonably
5313c726f8dSBenjamin Herrenschmidt * away from slb_miss_user_common to avoid problems with rfid
5323c726f8dSBenjamin Herrenschmidt *
5333c726f8dSBenjamin Herrenschmidt * This is used for when the SLB miss handler has to go virtual,
5343c726f8dSBenjamin Herrenschmidt * which doesn't happen for now anymore but will once we re-implement
5353c726f8dSBenjamin Herrenschmidt * dynamic VSIDs for shared page tables
5363c726f8dSBenjamin Herrenschmidt */
5373c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
5383c726f8dSBenjamin Herrenschmidtslb_miss_user_pseries:
5393c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R10(r13)
5403c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R11(r13)
5413c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R12(r13)
5423c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRG1
5433c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R9(r13)
5443c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R3(r13)
5453c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R13(r13)
5463c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R9(r13)
5473c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R3(r13)
5483c726f8dSBenjamin Herrenschmidt	clrrdi	r12,r13,32
5493c726f8dSBenjamin Herrenschmidt	mfmsr	r10
5503c726f8dSBenjamin Herrenschmidt	mfspr	r11,SRR0			/* save SRR0 */
5513c726f8dSBenjamin Herrenschmidt	ori	r12,r12,slb_miss_user_common@l	/* virt addr of handler */
5523c726f8dSBenjamin Herrenschmidt	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
5533c726f8dSBenjamin Herrenschmidt	mtspr	SRR0,r12
5543c726f8dSBenjamin Herrenschmidt	mfspr	r12,SRR1			/* and SRR1 */
5553c726f8dSBenjamin Herrenschmidt	mtspr	SRR1,r10
5563c726f8dSBenjamin Herrenschmidt	rfid
5573c726f8dSBenjamin Herrenschmidt	b	.				/* prevent spec. execution */
5583c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
5593c726f8dSBenjamin Herrenschmidt
5603c726f8dSBenjamin Herrenschmidt/*
56114cf11afSPaul Mackerras * Vectors for the FWNMI option.  Share common code.
56214cf11afSPaul Mackerras */
56314cf11afSPaul Mackerras	.globl system_reset_fwnmi
5648c4f1f29SMichael Ellerman      .align 7
56514cf11afSPaul Mackerrassystem_reset_fwnmi:
56614cf11afSPaul Mackerras	HMT_MEDIUM
567b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
56814cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common)
56914cf11afSPaul Mackerras
57014cf11afSPaul Mackerras	.globl machine_check_fwnmi
5718c4f1f29SMichael Ellerman      .align 7
57214cf11afSPaul Mackerrasmachine_check_fwnmi:
57314cf11afSPaul Mackerras	HMT_MEDIUM
574b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
57514cf11afSPaul Mackerras	EXCEPTION_PROLOG_PSERIES(PACA_EXMC, machine_check_common)
57614cf11afSPaul Mackerras
57714cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
57814cf11afSPaul Mackerras/***  ISeries-LPAR interrupt handlers ***/
57914cf11afSPaul Mackerras
58014cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x200, machine_check, PACA_EXMC)
58114cf11afSPaul Mackerras
58214cf11afSPaul Mackerras	.globl data_access_iSeries
58314cf11afSPaul Mackerrasdata_access_iSeries:
584b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13
58514cf11afSPaul MackerrasBEGIN_FTR_SECTION
586b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG2,r12
587b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_DAR
588b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
58914cf11afSPaul Mackerras	srdi	r13,r13,60
59014cf11afSPaul Mackerras	rlwimi	r13,r12,16,0x20
59114cf11afSPaul Mackerras	mfcr	r12
59214cf11afSPaul Mackerras	cmpwi	r13,0x2c
59314cf11afSPaul Mackerras	beq	.do_stab_bolted_iSeries
59414cf11afSPaul Mackerras	mtcrf	0x80,r12
595b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
59614cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
59714cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXGEN)
59814cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
59914cf11afSPaul Mackerras	b	data_access_common
60014cf11afSPaul Mackerras
60114cf11afSPaul Mackerras.do_stab_bolted_iSeries:
60214cf11afSPaul Mackerras	mtcrf	0x80,r12
603b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_SPRG2
60414cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_1(PACA_EXSLB)
60514cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
60614cf11afSPaul Mackerras	b	.do_stab_bolted
60714cf11afSPaul Mackerras
60814cf11afSPaul Mackerras	.globl	data_access_slb_iSeries
60914cf11afSPaul Mackerrasdata_access_slb_iSeries:
610b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
6113c726f8dSBenjamin Herrenschmidt	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
61214cf11afSPaul Mackerras	std	r3,PACA_EXSLB+EX_R3(r13)
613b5bbeb23SPaul Mackerras	mfspr	r3,SPRN_DAR
6143c726f8dSBenjamin Herrenschmidt	std	r9,PACA_EXSLB+EX_R9(r13)
6153c726f8dSBenjamin Herrenschmidt	mfcr	r9
6163c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6173c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
6183c726f8dSBenjamin Herrenschmidt	bge	slb_miss_user_iseries
6193c726f8dSBenjamin Herrenschmidt#endif
6203c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R10(r13)
6213c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXSLB+EX_R11(r13)
6223c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXSLB+EX_R12(r13)
6233c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
6243c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
6253356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
6263356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
6273c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode
62814cf11afSPaul Mackerras
62914cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x400, instruction_access, PACA_EXGEN)
63014cf11afSPaul Mackerras
63114cf11afSPaul Mackerras	.globl	instruction_access_slb_iSeries
63214cf11afSPaul Mackerrasinstruction_access_slb_iSeries:
633b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG1,r13		/* save r13 */
6343c726f8dSBenjamin Herrenschmidt	mfspr	r13,SPRN_SPRG3		/* get paca address into r13 */
63514cf11afSPaul Mackerras	std	r3,PACA_EXSLB+EX_R3(r13)
6363356bb9fSDavid Gibson	ld	r3,PACALPPACAPTR(r13)
6373356bb9fSDavid Gibson	ld	r3,LPPACASRR0(r3)	/* get SRR0 value */
6383c726f8dSBenjamin Herrenschmidt	std	r9,PACA_EXSLB+EX_R9(r13)
6393c726f8dSBenjamin Herrenschmidt	mfcr	r9
6403c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6413c726f8dSBenjamin Herrenschmidt	cmpdi	r3,0
6423c726f8dSBenjamin Herrenschmidt	bge	.slb_miss_user_iseries
6433c726f8dSBenjamin Herrenschmidt#endif
6443c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R10(r13)
6453c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXSLB+EX_R11(r13)
6463c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXSLB+EX_R12(r13)
6473c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRN_SPRG1
6483c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_R13(r13)
6493356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
6503356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
6513c726f8dSBenjamin Herrenschmidt	b	.slb_miss_realmode
6523c726f8dSBenjamin Herrenschmidt
6533c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
6543c726f8dSBenjamin Herrenschmidtslb_miss_user_iseries:
6553c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R10(r13)
6563c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R11(r13)
6573c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R12(r13)
6583c726f8dSBenjamin Herrenschmidt	mfspr	r10,SPRG1
6593c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R9(r13)
6603c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R3(r13)
6613c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_R13(r13)
6623c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_R9(r13)
6633c726f8dSBenjamin Herrenschmidt	std	r12,PACA_EXGEN+EX_R3(r13)
6643c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_ISERIES_2
6653c726f8dSBenjamin Herrenschmidt	b	slb_miss_user_common
6663c726f8dSBenjamin Herrenschmidt#endif
66714cf11afSPaul Mackerras
66814cf11afSPaul Mackerras	MASKABLE_EXCEPTION_ISERIES(0x500, hardware_interrupt)
66914cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x600, alignment, PACA_EXGEN)
67014cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x700, program_check, PACA_EXGEN)
67114cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0x800, fp_unavailable, PACA_EXGEN)
67214cf11afSPaul Mackerras	MASKABLE_EXCEPTION_ISERIES(0x900, decrementer)
67314cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0xa00, trap_0a, PACA_EXGEN)
67414cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES(0xb00, trap_0b, PACA_EXGEN)
67514cf11afSPaul Mackerras
67614cf11afSPaul Mackerras	.globl	system_call_iSeries
67714cf11afSPaul Mackerrassystem_call_iSeries:
67814cf11afSPaul Mackerras	mr	r9,r13
679b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3
68014cf11afSPaul Mackerras	EXCEPTION_PROLOG_ISERIES_2
68114cf11afSPaul Mackerras	b	system_call_common
68214cf11afSPaul Mackerras
68314cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xd00, single_step, PACA_EXGEN)
68414cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xe00, trap_0e, PACA_EXGEN)
68514cf11afSPaul Mackerras	STD_EXCEPTION_ISERIES( 0xf00, performance_monitor, PACA_EXGEN)
68614cf11afSPaul Mackerras
68714cf11afSPaul Mackerras	.globl system_reset_iSeries
68814cf11afSPaul Mackerrassystem_reset_iSeries:
689b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* Get paca address */
69014cf11afSPaul Mackerras	mfmsr	r24
69114cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
69214cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
69314cf11afSPaul Mackerras	lhz	r24,PACAPACAINDEX(r13)	/* Get processor # */
69414cf11afSPaul Mackerras	cmpwi	0,r24,0			/* Are we processor 0? */
69514cf11afSPaul Mackerras	beq	.__start_initialization_iSeries	/* Start up the first processor */
69614cf11afSPaul Mackerras	mfspr	r4,SPRN_CTRLF
69714cf11afSPaul Mackerras	li	r5,CTRL_RUNLATCH	/* Turn off the run light */
69814cf11afSPaul Mackerras	andc	r4,r4,r5
69914cf11afSPaul Mackerras	mtspr	SPRN_CTRLT,r4
70014cf11afSPaul Mackerras
70114cf11afSPaul Mackerras1:
70214cf11afSPaul Mackerras	HMT_LOW
70314cf11afSPaul Mackerras#ifdef CONFIG_SMP
70414cf11afSPaul Mackerras	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor
70514cf11afSPaul Mackerras					 * should start */
70614cf11afSPaul Mackerras	sync
707e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,current_set)
70814cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#] */
70914cf11afSPaul Mackerras	ldx	r3,r3,r28
71014cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
71114cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
71214cf11afSPaul Mackerras
71314cf11afSPaul Mackerras	cmpwi	0,r23,0
71414cf11afSPaul Mackerras	beq	iSeries_secondary_smp_loop	/* Loop until told to go */
71514cf11afSPaul Mackerras	bne	.__secondary_start		/* Loop until told to go */
71614cf11afSPaul MackerrasiSeries_secondary_smp_loop:
71714cf11afSPaul Mackerras	/* Let the Hypervisor know we are alive */
71814cf11afSPaul Mackerras	/* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
71914cf11afSPaul Mackerras	lis	r3,0x8002
72014cf11afSPaul Mackerras	rldicr	r3,r3,32,15		/* r0 = (r3 << 32) & 0xffff000000000000 */
72114cf11afSPaul Mackerras#else /* CONFIG_SMP */
72214cf11afSPaul Mackerras	/* Yield the processor.  This is required for non-SMP kernels
72314cf11afSPaul Mackerras		which are running on multi-threaded machines. */
72414cf11afSPaul Mackerras	lis	r3,0x8000
72514cf11afSPaul Mackerras	rldicr	r3,r3,32,15		/* r3 = (r3 << 32) & 0xffff000000000000 */
72614cf11afSPaul Mackerras	addi	r3,r3,18		/* r3 = 0x8000000000000012 which is "yield" */
72714cf11afSPaul Mackerras	li	r4,0			/* "yield timed" */
72814cf11afSPaul Mackerras	li	r5,-1			/* "yield forever" */
72914cf11afSPaul Mackerras#endif /* CONFIG_SMP */
73014cf11afSPaul Mackerras	li	r0,-1			/* r0=-1 indicates a Hypervisor call */
73114cf11afSPaul Mackerras	sc				/* Invoke the hypervisor via a system call */
732b5bbeb23SPaul Mackerras	mfspr	r13,SPRN_SPRG3		/* Put r13 back ???? */
73314cf11afSPaul Mackerras	b	1b			/* If SMP not configured, secondaries
73414cf11afSPaul Mackerras					 * loop forever */
73514cf11afSPaul Mackerras
73614cf11afSPaul Mackerras	.globl decrementer_iSeries_masked
73714cf11afSPaul Mackerrasdecrementer_iSeries_masked:
738f9b4045dSMichael Ellerman	/* We may not have a valid TOC pointer in here. */
73914cf11afSPaul Mackerras	li	r11,1
7403356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
7413356bb9fSDavid Gibson	stb	r11,LPPACADECRINT(r12)
742f9b4045dSMichael Ellerman	LOAD_REG_IMMEDIATE(r12, tb_ticks_per_jiffy)
743f9b4045dSMichael Ellerman	lwz	r12,0(r12)
74414cf11afSPaul Mackerras	mtspr	SPRN_DEC,r12
74514cf11afSPaul Mackerras	/* fall through */
74614cf11afSPaul Mackerras
74714cf11afSPaul Mackerras	.globl hardware_interrupt_iSeries_masked
74814cf11afSPaul Mackerrashardware_interrupt_iSeries_masked:
74914cf11afSPaul Mackerras	mtcrf	0x80,r9		/* Restore regs */
7503356bb9fSDavid Gibson	ld	r12,PACALPPACAPTR(r13)
7513356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r12)
7523356bb9fSDavid Gibson	ld	r12,LPPACASRR1(r12)
753b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
754b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
75514cf11afSPaul Mackerras	ld	r9,PACA_EXGEN+EX_R9(r13)
75614cf11afSPaul Mackerras	ld	r10,PACA_EXGEN+EX_R10(r13)
75714cf11afSPaul Mackerras	ld	r11,PACA_EXGEN+EX_R11(r13)
75814cf11afSPaul Mackerras	ld	r12,PACA_EXGEN+EX_R12(r13)
75914cf11afSPaul Mackerras	ld	r13,PACA_EXGEN+EX_R13(r13)
76014cf11afSPaul Mackerras	rfid
76114cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
76214cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
76314cf11afSPaul Mackerras
76414cf11afSPaul Mackerras/*** Common interrupt handlers ***/
76514cf11afSPaul Mackerras
76614cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x100, system_reset, .system_reset_exception)
76714cf11afSPaul Mackerras
76814cf11afSPaul Mackerras	/*
76914cf11afSPaul Mackerras	 * Machine check is different because we use a different
77014cf11afSPaul Mackerras	 * save area: PACA_EXMC instead of PACA_EXGEN.
77114cf11afSPaul Mackerras	 */
77214cf11afSPaul Mackerras	.align	7
77314cf11afSPaul Mackerras	.globl machine_check_common
77414cf11afSPaul Mackerrasmachine_check_common:
77514cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
77614cf11afSPaul Mackerras	DISABLE_INTS
77714cf11afSPaul Mackerras	bl	.save_nvgprs
77814cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
77914cf11afSPaul Mackerras	bl	.machine_check_exception
78014cf11afSPaul Mackerras	b	.ret_from_except
78114cf11afSPaul Mackerras
78214cf11afSPaul Mackerras	STD_EXCEPTION_COMMON_LITE(0x900, decrementer, .timer_interrupt)
78314cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xa00, trap_0a, .unknown_exception)
78414cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xb00, trap_0b, .unknown_exception)
78514cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xd00, single_step, .single_step_exception)
78614cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xe00, trap_0e, .unknown_exception)
78714cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0xf00, performance_monitor, .performance_monitor_exception)
78814cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, .instruction_breakpoint_exception)
78914cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
79014cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1700, altivec_assist, .altivec_assist_exception)
79114cf11afSPaul Mackerras#else
79214cf11afSPaul Mackerras	STD_EXCEPTION_COMMON(0x1700, altivec_assist, .unknown_exception)
79314cf11afSPaul Mackerras#endif
79414cf11afSPaul Mackerras
79514cf11afSPaul Mackerras/*
79614cf11afSPaul Mackerras * Here we have detected that the kernel stack pointer is bad.
79714cf11afSPaul Mackerras * R9 contains the saved CR, r13 points to the paca,
79814cf11afSPaul Mackerras * r10 contains the (bad) kernel stack pointer,
79914cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1.
80014cf11afSPaul Mackerras * We switch to using an emergency stack, save the registers there,
80114cf11afSPaul Mackerras * and call kernel_bad_stack(), which panics.
80214cf11afSPaul Mackerras */
80314cf11afSPaul Mackerrasbad_stack:
80414cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
80514cf11afSPaul Mackerras	subi	r1,r1,64+INT_FRAME_SIZE
80614cf11afSPaul Mackerras	std	r9,_CCR(r1)
80714cf11afSPaul Mackerras	std	r10,GPR1(r1)
80814cf11afSPaul Mackerras	std	r11,_NIP(r1)
80914cf11afSPaul Mackerras	std	r12,_MSR(r1)
810b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR
811b5bbeb23SPaul Mackerras	mfspr	r12,SPRN_DSISR
81214cf11afSPaul Mackerras	std	r11,_DAR(r1)
81314cf11afSPaul Mackerras	std	r12,_DSISR(r1)
81414cf11afSPaul Mackerras	mflr	r10
81514cf11afSPaul Mackerras	mfctr	r11
81614cf11afSPaul Mackerras	mfxer	r12
81714cf11afSPaul Mackerras	std	r10,_LINK(r1)
81814cf11afSPaul Mackerras	std	r11,_CTR(r1)
81914cf11afSPaul Mackerras	std	r12,_XER(r1)
82014cf11afSPaul Mackerras	SAVE_GPR(0,r1)
82114cf11afSPaul Mackerras	SAVE_GPR(2,r1)
82214cf11afSPaul Mackerras	SAVE_4GPRS(3,r1)
82314cf11afSPaul Mackerras	SAVE_2GPRS(7,r1)
82414cf11afSPaul Mackerras	SAVE_10GPRS(12,r1)
82514cf11afSPaul Mackerras	SAVE_10GPRS(22,r1)
82614cf11afSPaul Mackerras	addi	r11,r1,INT_FRAME_SIZE
82714cf11afSPaul Mackerras	std	r11,0(r1)
82814cf11afSPaul Mackerras	li	r12,0
82914cf11afSPaul Mackerras	std	r12,0(r11)
83014cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
83114cf11afSPaul Mackerras1:	addi	r3,r1,STACK_FRAME_OVERHEAD
83214cf11afSPaul Mackerras	bl	.kernel_bad_stack
83314cf11afSPaul Mackerras	b	1b
83414cf11afSPaul Mackerras
83514cf11afSPaul Mackerras/*
83614cf11afSPaul Mackerras * Return from an exception with minimal checks.
83714cf11afSPaul Mackerras * The caller is assumed to have done EXCEPTION_PROLOG_COMMON.
83814cf11afSPaul Mackerras * If interrupts have been enabled, or anything has been
83914cf11afSPaul Mackerras * done that might have changed the scheduling status of
84014cf11afSPaul Mackerras * any task or sent any task a signal, you should use
84114cf11afSPaul Mackerras * ret_from_except or ret_from_except_lite instead of this.
84214cf11afSPaul Mackerras */
84340ef8cbcSPaul Mackerras	.globl	fast_exception_return
84414cf11afSPaul Mackerrasfast_exception_return:
84514cf11afSPaul Mackerras	ld	r12,_MSR(r1)
84614cf11afSPaul Mackerras	ld	r11,_NIP(r1)
84714cf11afSPaul Mackerras	andi.	r3,r12,MSR_RI		/* check if RI is set */
84814cf11afSPaul Mackerras	beq-	unrecov_fer
84914cf11afSPaul Mackerras	ld	r3,_CCR(r1)
85014cf11afSPaul Mackerras	ld	r4,_LINK(r1)
85114cf11afSPaul Mackerras	ld	r5,_CTR(r1)
85214cf11afSPaul Mackerras	ld	r6,_XER(r1)
85314cf11afSPaul Mackerras	mtcr	r3
85414cf11afSPaul Mackerras	mtlr	r4
85514cf11afSPaul Mackerras	mtctr	r5
85614cf11afSPaul Mackerras	mtxer	r6
85714cf11afSPaul Mackerras	REST_GPR(0, r1)
85814cf11afSPaul Mackerras	REST_8GPRS(2, r1)
85914cf11afSPaul Mackerras
86014cf11afSPaul Mackerras	mfmsr	r10
86114cf11afSPaul Mackerras	clrrdi	r10,r10,2		/* clear RI (LE is 0 already) */
86214cf11afSPaul Mackerras	mtmsrd	r10,1
86314cf11afSPaul Mackerras
864b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
865b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
86614cf11afSPaul Mackerras	REST_4GPRS(10, r1)
86714cf11afSPaul Mackerras	ld	r1,GPR1(r1)
86814cf11afSPaul Mackerras	rfid
86914cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
87014cf11afSPaul Mackerras
87114cf11afSPaul Mackerrasunrecov_fer:
87214cf11afSPaul Mackerras	bl	.save_nvgprs
87314cf11afSPaul Mackerras1:	addi	r3,r1,STACK_FRAME_OVERHEAD
87414cf11afSPaul Mackerras	bl	.unrecoverable_exception
87514cf11afSPaul Mackerras	b	1b
87614cf11afSPaul Mackerras
87714cf11afSPaul Mackerras/*
87814cf11afSPaul Mackerras * Here r13 points to the paca, r9 contains the saved CR,
87914cf11afSPaul Mackerras * SRR0 and SRR1 are saved in r11 and r12,
88014cf11afSPaul Mackerras * r9 - r13 are saved in paca->exgen.
88114cf11afSPaul Mackerras */
88214cf11afSPaul Mackerras	.align	7
88314cf11afSPaul Mackerras	.globl data_access_common
88414cf11afSPaul Mackerrasdata_access_common:
885b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DAR
88614cf11afSPaul Mackerras	std	r10,PACA_EXGEN+EX_DAR(r13)
887b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DSISR
88814cf11afSPaul Mackerras	stw	r10,PACA_EXGEN+EX_DSISR(r13)
88914cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
89014cf11afSPaul Mackerras	ld	r3,PACA_EXGEN+EX_DAR(r13)
89114cf11afSPaul Mackerras	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
89214cf11afSPaul Mackerras	li	r5,0x300
89314cf11afSPaul Mackerras	b	.do_hash_page	 	/* Try to handle as hpte fault */
89414cf11afSPaul Mackerras
89514cf11afSPaul Mackerras	.align	7
89614cf11afSPaul Mackerras	.globl instruction_access_common
89714cf11afSPaul Mackerrasinstruction_access_common:
89814cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
89914cf11afSPaul Mackerras	ld	r3,_NIP(r1)
90014cf11afSPaul Mackerras	andis.	r4,r12,0x5820
90114cf11afSPaul Mackerras	li	r5,0x400
90214cf11afSPaul Mackerras	b	.do_hash_page		/* Try to handle as hpte fault */
90314cf11afSPaul Mackerras
9043c726f8dSBenjamin Herrenschmidt/*
9053c726f8dSBenjamin Herrenschmidt * Here is the common SLB miss user that is used when going to virtual
9063c726f8dSBenjamin Herrenschmidt * mode for SLB misses, that is currently not used
9073c726f8dSBenjamin Herrenschmidt */
9083c726f8dSBenjamin Herrenschmidt#ifdef __DISABLED__
9093c726f8dSBenjamin Herrenschmidt	.align	7
9103c726f8dSBenjamin Herrenschmidt	.globl	slb_miss_user_common
9113c726f8dSBenjamin Herrenschmidtslb_miss_user_common:
9123c726f8dSBenjamin Herrenschmidt	mflr	r10
9133c726f8dSBenjamin Herrenschmidt	std	r3,PACA_EXGEN+EX_DAR(r13)
9143c726f8dSBenjamin Herrenschmidt	stw	r9,PACA_EXGEN+EX_CCR(r13)
9153c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXGEN+EX_LR(r13)
9163c726f8dSBenjamin Herrenschmidt	std	r11,PACA_EXGEN+EX_SRR0(r13)
9173c726f8dSBenjamin Herrenschmidt	bl	.slb_allocate_user
9183c726f8dSBenjamin Herrenschmidt
9193c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXGEN+EX_LR(r13)
9203c726f8dSBenjamin Herrenschmidt	ld	r3,PACA_EXGEN+EX_R3(r13)
9213c726f8dSBenjamin Herrenschmidt	lwz	r9,PACA_EXGEN+EX_CCR(r13)
9223c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXGEN+EX_SRR0(r13)
9233c726f8dSBenjamin Herrenschmidt	mtlr	r10
9243c726f8dSBenjamin Herrenschmidt	beq-	slb_miss_fault
9253c726f8dSBenjamin Herrenschmidt
9263c726f8dSBenjamin Herrenschmidt	andi.	r10,r12,MSR_RI		/* check for unrecoverable exception */
9273c726f8dSBenjamin Herrenschmidt	beq-	unrecov_user_slb
9283c726f8dSBenjamin Herrenschmidt	mfmsr	r10
9293c726f8dSBenjamin Herrenschmidt
9303c726f8dSBenjamin Herrenschmidt.machine push
9313c726f8dSBenjamin Herrenschmidt.machine "power4"
9323c726f8dSBenjamin Herrenschmidt	mtcrf	0x80,r9
9333c726f8dSBenjamin Herrenschmidt.machine pop
9343c726f8dSBenjamin Herrenschmidt
9353c726f8dSBenjamin Herrenschmidt	clrrdi	r10,r10,2		/* clear RI before setting SRR0/1 */
9363c726f8dSBenjamin Herrenschmidt	mtmsrd	r10,1
9373c726f8dSBenjamin Herrenschmidt
9383c726f8dSBenjamin Herrenschmidt	mtspr	SRR0,r11
9393c726f8dSBenjamin Herrenschmidt	mtspr	SRR1,r12
9403c726f8dSBenjamin Herrenschmidt
9413c726f8dSBenjamin Herrenschmidt	ld	r9,PACA_EXGEN+EX_R9(r13)
9423c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXGEN+EX_R10(r13)
9433c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXGEN+EX_R11(r13)
9443c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXGEN+EX_R12(r13)
9453c726f8dSBenjamin Herrenschmidt	ld	r13,PACA_EXGEN+EX_R13(r13)
9463c726f8dSBenjamin Herrenschmidt	rfid
9473c726f8dSBenjamin Herrenschmidt	b	.
9483c726f8dSBenjamin Herrenschmidt
9493c726f8dSBenjamin Herrenschmidtslb_miss_fault:
9503c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
9513c726f8dSBenjamin Herrenschmidt	ld	r4,PACA_EXGEN+EX_DAR(r13)
9523c726f8dSBenjamin Herrenschmidt	li	r5,0
9533c726f8dSBenjamin Herrenschmidt	std	r4,_DAR(r1)
9543c726f8dSBenjamin Herrenschmidt	std	r5,_DSISR(r1)
9553c726f8dSBenjamin Herrenschmidt	b	.handle_page_fault
9563c726f8dSBenjamin Herrenschmidt
9573c726f8dSBenjamin Herrenschmidtunrecov_user_slb:
9583c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
9593c726f8dSBenjamin Herrenschmidt	DISABLE_INTS
9603c726f8dSBenjamin Herrenschmidt	bl	.save_nvgprs
9613c726f8dSBenjamin Herrenschmidt1:	addi	r3,r1,STACK_FRAME_OVERHEAD
9623c726f8dSBenjamin Herrenschmidt	bl	.unrecoverable_exception
9633c726f8dSBenjamin Herrenschmidt	b	1b
9643c726f8dSBenjamin Herrenschmidt
9653c726f8dSBenjamin Herrenschmidt#endif /* __DISABLED__ */
9663c726f8dSBenjamin Herrenschmidt
9673c726f8dSBenjamin Herrenschmidt
9683c726f8dSBenjamin Herrenschmidt/*
9693c726f8dSBenjamin Herrenschmidt * r13 points to the PACA, r9 contains the saved CR,
9703c726f8dSBenjamin Herrenschmidt * r12 contain the saved SRR1, SRR0 is still ready for return
9713c726f8dSBenjamin Herrenschmidt * r3 has the faulting address
9723c726f8dSBenjamin Herrenschmidt * r9 - r13 are saved in paca->exslb.
9733c726f8dSBenjamin Herrenschmidt * r3 is saved in paca->slb_r3
9743c726f8dSBenjamin Herrenschmidt * We assume we aren't going to take any exceptions during this procedure.
9753c726f8dSBenjamin Herrenschmidt */
9763c726f8dSBenjamin Herrenschmidt_GLOBAL(slb_miss_realmode)
9773c726f8dSBenjamin Herrenschmidt	mflr	r10
9783c726f8dSBenjamin Herrenschmidt
9793c726f8dSBenjamin Herrenschmidt	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
9803c726f8dSBenjamin Herrenschmidt	std	r10,PACA_EXSLB+EX_LR(r13)	/* save LR */
9813c726f8dSBenjamin Herrenschmidt
9823c726f8dSBenjamin Herrenschmidt	bl	.slb_allocate_realmode
9833c726f8dSBenjamin Herrenschmidt
9843c726f8dSBenjamin Herrenschmidt	/* All done -- return from exception. */
9853c726f8dSBenjamin Herrenschmidt
9863c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXSLB+EX_LR(r13)
9873c726f8dSBenjamin Herrenschmidt	ld	r3,PACA_EXSLB+EX_R3(r13)
9883c726f8dSBenjamin Herrenschmidt	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
9893c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES
9903356bb9fSDavid Gibson	ld	r11,PACALPPACAPTR(r13)
9913356bb9fSDavid Gibson	ld	r11,LPPACASRR0(r11)		/* get SRR0 value */
9923c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */
9933c726f8dSBenjamin Herrenschmidt
9943c726f8dSBenjamin Herrenschmidt	mtlr	r10
9953c726f8dSBenjamin Herrenschmidt
9963c726f8dSBenjamin Herrenschmidt	andi.	r10,r12,MSR_RI	/* check for unrecoverable exception */
9973c726f8dSBenjamin Herrenschmidt	beq-	unrecov_slb
9983c726f8dSBenjamin Herrenschmidt
9993c726f8dSBenjamin Herrenschmidt.machine	push
10003c726f8dSBenjamin Herrenschmidt.machine	"power4"
10013c726f8dSBenjamin Herrenschmidt	mtcrf	0x80,r9
10023c726f8dSBenjamin Herrenschmidt	mtcrf	0x01,r9		/* slb_allocate uses cr0 and cr7 */
10033c726f8dSBenjamin Herrenschmidt.machine	pop
10043c726f8dSBenjamin Herrenschmidt
10053c726f8dSBenjamin Herrenschmidt#ifdef CONFIG_PPC_ISERIES
10063c726f8dSBenjamin Herrenschmidt	mtspr	SPRN_SRR0,r11
10073c726f8dSBenjamin Herrenschmidt	mtspr	SPRN_SRR1,r12
10083c726f8dSBenjamin Herrenschmidt#endif /* CONFIG_PPC_ISERIES */
10093c726f8dSBenjamin Herrenschmidt	ld	r9,PACA_EXSLB+EX_R9(r13)
10103c726f8dSBenjamin Herrenschmidt	ld	r10,PACA_EXSLB+EX_R10(r13)
10113c726f8dSBenjamin Herrenschmidt	ld	r11,PACA_EXSLB+EX_R11(r13)
10123c726f8dSBenjamin Herrenschmidt	ld	r12,PACA_EXSLB+EX_R12(r13)
10133c726f8dSBenjamin Herrenschmidt	ld	r13,PACA_EXSLB+EX_R13(r13)
10143c726f8dSBenjamin Herrenschmidt	rfid
10153c726f8dSBenjamin Herrenschmidt	b	.	/* prevent speculative execution */
10163c726f8dSBenjamin Herrenschmidt
10173c726f8dSBenjamin Herrenschmidtunrecov_slb:
10183c726f8dSBenjamin Herrenschmidt	EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
10193c726f8dSBenjamin Herrenschmidt	DISABLE_INTS
10203c726f8dSBenjamin Herrenschmidt	bl	.save_nvgprs
10213c726f8dSBenjamin Herrenschmidt1:	addi	r3,r1,STACK_FRAME_OVERHEAD
10223c726f8dSBenjamin Herrenschmidt	bl	.unrecoverable_exception
10233c726f8dSBenjamin Herrenschmidt	b	1b
10243c726f8dSBenjamin Herrenschmidt
102514cf11afSPaul Mackerras	.align	7
102614cf11afSPaul Mackerras	.globl hardware_interrupt_common
102714cf11afSPaul Mackerras	.globl hardware_interrupt_entry
102814cf11afSPaul Mackerrashardware_interrupt_common:
102914cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x500, PACA_EXGEN)
103014cf11afSPaul Mackerrashardware_interrupt_entry:
103114cf11afSPaul Mackerras	DISABLE_INTS
1032cb2c9b27SAnton Blanchard	bl	.ppc64_runlatch_on
103314cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
103414cf11afSPaul Mackerras	bl	.do_IRQ
103514cf11afSPaul Mackerras	b	.ret_from_except_lite
103614cf11afSPaul Mackerras
103714cf11afSPaul Mackerras	.align	7
103814cf11afSPaul Mackerras	.globl alignment_common
103914cf11afSPaul Mackerrasalignment_common:
1040b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DAR
104114cf11afSPaul Mackerras	std	r10,PACA_EXGEN+EX_DAR(r13)
1042b5bbeb23SPaul Mackerras	mfspr	r10,SPRN_DSISR
104314cf11afSPaul Mackerras	stw	r10,PACA_EXGEN+EX_DSISR(r13)
104414cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
104514cf11afSPaul Mackerras	ld	r3,PACA_EXGEN+EX_DAR(r13)
104614cf11afSPaul Mackerras	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
104714cf11afSPaul Mackerras	std	r3,_DAR(r1)
104814cf11afSPaul Mackerras	std	r4,_DSISR(r1)
104914cf11afSPaul Mackerras	bl	.save_nvgprs
105014cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
105114cf11afSPaul Mackerras	ENABLE_INTS
105214cf11afSPaul Mackerras	bl	.alignment_exception
105314cf11afSPaul Mackerras	b	.ret_from_except
105414cf11afSPaul Mackerras
105514cf11afSPaul Mackerras	.align	7
105614cf11afSPaul Mackerras	.globl program_check_common
105714cf11afSPaul Mackerrasprogram_check_common:
105814cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
105914cf11afSPaul Mackerras	bl	.save_nvgprs
106014cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
106114cf11afSPaul Mackerras	ENABLE_INTS
106214cf11afSPaul Mackerras	bl	.program_check_exception
106314cf11afSPaul Mackerras	b	.ret_from_except
106414cf11afSPaul Mackerras
106514cf11afSPaul Mackerras	.align	7
106614cf11afSPaul Mackerras	.globl fp_unavailable_common
106714cf11afSPaul Mackerrasfp_unavailable_common:
106814cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
106914cf11afSPaul Mackerras	bne	.load_up_fpu		/* if from user, just load it up */
107014cf11afSPaul Mackerras	bl	.save_nvgprs
107114cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
107214cf11afSPaul Mackerras	ENABLE_INTS
107314cf11afSPaul Mackerras	bl	.kernel_fp_unavailable_exception
107414cf11afSPaul Mackerras	BUG_OPCODE
107514cf11afSPaul Mackerras
107614cf11afSPaul Mackerras	.align	7
107714cf11afSPaul Mackerras	.globl altivec_unavailable_common
107814cf11afSPaul Mackerrasaltivec_unavailable_common:
107914cf11afSPaul Mackerras	EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
108014cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
108114cf11afSPaul MackerrasBEGIN_FTR_SECTION
108214cf11afSPaul Mackerras	bne	.load_up_altivec	/* if from user, just load it up */
108314cf11afSPaul MackerrasEND_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
108414cf11afSPaul Mackerras#endif
108514cf11afSPaul Mackerras	bl	.save_nvgprs
108614cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
108714cf11afSPaul Mackerras	ENABLE_INTS
108814cf11afSPaul Mackerras	bl	.altivec_unavailable_exception
108914cf11afSPaul Mackerras	b	.ret_from_except
109014cf11afSPaul Mackerras
109114cf11afSPaul Mackerras#ifdef CONFIG_ALTIVEC
109214cf11afSPaul Mackerras/*
109314cf11afSPaul Mackerras * load_up_altivec(unused, unused, tsk)
109414cf11afSPaul Mackerras * Disable VMX for the task which had it previously,
109514cf11afSPaul Mackerras * and save its vector registers in its thread_struct.
109614cf11afSPaul Mackerras * Enables the VMX for use in the kernel on return.
109714cf11afSPaul Mackerras * On SMP we know the VMX is free, since we give it up every
109814cf11afSPaul Mackerras * switch (ie, no lazy save of the vector registers).
109914cf11afSPaul Mackerras * On entry: r13 == 'current' && last_task_used_altivec != 'current'
110014cf11afSPaul Mackerras */
110114cf11afSPaul Mackerras_STATIC(load_up_altivec)
110214cf11afSPaul Mackerras	mfmsr	r5			/* grab the current MSR */
110314cf11afSPaul Mackerras	oris	r5,r5,MSR_VEC@h
110414cf11afSPaul Mackerras	mtmsrd	r5			/* enable use of VMX now */
110514cf11afSPaul Mackerras	isync
110614cf11afSPaul Mackerras
110714cf11afSPaul Mackerras/*
110814cf11afSPaul Mackerras * For SMP, we don't do lazy VMX switching because it just gets too
110914cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU
111014cf11afSPaul Mackerras * to another.  Instead we call giveup_altvec in switch_to.
111114cf11afSPaul Mackerras * VRSAVE isn't dealt with here, that is done in the normal context
111214cf11afSPaul Mackerras * switch code. Note that we could rely on vrsave value to eventually
111314cf11afSPaul Mackerras * avoid saving all of the VREGs here...
111414cf11afSPaul Mackerras */
111514cf11afSPaul Mackerras#ifndef CONFIG_SMP
111614cf11afSPaul Mackerras	ld	r3,last_task_used_altivec@got(r2)
111714cf11afSPaul Mackerras	ld	r4,0(r3)
111814cf11afSPaul Mackerras	cmpdi	0,r4,0
111914cf11afSPaul Mackerras	beq	1f
112014cf11afSPaul Mackerras	/* Save VMX state to last_task_used_altivec's THREAD struct */
112114cf11afSPaul Mackerras	addi	r4,r4,THREAD
112214cf11afSPaul Mackerras	SAVE_32VRS(0,r5,r4)
112314cf11afSPaul Mackerras	mfvscr	vr0
112414cf11afSPaul Mackerras	li	r10,THREAD_VSCR
112514cf11afSPaul Mackerras	stvx	vr0,r10,r4
112614cf11afSPaul Mackerras	/* Disable VMX for last_task_used_altivec */
112714cf11afSPaul Mackerras	ld	r5,PT_REGS(r4)
112814cf11afSPaul Mackerras	ld	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
112914cf11afSPaul Mackerras	lis	r6,MSR_VEC@h
113014cf11afSPaul Mackerras	andc	r4,r4,r6
113114cf11afSPaul Mackerras	std	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
113214cf11afSPaul Mackerras1:
113314cf11afSPaul Mackerras#endif /* CONFIG_SMP */
113414cf11afSPaul Mackerras	/* Hack: if we get an altivec unavailable trap with VRSAVE
113514cf11afSPaul Mackerras	 * set to all zeros, we assume this is a broken application
113614cf11afSPaul Mackerras	 * that fails to set it properly, and thus we switch it to
113714cf11afSPaul Mackerras	 * all 1's
113814cf11afSPaul Mackerras	 */
113914cf11afSPaul Mackerras	mfspr	r4,SPRN_VRSAVE
114014cf11afSPaul Mackerras	cmpdi	0,r4,0
114114cf11afSPaul Mackerras	bne+	1f
114214cf11afSPaul Mackerras	li	r4,-1
114314cf11afSPaul Mackerras	mtspr	SPRN_VRSAVE,r4
114414cf11afSPaul Mackerras1:
114514cf11afSPaul Mackerras	/* enable use of VMX after return */
114614cf11afSPaul Mackerras	ld	r4,PACACURRENT(r13)
114714cf11afSPaul Mackerras	addi	r5,r4,THREAD		/* Get THREAD */
114814cf11afSPaul Mackerras	oris	r12,r12,MSR_VEC@h
114914cf11afSPaul Mackerras	std	r12,_MSR(r1)
115014cf11afSPaul Mackerras	li	r4,1
115114cf11afSPaul Mackerras	li	r10,THREAD_VSCR
115214cf11afSPaul Mackerras	stw	r4,THREAD_USED_VR(r5)
115314cf11afSPaul Mackerras	lvx	vr0,r10,r5
115414cf11afSPaul Mackerras	mtvscr	vr0
115514cf11afSPaul Mackerras	REST_32VRS(0,r4,r5)
115614cf11afSPaul Mackerras#ifndef CONFIG_SMP
115714cf11afSPaul Mackerras	/* Update last_task_used_math to 'current' */
115814cf11afSPaul Mackerras	subi	r4,r5,THREAD		/* Back to 'current' */
115914cf11afSPaul Mackerras	std	r4,0(r3)
116014cf11afSPaul Mackerras#endif /* CONFIG_SMP */
116114cf11afSPaul Mackerras	/* restore registers and return */
116214cf11afSPaul Mackerras	b	fast_exception_return
116314cf11afSPaul Mackerras#endif /* CONFIG_ALTIVEC */
116414cf11afSPaul Mackerras
116514cf11afSPaul Mackerras/*
116614cf11afSPaul Mackerras * Hash table stuff
116714cf11afSPaul Mackerras */
116814cf11afSPaul Mackerras	.align	7
116914cf11afSPaul Mackerras_GLOBAL(do_hash_page)
117014cf11afSPaul Mackerras	std	r3,_DAR(r1)
117114cf11afSPaul Mackerras	std	r4,_DSISR(r1)
117214cf11afSPaul Mackerras
117314cf11afSPaul Mackerras	andis.	r0,r4,0xa450		/* weird error? */
117414cf11afSPaul Mackerras	bne-	.handle_page_fault	/* if not, try to insert a HPTE */
117514cf11afSPaul MackerrasBEGIN_FTR_SECTION
117614cf11afSPaul Mackerras	andis.	r0,r4,0x0020		/* Is it a segment table fault? */
117714cf11afSPaul Mackerras	bne-	.do_ste_alloc		/* If so handle it */
117814cf11afSPaul MackerrasEND_FTR_SECTION_IFCLR(CPU_FTR_SLB)
117914cf11afSPaul Mackerras
118014cf11afSPaul Mackerras	/*
118114cf11afSPaul Mackerras	 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
118214cf11afSPaul Mackerras	 * accessing a userspace segment (even from the kernel). We assume
118314cf11afSPaul Mackerras	 * kernel addresses always have the high bit set.
118414cf11afSPaul Mackerras	 */
118514cf11afSPaul Mackerras	rlwinm	r4,r4,32-25+9,31-9,31-9	/* DSISR_STORE -> _PAGE_RW */
118614cf11afSPaul Mackerras	rotldi	r0,r3,15		/* Move high bit into MSR_PR posn */
118714cf11afSPaul Mackerras	orc	r0,r12,r0		/* MSR_PR | ~high_bit */
118814cf11afSPaul Mackerras	rlwimi	r4,r0,32-13,30,30	/* becomes _PAGE_USER access bit */
118914cf11afSPaul Mackerras	ori	r4,r4,1			/* add _PAGE_PRESENT */
119014cf11afSPaul Mackerras	rlwimi	r4,r5,22+2,31-2,31-2	/* Set _PAGE_EXEC if trap is 0x400 */
119114cf11afSPaul Mackerras
119214cf11afSPaul Mackerras	/*
119314cf11afSPaul Mackerras	 * On iSeries, we soft-disable interrupts here, then
119414cf11afSPaul Mackerras	 * hard-enable interrupts so that the hash_page code can spin on
119514cf11afSPaul Mackerras	 * the hash_table_lock without problems on a shared processor.
119614cf11afSPaul Mackerras	 */
119714cf11afSPaul Mackerras	DISABLE_INTS
119814cf11afSPaul Mackerras
119914cf11afSPaul Mackerras	/*
120014cf11afSPaul Mackerras	 * r3 contains the faulting address
120114cf11afSPaul Mackerras	 * r4 contains the required access permissions
120214cf11afSPaul Mackerras	 * r5 contains the trap number
120314cf11afSPaul Mackerras	 *
120414cf11afSPaul Mackerras	 * at return r3 = 0 for success
120514cf11afSPaul Mackerras	 */
120614cf11afSPaul Mackerras	bl	.hash_page		/* build HPTE if possible */
120714cf11afSPaul Mackerras	cmpdi	r3,0			/* see if hash_page succeeded */
120814cf11afSPaul Mackerras
120914cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
121014cf11afSPaul Mackerras	/*
121114cf11afSPaul Mackerras	 * If we had interrupts soft-enabled at the point where the
121214cf11afSPaul Mackerras	 * DSI/ISI occurred, and an interrupt came in during hash_page,
121314cf11afSPaul Mackerras	 * handle it now.
121414cf11afSPaul Mackerras	 * We jump to ret_from_except_lite rather than fast_exception_return
121514cf11afSPaul Mackerras	 * because ret_from_except_lite will check for and handle pending
121614cf11afSPaul Mackerras	 * interrupts if necessary.
121714cf11afSPaul Mackerras	 */
121814cf11afSPaul Mackerras	beq	.ret_from_except_lite
121914cf11afSPaul Mackerras	/* For a hash failure, we don't bother re-enabling interrupts */
122014cf11afSPaul Mackerras	ble-	12f
122114cf11afSPaul Mackerras
122214cf11afSPaul Mackerras	/*
122314cf11afSPaul Mackerras	 * hash_page couldn't handle it, set soft interrupt enable back
122414cf11afSPaul Mackerras	 * to what it was before the trap.  Note that .local_irq_restore
122514cf11afSPaul Mackerras	 * handles any interrupts pending at this point.
122614cf11afSPaul Mackerras	 */
122714cf11afSPaul Mackerras	ld	r3,SOFTE(r1)
122814cf11afSPaul Mackerras	bl	.local_irq_restore
122914cf11afSPaul Mackerras	b	11f
123014cf11afSPaul Mackerras#else
123114cf11afSPaul Mackerras	beq	fast_exception_return   /* Return from exception on success */
123214cf11afSPaul Mackerras	ble-	12f			/* Failure return from hash_page */
123314cf11afSPaul Mackerras
123414cf11afSPaul Mackerras	/* fall through */
123514cf11afSPaul Mackerras#endif
123614cf11afSPaul Mackerras
123714cf11afSPaul Mackerras/* Here we have a page fault that hash_page can't handle. */
123814cf11afSPaul Mackerras_GLOBAL(handle_page_fault)
123914cf11afSPaul Mackerras	ENABLE_INTS
124014cf11afSPaul Mackerras11:	ld	r4,_DAR(r1)
124114cf11afSPaul Mackerras	ld	r5,_DSISR(r1)
124214cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
124314cf11afSPaul Mackerras	bl	.do_page_fault
124414cf11afSPaul Mackerras	cmpdi	r3,0
124514cf11afSPaul Mackerras	beq+	.ret_from_except_lite
124614cf11afSPaul Mackerras	bl	.save_nvgprs
124714cf11afSPaul Mackerras	mr	r5,r3
124814cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
124914cf11afSPaul Mackerras	lwz	r4,_DAR(r1)
125014cf11afSPaul Mackerras	bl	.bad_page_fault
125114cf11afSPaul Mackerras	b	.ret_from_except
125214cf11afSPaul Mackerras
125314cf11afSPaul Mackerras/* We have a page fault that hash_page could handle but HV refused
125414cf11afSPaul Mackerras * the PTE insertion
125514cf11afSPaul Mackerras */
125614cf11afSPaul Mackerras12:	bl	.save_nvgprs
125714cf11afSPaul Mackerras	addi	r3,r1,STACK_FRAME_OVERHEAD
125814cf11afSPaul Mackerras	lwz	r4,_DAR(r1)
125914cf11afSPaul Mackerras	bl	.low_hash_fault
126014cf11afSPaul Mackerras	b	.ret_from_except
126114cf11afSPaul Mackerras
126214cf11afSPaul Mackerras	/* here we have a segment miss */
126314cf11afSPaul Mackerras_GLOBAL(do_ste_alloc)
126414cf11afSPaul Mackerras	bl	.ste_allocate		/* try to insert stab entry */
126514cf11afSPaul Mackerras	cmpdi	r3,0
126614cf11afSPaul Mackerras	beq+	fast_exception_return
126714cf11afSPaul Mackerras	b	.handle_page_fault
126814cf11afSPaul Mackerras
126914cf11afSPaul Mackerras/*
127014cf11afSPaul Mackerras * r13 points to the PACA, r9 contains the saved CR,
127114cf11afSPaul Mackerras * r11 and r12 contain the saved SRR0 and SRR1.
127214cf11afSPaul Mackerras * r9 - r13 are saved in paca->exslb.
127314cf11afSPaul Mackerras * We assume we aren't going to take any exceptions during this procedure.
127414cf11afSPaul Mackerras * We assume (DAR >> 60) == 0xc.
127514cf11afSPaul Mackerras */
127614cf11afSPaul Mackerras	.align	7
127714cf11afSPaul Mackerras_GLOBAL(do_stab_bolted)
127814cf11afSPaul Mackerras	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
127914cf11afSPaul Mackerras	std	r11,PACA_EXSLB+EX_SRR0(r13)	/* save SRR0 in exc. frame */
128014cf11afSPaul Mackerras
128114cf11afSPaul Mackerras	/* Hash to the primary group */
128214cf11afSPaul Mackerras	ld	r10,PACASTABVIRT(r13)
1283b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR
128414cf11afSPaul Mackerras	srdi	r11,r11,28
128514cf11afSPaul Mackerras	rldimi	r10,r11,7,52	/* r10 = first ste of the group */
128614cf11afSPaul Mackerras
128714cf11afSPaul Mackerras	/* Calculate VSID */
128814cf11afSPaul Mackerras	/* This is a kernel address, so protovsid = ESID */
128914cf11afSPaul Mackerras	ASM_VSID_SCRAMBLE(r11, r9)
129014cf11afSPaul Mackerras	rldic	r9,r11,12,16	/* r9 = vsid << 12 */
129114cf11afSPaul Mackerras
129214cf11afSPaul Mackerras	/* Search the primary group for a free entry */
129314cf11afSPaul Mackerras1:	ld	r11,0(r10)	/* Test valid bit of the current ste	*/
129414cf11afSPaul Mackerras	andi.	r11,r11,0x80
129514cf11afSPaul Mackerras	beq	2f
129614cf11afSPaul Mackerras	addi	r10,r10,16
129714cf11afSPaul Mackerras	andi.	r11,r10,0x70
129814cf11afSPaul Mackerras	bne	1b
129914cf11afSPaul Mackerras
130014cf11afSPaul Mackerras	/* Stick for only searching the primary group for now.		*/
130114cf11afSPaul Mackerras	/* At least for now, we use a very simple random castout scheme */
130214cf11afSPaul Mackerras	/* Use the TB as a random number ;  OR in 1 to avoid entry 0	*/
130314cf11afSPaul Mackerras	mftb	r11
130414cf11afSPaul Mackerras	rldic	r11,r11,4,57	/* r11 = (r11 << 4) & 0x70 */
130514cf11afSPaul Mackerras	ori	r11,r11,0x10
130614cf11afSPaul Mackerras
130714cf11afSPaul Mackerras	/* r10 currently points to an ste one past the group of interest */
130814cf11afSPaul Mackerras	/* make it point to the randomly selected entry			*/
130914cf11afSPaul Mackerras	subi	r10,r10,128
131014cf11afSPaul Mackerras	or 	r10,r10,r11	/* r10 is the entry to invalidate	*/
131114cf11afSPaul Mackerras
131214cf11afSPaul Mackerras	isync			/* mark the entry invalid		*/
131314cf11afSPaul Mackerras	ld	r11,0(r10)
131414cf11afSPaul Mackerras	rldicl	r11,r11,56,1	/* clear the valid bit */
131514cf11afSPaul Mackerras	rotldi	r11,r11,8
131614cf11afSPaul Mackerras	std	r11,0(r10)
131714cf11afSPaul Mackerras	sync
131814cf11afSPaul Mackerras
131914cf11afSPaul Mackerras	clrrdi	r11,r11,28	/* Get the esid part of the ste		*/
132014cf11afSPaul Mackerras	slbie	r11
132114cf11afSPaul Mackerras
132214cf11afSPaul Mackerras2:	std	r9,8(r10)	/* Store the vsid part of the ste	*/
132314cf11afSPaul Mackerras	eieio
132414cf11afSPaul Mackerras
1325b5bbeb23SPaul Mackerras	mfspr	r11,SPRN_DAR		/* Get the new esid			*/
132614cf11afSPaul Mackerras	clrrdi	r11,r11,28	/* Permits a full 32b of ESID		*/
132714cf11afSPaul Mackerras	ori	r11,r11,0x90	/* Turn on valid and kp			*/
132814cf11afSPaul Mackerras	std	r11,0(r10)	/* Put new entry back into the stab	*/
132914cf11afSPaul Mackerras
133014cf11afSPaul Mackerras	sync
133114cf11afSPaul Mackerras
133214cf11afSPaul Mackerras	/* All done -- return from exception. */
133314cf11afSPaul Mackerras	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
133414cf11afSPaul Mackerras	ld	r11,PACA_EXSLB+EX_SRR0(r13)	/* get saved SRR0 */
133514cf11afSPaul Mackerras
133614cf11afSPaul Mackerras	andi.	r10,r12,MSR_RI
133714cf11afSPaul Mackerras	beq-	unrecov_slb
133814cf11afSPaul Mackerras
133914cf11afSPaul Mackerras	mtcrf	0x80,r9			/* restore CR */
134014cf11afSPaul Mackerras
134114cf11afSPaul Mackerras	mfmsr	r10
134214cf11afSPaul Mackerras	clrrdi	r10,r10,2
134314cf11afSPaul Mackerras	mtmsrd	r10,1
134414cf11afSPaul Mackerras
1345b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r11
1346b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r12
134714cf11afSPaul Mackerras	ld	r9,PACA_EXSLB+EX_R9(r13)
134814cf11afSPaul Mackerras	ld	r10,PACA_EXSLB+EX_R10(r13)
134914cf11afSPaul Mackerras	ld	r11,PACA_EXSLB+EX_R11(r13)
135014cf11afSPaul Mackerras	ld	r12,PACA_EXSLB+EX_R12(r13)
135114cf11afSPaul Mackerras	ld	r13,PACA_EXSLB+EX_R13(r13)
135214cf11afSPaul Mackerras	rfid
135314cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
135414cf11afSPaul Mackerras
135514cf11afSPaul Mackerras/*
135614cf11afSPaul Mackerras * Space for CPU0's segment table.
135714cf11afSPaul Mackerras *
135814cf11afSPaul Mackerras * On iSeries, the hypervisor must fill in at least one entry before
135914cf11afSPaul Mackerras * we get control (with relocate on).  The address is give to the hv
1360ee400b63SStephen Rothwell * as a page number (see xLparMap in lpardata.c), so this must be at a
136114cf11afSPaul Mackerras * fixed address (the linker can't compute (u64)&initial_stab >>
136214cf11afSPaul Mackerras * PAGE_SHIFT).
136314cf11afSPaul Mackerras */
1364758438a7SMichael Ellerman	. = STAB0_OFFSET	/* 0x6000 */
136514cf11afSPaul Mackerras	.globl initial_stab
136614cf11afSPaul Mackerrasinitial_stab:
136714cf11afSPaul Mackerras	.space	4096
136814cf11afSPaul Mackerras
136914cf11afSPaul Mackerras/*
137014cf11afSPaul Mackerras * Data area reserved for FWNMI option.
137114cf11afSPaul Mackerras * This address (0x7000) is fixed by the RPA.
137214cf11afSPaul Mackerras */
137314cf11afSPaul Mackerras	.= 0x7000
137414cf11afSPaul Mackerras	.globl fwnmi_data_area
137514cf11afSPaul Mackerrasfwnmi_data_area:
137614cf11afSPaul Mackerras
137714cf11afSPaul Mackerras	/* iSeries does not use the FWNMI stuff, so it is safe to put
137814cf11afSPaul Mackerras	 * this here, even if we later allow kernels that will boot on
137914cf11afSPaul Mackerras	 * both pSeries and iSeries */
138014cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
138114cf11afSPaul Mackerras        . = LPARMAP_PHYS
138214cf11afSPaul Mackerras#include "lparmap.s"
138314cf11afSPaul Mackerras/*
138414cf11afSPaul Mackerras * This ".text" is here for old compilers that generate a trailing
138514cf11afSPaul Mackerras * .note section when compiling .c files to .s
138614cf11afSPaul Mackerras */
138714cf11afSPaul Mackerras	.text
138814cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
138914cf11afSPaul Mackerras
139014cf11afSPaul Mackerras        . = 0x8000
139114cf11afSPaul Mackerras
139214cf11afSPaul Mackerras/*
139314cf11afSPaul Mackerras * On pSeries, secondary processors spin in the following code.
139414cf11afSPaul Mackerras * At entry, r3 = this processor's number (physical cpu id)
139514cf11afSPaul Mackerras */
139614cf11afSPaul Mackerras_GLOBAL(pSeries_secondary_smp_init)
139714cf11afSPaul Mackerras	mr	r24,r3
139814cf11afSPaul Mackerras
139914cf11afSPaul Mackerras	/* turn on 64-bit mode */
140014cf11afSPaul Mackerras	bl	.enable_64b_mode
140114cf11afSPaul Mackerras	isync
140214cf11afSPaul Mackerras
140314cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
140414cf11afSPaul Mackerras	bl	.__restore_cpu_setup
140514cf11afSPaul Mackerras
140614cf11afSPaul Mackerras	/* Set up a paca value for this processor. Since we have the
140714cf11afSPaul Mackerras	 * physical cpu id in r24, we need to search the pacas to find
140814cf11afSPaul Mackerras	 * which logical id maps to our physical one.
140914cf11afSPaul Mackerras	 */
1410e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r13, paca)	/* Get base vaddr of paca array	 */
141114cf11afSPaul Mackerras	li	r5,0			/* logical cpu id                */
141214cf11afSPaul Mackerras1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */
141314cf11afSPaul Mackerras	cmpw	r6,r24			/* Compare to our id             */
141414cf11afSPaul Mackerras	beq	2f
141514cf11afSPaul Mackerras	addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */
141614cf11afSPaul Mackerras	addi	r5,r5,1
141714cf11afSPaul Mackerras	cmpwi	r5,NR_CPUS
141814cf11afSPaul Mackerras	blt	1b
141914cf11afSPaul Mackerras
142014cf11afSPaul Mackerras	mr	r3,r24			/* not found, copy phys to r3	 */
142114cf11afSPaul Mackerras	b	.kexec_wait		/* next kernel might do better	 */
142214cf11afSPaul Mackerras
1423b5bbeb23SPaul Mackerras2:	mtspr	SPRN_SPRG3,r13		/* Save vaddr of paca in SPRG3	 */
142414cf11afSPaul Mackerras	/* From now on, r24 is expected to be logical cpuid */
142514cf11afSPaul Mackerras	mr	r24,r5
142614cf11afSPaul Mackerras3:	HMT_LOW
142714cf11afSPaul Mackerras	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */
142814cf11afSPaul Mackerras					/* start.			 */
142914cf11afSPaul Mackerras	sync
143014cf11afSPaul Mackerras
143114cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
143214cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
143314cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
143414cf11afSPaul Mackerras
143514cf11afSPaul Mackerras	cmpwi	0,r23,0
143614cf11afSPaul Mackerras#ifdef CONFIG_SMP
143714cf11afSPaul Mackerras	bne	.__secondary_start
143814cf11afSPaul Mackerras#endif
143914cf11afSPaul Mackerras	b 	3b			/* Loop until told to go	 */
144014cf11afSPaul Mackerras
144114cf11afSPaul Mackerras#ifdef CONFIG_PPC_ISERIES
144214cf11afSPaul Mackerras_STATIC(__start_initialization_iSeries)
144314cf11afSPaul Mackerras	/* Clear out the BSS */
1444e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r11,__bss_stop)
1445e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r8,__bss_start)
144614cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
144714cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
144814cf11afSPaul Mackerras	rldicl. r11,r11,61,3		/* shift right by 3		*/
144914cf11afSPaul Mackerras	beq	4f
145014cf11afSPaul Mackerras	addi	r8,r8,-8
145114cf11afSPaul Mackerras	li	r0,0
145214cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
145314cf11afSPaul Mackerras3:	stdu	r0,8(r8)
145414cf11afSPaul Mackerras	bdnz	3b
145514cf11afSPaul Mackerras4:
1456e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r1,init_thread_union)
145714cf11afSPaul Mackerras	addi	r1,r1,THREAD_SIZE
145814cf11afSPaul Mackerras	li	r0,0
145914cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
146014cf11afSPaul Mackerras
1461e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,cpu_specs)
1462e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4,cur_cpu_spec)
146314cf11afSPaul Mackerras	li	r5,0
146414cf11afSPaul Mackerras	bl	.identify_cpu
146514cf11afSPaul Mackerras
1466e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
146714cf11afSPaul Mackerras	addi	r2,r2,0x4000
146814cf11afSPaul Mackerras	addi	r2,r2,0x4000
146914cf11afSPaul Mackerras
147014cf11afSPaul Mackerras	bl	.iSeries_early_setup
1471ee400b63SStephen Rothwell	bl	.early_setup
147214cf11afSPaul Mackerras
147314cf11afSPaul Mackerras	/* relocation is on at this point */
147414cf11afSPaul Mackerras
147514cf11afSPaul Mackerras	b	.start_here_common
147614cf11afSPaul Mackerras#endif /* CONFIG_PPC_ISERIES */
147714cf11afSPaul Mackerras
147814cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
147914cf11afSPaul Mackerras
148014cf11afSPaul Mackerras_STATIC(__mmu_off)
148114cf11afSPaul Mackerras	mfmsr	r3
148214cf11afSPaul Mackerras	andi.	r0,r3,MSR_IR|MSR_DR
148314cf11afSPaul Mackerras	beqlr
148414cf11afSPaul Mackerras	andc	r3,r3,r0
148514cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
148614cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
148714cf11afSPaul Mackerras	sync
148814cf11afSPaul Mackerras	rfid
148914cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
149014cf11afSPaul Mackerras
149114cf11afSPaul Mackerras
149214cf11afSPaul Mackerras/*
149314cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries
149414cf11afSPaul Mackerras * depending on the value of r5.
149514cf11afSPaul Mackerras *
149614cf11afSPaul Mackerras *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
149714cf11afSPaul Mackerras *                 in r3...r7
149814cf11afSPaul Mackerras *
149914cf11afSPaul Mackerras *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the
150014cf11afSPaul Mackerras *                 DT block, r4 is a physical pointer to the kernel itself
150114cf11afSPaul Mackerras *
150214cf11afSPaul Mackerras */
150314cf11afSPaul Mackerras_GLOBAL(__start_initialization_multiplatform)
1504be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
150514cf11afSPaul Mackerras	/*
150614cf11afSPaul Mackerras	 * Are we booted from a PROM Of-type client-interface ?
150714cf11afSPaul Mackerras	 */
150814cf11afSPaul Mackerras	cmpldi	cr0,r5,0
150914cf11afSPaul Mackerras	bne	.__boot_from_prom		/* yes -> prom */
1510be42d5faSPaul Mackerras#endif
151114cf11afSPaul Mackerras
151214cf11afSPaul Mackerras	/* Save parameters */
151314cf11afSPaul Mackerras	mr	r31,r3
151414cf11afSPaul Mackerras	mr	r30,r4
151514cf11afSPaul Mackerras
151614cf11afSPaul Mackerras	/* Make sure we are running in 64 bits mode */
151714cf11afSPaul Mackerras	bl	.enable_64b_mode
151814cf11afSPaul Mackerras
151914cf11afSPaul Mackerras	/* Setup some critical 970 SPRs before switching MMU off */
152014cf11afSPaul Mackerras	bl	.__970_cpu_preinit
152114cf11afSPaul Mackerras
152214cf11afSPaul Mackerras	/* cpu # */
152314cf11afSPaul Mackerras	li	r24,0
152414cf11afSPaul Mackerras
152514cf11afSPaul Mackerras	/* Switch off MMU if not already */
1526e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, .__after_prom_start - KERNELBASE)
152714cf11afSPaul Mackerras	add	r4,r4,r30
152814cf11afSPaul Mackerras	bl	.__mmu_off
152914cf11afSPaul Mackerras	b	.__after_prom_start
153014cf11afSPaul Mackerras
1531be42d5faSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
153214cf11afSPaul Mackerras_STATIC(__boot_from_prom)
153314cf11afSPaul Mackerras	/* Save parameters */
153414cf11afSPaul Mackerras	mr	r31,r3
153514cf11afSPaul Mackerras	mr	r30,r4
153614cf11afSPaul Mackerras	mr	r29,r5
153714cf11afSPaul Mackerras	mr	r28,r6
153814cf11afSPaul Mackerras	mr	r27,r7
153914cf11afSPaul Mackerras
154014cf11afSPaul Mackerras	/* Make sure we are running in 64 bits mode */
154114cf11afSPaul Mackerras	bl	.enable_64b_mode
154214cf11afSPaul Mackerras
154314cf11afSPaul Mackerras	/* put a relocation offset into r3 */
154414cf11afSPaul Mackerras	bl	.reloc_offset
154514cf11afSPaul Mackerras
1546e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
154714cf11afSPaul Mackerras	addi	r2,r2,0x4000
154814cf11afSPaul Mackerras	addi	r2,r2,0x4000
154914cf11afSPaul Mackerras
155014cf11afSPaul Mackerras	/* Relocate the TOC from a virt addr to a real addr */
15515a408329SPaul Mackerras	add	r2,r2,r3
155214cf11afSPaul Mackerras
155314cf11afSPaul Mackerras	/* Restore parameters */
155414cf11afSPaul Mackerras	mr	r3,r31
155514cf11afSPaul Mackerras	mr	r4,r30
155614cf11afSPaul Mackerras	mr	r5,r29
155714cf11afSPaul Mackerras	mr	r6,r28
155814cf11afSPaul Mackerras	mr	r7,r27
155914cf11afSPaul Mackerras
156014cf11afSPaul Mackerras	/* Do all of the interaction with OF client interface */
156114cf11afSPaul Mackerras	bl	.prom_init
156214cf11afSPaul Mackerras	/* We never return */
156314cf11afSPaul Mackerras	trap
1564be42d5faSPaul Mackerras#endif
156514cf11afSPaul Mackerras
156614cf11afSPaul Mackerras/*
156714cf11afSPaul Mackerras * At this point, r3 contains the physical address we are running at,
156814cf11afSPaul Mackerras * returned by prom_init()
156914cf11afSPaul Mackerras */
157014cf11afSPaul Mackerras_STATIC(__after_prom_start)
157114cf11afSPaul Mackerras
157214cf11afSPaul Mackerras/*
1573758438a7SMichael Ellerman * We need to run with __start at physical address PHYSICAL_START.
157414cf11afSPaul Mackerras * This will leave some code in the first 256B of
157514cf11afSPaul Mackerras * real memory, which are reserved for software use.
157614cf11afSPaul Mackerras * The remainder of the first page is loaded with the fixed
157714cf11afSPaul Mackerras * interrupt vectors.  The next two pages are filled with
157814cf11afSPaul Mackerras * unknown exception placeholders.
157914cf11afSPaul Mackerras *
158014cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors.
158114cf11afSPaul Mackerras *	r26 == relocation offset
158214cf11afSPaul Mackerras *	r27 == KERNELBASE
158314cf11afSPaul Mackerras */
158414cf11afSPaul Mackerras	bl	.reloc_offset
158514cf11afSPaul Mackerras	mr	r26,r3
1586e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r27, KERNELBASE)
158714cf11afSPaul Mackerras
1588e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, PHYSICAL_START)	/* target addr */
158914cf11afSPaul Mackerras
159014cf11afSPaul Mackerras	// XXX FIXME: Use phys returned by OF (r30)
15915a408329SPaul Mackerras	add	r4,r27,r26 		/* source addr			 */
159214cf11afSPaul Mackerras					/* current address of _start	 */
159314cf11afSPaul Mackerras					/*   i.e. where we are running	 */
159414cf11afSPaul Mackerras					/*	the source addr		 */
159514cf11afSPaul Mackerras
1596e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r5,copy_to_here) /* # bytes of memory to copy */
159714cf11afSPaul Mackerras	sub	r5,r5,r27
159814cf11afSPaul Mackerras
159914cf11afSPaul Mackerras	li	r6,0x100		/* Start offset, the first 0x100 */
160014cf11afSPaul Mackerras					/* bytes were copied earlier.	 */
160114cf11afSPaul Mackerras
160214cf11afSPaul Mackerras	bl	.copy_and_flush		/* copy the first n bytes	 */
160314cf11afSPaul Mackerras					/* this includes the code being	 */
160414cf11afSPaul Mackerras					/* executed here.		 */
160514cf11afSPaul Mackerras
1606e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r0, 4f)	/* Jump to the copy of this code */
160714cf11afSPaul Mackerras	mtctr	r0			/* that we just made/relocated	 */
160814cf11afSPaul Mackerras	bctr
160914cf11afSPaul Mackerras
1610e58c3495SDavid Gibson4:	LOAD_REG_IMMEDIATE(r5,klimit)
16115a408329SPaul Mackerras	add	r5,r5,r26
161214cf11afSPaul Mackerras	ld	r5,0(r5)		/* get the value of klimit */
161314cf11afSPaul Mackerras	sub	r5,r5,r27
161414cf11afSPaul Mackerras	bl	.copy_and_flush		/* copy the rest */
161514cf11afSPaul Mackerras	b	.start_here_multiplatform
161614cf11afSPaul Mackerras
161714cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */
161814cf11afSPaul Mackerras
161914cf11afSPaul Mackerras/*
162014cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0
162114cf11afSPaul Mackerras * and flush and invalidate the caches as needed.
162214cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
162314cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
162414cf11afSPaul Mackerras *
162514cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr
162614cf11afSPaul Mackerras */
162714cf11afSPaul Mackerras_GLOBAL(copy_and_flush)
162814cf11afSPaul Mackerras	addi	r5,r5,-8
162914cf11afSPaul Mackerras	addi	r6,r6,-8
163014cf11afSPaul Mackerras4:	li	r0,16			/* Use the least common		*/
163114cf11afSPaul Mackerras					/* denominator cache line	*/
163214cf11afSPaul Mackerras					/* size.  This results in	*/
163314cf11afSPaul Mackerras					/* extra cache line flushes	*/
163414cf11afSPaul Mackerras					/* but operation is correct.	*/
163514cf11afSPaul Mackerras					/* Can't get cache line size	*/
163614cf11afSPaul Mackerras					/* from NACA as it is being	*/
163714cf11afSPaul Mackerras					/* moved too.			*/
163814cf11afSPaul Mackerras
163914cf11afSPaul Mackerras	mtctr	r0			/* put # words/line in ctr	*/
164014cf11afSPaul Mackerras3:	addi	r6,r6,8			/* copy a cache line		*/
164114cf11afSPaul Mackerras	ldx	r0,r6,r4
164214cf11afSPaul Mackerras	stdx	r0,r6,r3
164314cf11afSPaul Mackerras	bdnz	3b
164414cf11afSPaul Mackerras	dcbst	r6,r3			/* write it to memory		*/
164514cf11afSPaul Mackerras	sync
164614cf11afSPaul Mackerras	icbi	r6,r3			/* flush the icache line	*/
164714cf11afSPaul Mackerras	cmpld	0,r6,r5
164814cf11afSPaul Mackerras	blt	4b
164914cf11afSPaul Mackerras	sync
165014cf11afSPaul Mackerras	addi	r5,r5,8
165114cf11afSPaul Mackerras	addi	r6,r6,8
165214cf11afSPaul Mackerras	blr
165314cf11afSPaul Mackerras
165414cf11afSPaul Mackerras.align 8
165514cf11afSPaul Mackerrascopy_to_here:
165614cf11afSPaul Mackerras
165714cf11afSPaul Mackerras#ifdef CONFIG_SMP
165814cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC
165914cf11afSPaul Mackerras/*
166014cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which
166114cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below.
166214cf11afSPaul Mackerras */
166314cf11afSPaul Mackerras	.section ".text";
166414cf11afSPaul Mackerras	.align 2 ;
166514cf11afSPaul Mackerras
166635499c01SPaul Mackerras	.globl	__secondary_start_pmac_0
166735499c01SPaul Mackerras__secondary_start_pmac_0:
166835499c01SPaul Mackerras	/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
166935499c01SPaul Mackerras	li	r24,0
167035499c01SPaul Mackerras	b	1f
167114cf11afSPaul Mackerras	li	r24,1
167235499c01SPaul Mackerras	b	1f
167314cf11afSPaul Mackerras	li	r24,2
167435499c01SPaul Mackerras	b	1f
167514cf11afSPaul Mackerras	li	r24,3
167635499c01SPaul Mackerras1:
167714cf11afSPaul Mackerras
167814cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start)
167914cf11afSPaul Mackerras	/* turn on 64-bit mode */
168014cf11afSPaul Mackerras	bl	.enable_64b_mode
168114cf11afSPaul Mackerras	isync
168214cf11afSPaul Mackerras
168314cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
168414cf11afSPaul Mackerras	bl	.__restore_cpu_setup
168514cf11afSPaul Mackerras
168614cf11afSPaul Mackerras	/* pSeries do that early though I don't think we really need it */
168714cf11afSPaul Mackerras	mfmsr	r3
168814cf11afSPaul Mackerras	ori	r3,r3,MSR_RI
168914cf11afSPaul Mackerras	mtmsrd	r3			/* RI on */
169014cf11afSPaul Mackerras
169114cf11afSPaul Mackerras	/* Set up a paca value for this processor. */
1692e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, paca)	/* Get base vaddr of paca array	*/
169314cf11afSPaul Mackerras	mulli	r13,r24,PACA_SIZE	 /* Calculate vaddr of right paca */
169414cf11afSPaul Mackerras	add	r13,r13,r4		/* for this processor.		*/
1695b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG3,r13		 /* Save vaddr of paca in SPRG3	*/
169614cf11afSPaul Mackerras
169714cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
169814cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
169914cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
170014cf11afSPaul Mackerras
170114cf11afSPaul Mackerras	b	.__secondary_start
170214cf11afSPaul Mackerras
170314cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */
170414cf11afSPaul Mackerras
170514cf11afSPaul Mackerras/*
170614cf11afSPaul Mackerras * This function is called after the master CPU has released the
170714cf11afSPaul Mackerras * secondary processors.  The execution environment is relocation off.
170814cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at
170914cf11afSPaul Mackerras * this point:
171014cf11afSPaul Mackerras *   1. Processor number
171114cf11afSPaul Mackerras *   2. Segment table pointer (virtual address)
171214cf11afSPaul Mackerras * On entry the following are set:
171314cf11afSPaul Mackerras *   r1	= stack pointer.  vaddr for iSeries, raddr (temp stack) for pSeries
171414cf11afSPaul Mackerras *   r24   = cpu# (in Linux terms)
171514cf11afSPaul Mackerras *   r13   = paca virtual address
171614cf11afSPaul Mackerras *   SPRG3 = paca virtual address
171714cf11afSPaul Mackerras */
171814cf11afSPaul Mackerras_GLOBAL(__secondary_start)
1719799d6046SPaul Mackerras	/* Set thread priority to MEDIUM */
1720799d6046SPaul Mackerras	HMT_MEDIUM
172114cf11afSPaul Mackerras
1722799d6046SPaul Mackerras	/* Load TOC */
172314cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
172414cf11afSPaul Mackerras
1725799d6046SPaul Mackerras	/* Do early setup for that CPU (stab, slb, hash table pointer) */
1726799d6046SPaul Mackerras	bl	.early_setup_secondary
172714cf11afSPaul Mackerras
172814cf11afSPaul Mackerras	/* Initialize the kernel stack.  Just a repeat for iSeries.	 */
1729e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, current_set)
173014cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#]	 */
173114cf11afSPaul Mackerras	ldx	r1,r3,r28
173214cf11afSPaul Mackerras	addi	r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
173314cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
173414cf11afSPaul Mackerras
1735799d6046SPaul Mackerras	/* Clear backchain so we get nice backtraces */
173614cf11afSPaul Mackerras	li	r7,0
173714cf11afSPaul Mackerras	mtlr	r7
173814cf11afSPaul Mackerras
173914cf11afSPaul Mackerras	/* enable MMU and jump to start_secondary */
1740e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, .start_secondary_prolog)
1741e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
174214cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
174314cf11afSPaul Mackerras	ori	r4,r4,MSR_EE
174414cf11afSPaul Mackerras#endif
1745b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
1746b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
174714cf11afSPaul Mackerras	rfid
174814cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
174914cf11afSPaul Mackerras
175014cf11afSPaul Mackerras/*
175114cf11afSPaul Mackerras * Running with relocation on at this point.  All we want to do is
175214cf11afSPaul Mackerras * zero the stack back-chain pointer before going into C code.
175314cf11afSPaul Mackerras */
175414cf11afSPaul Mackerras_GLOBAL(start_secondary_prolog)
175514cf11afSPaul Mackerras	li	r3,0
175614cf11afSPaul Mackerras	std	r3,0(r1)		/* Zero the stack frame pointer	*/
175714cf11afSPaul Mackerras	bl	.start_secondary
1758799d6046SPaul Mackerras	b	.
175914cf11afSPaul Mackerras#endif
176014cf11afSPaul Mackerras
176114cf11afSPaul Mackerras/*
176214cf11afSPaul Mackerras * This subroutine clobbers r11 and r12
176314cf11afSPaul Mackerras */
176414cf11afSPaul Mackerras_GLOBAL(enable_64b_mode)
176514cf11afSPaul Mackerras	mfmsr	r11			/* grab the current MSR */
176614cf11afSPaul Mackerras	li	r12,1
176714cf11afSPaul Mackerras	rldicr	r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
176814cf11afSPaul Mackerras	or	r11,r11,r12
176914cf11afSPaul Mackerras	li	r12,1
177014cf11afSPaul Mackerras	rldicr	r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
177114cf11afSPaul Mackerras	or	r11,r11,r12
177214cf11afSPaul Mackerras	mtmsrd	r11
177314cf11afSPaul Mackerras	isync
177414cf11afSPaul Mackerras	blr
177514cf11afSPaul Mackerras
177614cf11afSPaul Mackerras#ifdef CONFIG_PPC_MULTIPLATFORM
177714cf11afSPaul Mackerras/*
177814cf11afSPaul Mackerras * This is where the main kernel code starts.
177914cf11afSPaul Mackerras */
178014cf11afSPaul Mackerras_STATIC(start_here_multiplatform)
178114cf11afSPaul Mackerras	/* get a new offset, now that the kernel has moved. */
178214cf11afSPaul Mackerras	bl	.reloc_offset
178314cf11afSPaul Mackerras	mr	r26,r3
178414cf11afSPaul Mackerras
178514cf11afSPaul Mackerras	/* Clear out the BSS. It may have been done in prom_init,
178614cf11afSPaul Mackerras	 * already but that's irrelevant since prom_init will soon
178714cf11afSPaul Mackerras	 * be detached from the kernel completely. Besides, we need
178814cf11afSPaul Mackerras	 * to clear it now for kexec-style entry.
178914cf11afSPaul Mackerras	 */
1790e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r11,__bss_stop)
1791e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r8,__bss_start)
179214cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
179314cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
179414cf11afSPaul Mackerras	rldicl. r11,r11,61,3		/* shift right by 3		*/
179514cf11afSPaul Mackerras	beq	4f
179614cf11afSPaul Mackerras	addi	r8,r8,-8
179714cf11afSPaul Mackerras	li	r0,0
179814cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
179914cf11afSPaul Mackerras3:	stdu	r0,8(r8)
180014cf11afSPaul Mackerras	bdnz	3b
180114cf11afSPaul Mackerras4:
180214cf11afSPaul Mackerras
180314cf11afSPaul Mackerras	mfmsr	r6
180414cf11afSPaul Mackerras	ori	r6,r6,MSR_RI
180514cf11afSPaul Mackerras	mtmsrd	r6			/* RI on */
180614cf11afSPaul Mackerras
180714cf11afSPaul Mackerras	/* The following gets the stack and TOC set up with the regs */
180814cf11afSPaul Mackerras	/* pointing to the real addr of the kernel stack.  This is   */
180914cf11afSPaul Mackerras	/* all done to support the C function call below which sets  */
181014cf11afSPaul Mackerras	/* up the htab.  This is done because we have relocated the  */
181114cf11afSPaul Mackerras	/* kernel but are still running in real mode. */
181214cf11afSPaul Mackerras
1813e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,init_thread_union)
18145a408329SPaul Mackerras	add	r3,r3,r26
181514cf11afSPaul Mackerras
181614cf11afSPaul Mackerras	/* set up a stack pointer (physical address) */
181714cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
181814cf11afSPaul Mackerras	li	r0,0
181914cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
182014cf11afSPaul Mackerras
182114cf11afSPaul Mackerras	/* set up the TOC (physical address) */
1822e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r2,__toc_start)
182314cf11afSPaul Mackerras	addi	r2,r2,0x4000
182414cf11afSPaul Mackerras	addi	r2,r2,0x4000
18255a408329SPaul Mackerras	add	r2,r2,r26
182614cf11afSPaul Mackerras
1827e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, cpu_specs)
18285a408329SPaul Mackerras	add	r3,r3,r26
1829e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4,cur_cpu_spec)
18305a408329SPaul Mackerras	add	r4,r4,r26
183114cf11afSPaul Mackerras	mr	r5,r26
183214cf11afSPaul Mackerras	bl	.identify_cpu
183314cf11afSPaul Mackerras
183414cf11afSPaul Mackerras	/* Save some low level config HIDs of CPU0 to be copied to
183514cf11afSPaul Mackerras	 * other CPUs later on, or used for suspend/resume
183614cf11afSPaul Mackerras	 */
183714cf11afSPaul Mackerras	bl	.__save_cpu_setup
183814cf11afSPaul Mackerras	sync
183914cf11afSPaul Mackerras
184014cf11afSPaul Mackerras	/* Setup a valid physical PACA pointer in SPRG3 for early_setup
184114cf11afSPaul Mackerras	 * note that boot_cpuid can always be 0 nowadays since there is
184214cf11afSPaul Mackerras	 * nowhere it can be initialized differently before we reach this
184314cf11afSPaul Mackerras	 * code
184414cf11afSPaul Mackerras	 */
1845e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r27, boot_cpuid)
18465a408329SPaul Mackerras	add	r27,r27,r26
184714cf11afSPaul Mackerras	lwz	r27,0(r27)
184814cf11afSPaul Mackerras
1849e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r24, paca) 	/* Get base vaddr of paca array	 */
185014cf11afSPaul Mackerras	mulli	r13,r27,PACA_SIZE	/* Calculate vaddr of right paca */
185114cf11afSPaul Mackerras	add	r13,r13,r24		/* for this processor.		 */
18525a408329SPaul Mackerras	add	r13,r13,r26		/* convert to physical addr	 */
1853448b2719SAnton Blanchard	mtspr	SPRN_SPRG3,r13
185414cf11afSPaul Mackerras
185514cf11afSPaul Mackerras	/* Do very early kernel initializations, including initial hash table,
185614cf11afSPaul Mackerras	 * stab and slb setup before we turn on relocation.	*/
185714cf11afSPaul Mackerras
185814cf11afSPaul Mackerras	/* Restore parameters passed from prom_init/kexec */
185914cf11afSPaul Mackerras	mr	r3,r31
186014cf11afSPaul Mackerras 	bl	.early_setup
186114cf11afSPaul Mackerras
1862e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3, .start_here_common)
1863e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
1864b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
1865b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
186614cf11afSPaul Mackerras	rfid
186714cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
186814cf11afSPaul Mackerras#endif /* CONFIG_PPC_MULTIPLATFORM */
186914cf11afSPaul Mackerras
187014cf11afSPaul Mackerras	/* This is where all platforms converge execution */
187114cf11afSPaul Mackerras_STATIC(start_here_common)
187214cf11afSPaul Mackerras	/* relocation is on at this point */
187314cf11afSPaul Mackerras
187414cf11afSPaul Mackerras	/* The following code sets up the SP and TOC now that we are */
187514cf11afSPaul Mackerras	/* running with translation enabled. */
187614cf11afSPaul Mackerras
1877e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r3,init_thread_union)
187814cf11afSPaul Mackerras
187914cf11afSPaul Mackerras	/* set up the stack */
188014cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
188114cf11afSPaul Mackerras	li	r0,0
188214cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
188314cf11afSPaul Mackerras
188414cf11afSPaul Mackerras	/* Apply the CPUs-specific fixups (nop out sections not relevant
188514cf11afSPaul Mackerras	 * to this CPU
188614cf11afSPaul Mackerras	 */
188714cf11afSPaul Mackerras	li	r3,0
188814cf11afSPaul Mackerras	bl	.do_cpu_ftr_fixups
188914cf11afSPaul Mackerras
1890e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r26, boot_cpuid)
189114cf11afSPaul Mackerras	lwz	r26,0(r26)
189214cf11afSPaul Mackerras
1893e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r24, paca)	/* Get base vaddr of paca array  */
189414cf11afSPaul Mackerras	mulli	r13,r26,PACA_SIZE	/* Calculate vaddr of right paca */
189514cf11afSPaul Mackerras	add	r13,r13,r24		/* for this processor.		 */
1896b5bbeb23SPaul Mackerras	mtspr	SPRN_SPRG3,r13
189714cf11afSPaul Mackerras
189814cf11afSPaul Mackerras	/* ptr to current */
1899e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, init_task)
190014cf11afSPaul Mackerras	std	r4,PACACURRENT(r13)
190114cf11afSPaul Mackerras
190214cf11afSPaul Mackerras	/* Load the TOC */
190314cf11afSPaul Mackerras	ld	r2,PACATOC(r13)
190414cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
190514cf11afSPaul Mackerras
190614cf11afSPaul Mackerras	bl	.setup_system
190714cf11afSPaul Mackerras
190814cf11afSPaul Mackerras	/* Load up the kernel context */
190914cf11afSPaul Mackerras5:
191014cf11afSPaul Mackerras#ifdef DO_SOFT_DISABLE
191114cf11afSPaul Mackerras	li	r5,0
191214cf11afSPaul Mackerras	stb	r5,PACAPROCENABLED(r13)	/* Soft Disabled */
191314cf11afSPaul Mackerras	mfmsr	r5
191414cf11afSPaul Mackerras	ori	r5,r5,MSR_EE		/* Hard Enabled */
191514cf11afSPaul Mackerras	mtmsrd	r5
191614cf11afSPaul Mackerras#endif
191714cf11afSPaul Mackerras
191814cf11afSPaul Mackerras	bl .start_kernel
191914cf11afSPaul Mackerras
1920f1870f77SAnton Blanchard	/* Not reached */
1921f1870f77SAnton Blanchard	BUG_OPCODE
192214cf11afSPaul Mackerras
192314cf11afSPaul Mackerras/*
192414cf11afSPaul Mackerras * We put a few things here that have to be page-aligned.
192514cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned.
192614cf11afSPaul Mackerras */
192714cf11afSPaul Mackerras	.section ".bss"
192814cf11afSPaul Mackerras
192914cf11afSPaul Mackerras	.align	PAGE_SHIFT
193014cf11afSPaul Mackerras
193114cf11afSPaul Mackerras	.globl	empty_zero_page
193214cf11afSPaul Mackerrasempty_zero_page:
193314cf11afSPaul Mackerras	.space	PAGE_SIZE
193414cf11afSPaul Mackerras
193514cf11afSPaul Mackerras	.globl	swapper_pg_dir
193614cf11afSPaul Mackerrasswapper_pg_dir:
193714cf11afSPaul Mackerras	.space	PAGE_SIZE
193814cf11afSPaul Mackerras
193914cf11afSPaul Mackerras/*
194014cf11afSPaul Mackerras * This space gets a copy of optional info passed to us by the bootstrap
194114cf11afSPaul Mackerras * Used to pass parameters into the kernel like root=/dev/sda1, etc.
194214cf11afSPaul Mackerras */
194314cf11afSPaul Mackerras	.globl	cmd_line
194414cf11afSPaul Mackerrascmd_line:
194514cf11afSPaul Mackerras	.space	COMMAND_LINE_SIZE
1946