xref: /openbmc/linux/arch/powerpc/kernel/head_64.S (revision d17799f9)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras *  PowerPC version
314cf11afSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
414cf11afSPaul Mackerras *
514cf11afSPaul Mackerras *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
614cf11afSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
714cf11afSPaul Mackerras *  Adapted for Power Macintosh by Paul Mackerras.
814cf11afSPaul Mackerras *  Low-level exception handlers and MMU support
914cf11afSPaul Mackerras *  rewritten by Paul Mackerras.
1014cf11afSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
1114cf11afSPaul Mackerras *
1214cf11afSPaul Mackerras *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
1314cf11afSPaul Mackerras *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
1414cf11afSPaul Mackerras *
150ebc4cdaSBenjamin Herrenschmidt *  This file contains the entry point for the 64-bit kernel along
160ebc4cdaSBenjamin Herrenschmidt *  with some early initialization code common to all 64-bit powerpc
170ebc4cdaSBenjamin Herrenschmidt *  variants.
1814cf11afSPaul Mackerras *
1914cf11afSPaul Mackerras *  This program is free software; you can redistribute it and/or
2014cf11afSPaul Mackerras *  modify it under the terms of the GNU General Public License
2114cf11afSPaul Mackerras *  as published by the Free Software Foundation; either version
2214cf11afSPaul Mackerras *  2 of the License, or (at your option) any later version.
2314cf11afSPaul Mackerras */
2414cf11afSPaul Mackerras
2514cf11afSPaul Mackerras#include <linux/threads.h>
26c141611fSPaul Gortmaker#include <linux/init.h>
27b5bbeb23SPaul Mackerras#include <asm/reg.h>
2814cf11afSPaul Mackerras#include <asm/page.h>
2914cf11afSPaul Mackerras#include <asm/mmu.h>
3014cf11afSPaul Mackerras#include <asm/ppc_asm.h>
3114cf11afSPaul Mackerras#include <asm/asm-offsets.h>
3214cf11afSPaul Mackerras#include <asm/bug.h>
3314cf11afSPaul Mackerras#include <asm/cputable.h>
3414cf11afSPaul Mackerras#include <asm/setup.h>
3514cf11afSPaul Mackerras#include <asm/hvcall.h>
366cb7bfebSDavid Gibson#include <asm/thread_info.h>
373f639ee8SStephen Rothwell#include <asm/firmware.h>
3816a15a30SStephen Rothwell#include <asm/page_64.h>
39945feb17SBenjamin Herrenschmidt#include <asm/irqflags.h>
402191d657SAlexander Graf#include <asm/kvm_book3s_asm.h>
4146f52210SStephen Rothwell#include <asm/ptrace.h>
427230c564SBenjamin Herrenschmidt#include <asm/hw_irq.h>
4314cf11afSPaul Mackerras
4425985edcSLucas De Marchi/* The physical memory is laid out such that the secondary processor
450ebc4cdaSBenjamin Herrenschmidt * spin code sits at 0x0000...0x00ff. On server, the vectors follow
460ebc4cdaSBenjamin Herrenschmidt * using the layout described in exceptions-64s.S
4714cf11afSPaul Mackerras */
4814cf11afSPaul Mackerras
4914cf11afSPaul Mackerras/*
5014cf11afSPaul Mackerras * Entering into this code we make the following assumptions:
510ebc4cdaSBenjamin Herrenschmidt *
520ebc4cdaSBenjamin Herrenschmidt *  For pSeries or server processors:
5314cf11afSPaul Mackerras *   1. The MMU is off & open firmware is running in real mode.
5414cf11afSPaul Mackerras *   2. The kernel is entered at __start
5527f44888SBenjamin Herrenschmidt * -or- For OPAL entry:
5627f44888SBenjamin Herrenschmidt *   1. The MMU is off, processor in HV mode, primary CPU enters at 0
57daea1175SBenjamin Herrenschmidt *      with device-tree in gpr3. We also get OPAL base in r8 and
58daea1175SBenjamin Herrenschmidt *	entry in r9 for debugging purposes
5927f44888SBenjamin Herrenschmidt *   2. Secondary processors enter at 0x60 with PIR in gpr3
6014cf11afSPaul Mackerras *
610ebc4cdaSBenjamin Herrenschmidt *  For Book3E processors:
620ebc4cdaSBenjamin Herrenschmidt *   1. The MMU is on running in AS0 in a state defined in ePAPR
630ebc4cdaSBenjamin Herrenschmidt *   2. The kernel is entered at __start
6414cf11afSPaul Mackerras */
6514cf11afSPaul Mackerras
6614cf11afSPaul Mackerras	.text
6714cf11afSPaul Mackerras	.globl  _stext
6814cf11afSPaul Mackerras_stext:
6914cf11afSPaul Mackerras_GLOBAL(__start)
7014cf11afSPaul Mackerras	/* NOP this out unconditionally */
7114cf11afSPaul MackerrasBEGIN_FTR_SECTION
725c0484e2SBenjamin Herrenschmidt	FIXUP_ENDIAN
73b1576fecSAnton Blanchard	b	__start_initialization_multiplatform
7414cf11afSPaul MackerrasEND_FTR_SECTION(0, 1)
7514cf11afSPaul Mackerras
7614cf11afSPaul Mackerras	/* Catch branch to 0 in real mode */
7714cf11afSPaul Mackerras	trap
7814cf11afSPaul Mackerras
792751b628SAnton Blanchard	/* Secondary processors spin on this value until it becomes non-zero.
802751b628SAnton Blanchard	 * When non-zero, it contains the real address of the function the cpu
812751b628SAnton Blanchard	 * should jump to.
821f6a93e4SPaul Mackerras	 */
837d4151b5SOlof Johansson	.balign 8
8414cf11afSPaul Mackerras	.globl  __secondary_hold_spinloop
8514cf11afSPaul Mackerras__secondary_hold_spinloop:
8614cf11afSPaul Mackerras	.llong	0x0
8714cf11afSPaul Mackerras
8814cf11afSPaul Mackerras	/* Secondary processors write this value with their cpu # */
8914cf11afSPaul Mackerras	/* after they enter the spin loop immediately below.	  */
9014cf11afSPaul Mackerras	.globl	__secondary_hold_acknowledge
9114cf11afSPaul Mackerras__secondary_hold_acknowledge:
9214cf11afSPaul Mackerras	.llong	0x0
9314cf11afSPaul Mackerras
94928a3197SSonny Rao#ifdef CONFIG_RELOCATABLE
958b8b0cc1SMilton Miller	/* This flag is set to 1 by a loader if the kernel should run
968b8b0cc1SMilton Miller	 * at the loaded address instead of the linked address.  This
978b8b0cc1SMilton Miller	 * is used by kexec-tools to keep the the kdump kernel in the
988b8b0cc1SMilton Miller	 * crash_kernel region.  The loader is responsible for
998b8b0cc1SMilton Miller	 * observing the alignment requirement.
1008b8b0cc1SMilton Miller	 */
1018b8b0cc1SMilton Miller	/* Do not move this variable as kexec-tools knows about it. */
1028b8b0cc1SMilton Miller	. = 0x5c
1038b8b0cc1SMilton Miller	.globl	__run_at_load
1048b8b0cc1SMilton Miller__run_at_load:
1058b8b0cc1SMilton Miller	.long	0x72756e30	/* "run0" -- relocate to 0 by default */
1068b8b0cc1SMilton Miller#endif
1078b8b0cc1SMilton Miller
10814cf11afSPaul Mackerras	. = 0x60
10914cf11afSPaul Mackerras/*
11075423b7bSGeoff Levand * The following code is used to hold secondary processors
11175423b7bSGeoff Levand * in a spin loop after they have entered the kernel, but
11214cf11afSPaul Mackerras * before the bulk of the kernel has been relocated.  This code
11314cf11afSPaul Mackerras * is relocated to physical address 0x60 before prom_init is run.
11414cf11afSPaul Mackerras * All of it must fit below the first exception vector at 0x100.
1151f6a93e4SPaul Mackerras * Use .globl here not _GLOBAL because we want __secondary_hold
1161f6a93e4SPaul Mackerras * to be the actual text address, not a descriptor.
11714cf11afSPaul Mackerras */
1181f6a93e4SPaul Mackerras	.globl	__secondary_hold
1191f6a93e4SPaul Mackerras__secondary_hold:
1205c0484e2SBenjamin Herrenschmidt	FIXUP_ENDIAN
1212d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E
12214cf11afSPaul Mackerras	mfmsr	r24
12314cf11afSPaul Mackerras	ori	r24,r24,MSR_RI
12414cf11afSPaul Mackerras	mtmsrd	r24			/* RI on */
1252d27cfd3SBenjamin Herrenschmidt#endif
126f1870f77SAnton Blanchard	/* Grab our physical cpu number */
12714cf11afSPaul Mackerras	mr	r24,r3
12896f013feSJimi Xenidis	/* stash r4 for book3e */
12996f013feSJimi Xenidis	mr	r25,r4
13014cf11afSPaul Mackerras
13114cf11afSPaul Mackerras	/* Tell the master cpu we're here */
13214cf11afSPaul Mackerras	/* Relocation is off & we are located at an address less */
13314cf11afSPaul Mackerras	/* than 0x100, so only need to grab low order offset.    */
134e31aa453SPaul Mackerras	std	r24,__secondary_hold_acknowledge-_stext(0)
13514cf11afSPaul Mackerras	sync
13614cf11afSPaul Mackerras
13796f013feSJimi Xenidis	li	r26,0
13896f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E
13996f013feSJimi Xenidis	tovirt(r26,r26)
14096f013feSJimi Xenidis#endif
14114cf11afSPaul Mackerras	/* All secondary cpus wait here until told to start. */
142cc7efbf9SAnton Blanchard100:	ld	r12,__secondary_hold_spinloop-_stext(r26)
143cc7efbf9SAnton Blanchard	cmpdi	0,r12,0
1441f6a93e4SPaul Mackerras	beq	100b
14514cf11afSPaul Mackerras
146f1870f77SAnton Blanchard#if defined(CONFIG_SMP) || defined(CONFIG_KEXEC)
14796f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E
148cc7efbf9SAnton Blanchard	tovirt(r12,r12)
14996f013feSJimi Xenidis#endif
150cc7efbf9SAnton Blanchard	mtctr	r12
15114cf11afSPaul Mackerras	mr	r3,r24
15296f013feSJimi Xenidis	/*
15396f013feSJimi Xenidis	 * it may be the case that other platforms have r4 right to
15496f013feSJimi Xenidis	 * begin with, this gives us some safety in case it is not
15596f013feSJimi Xenidis	 */
15696f013feSJimi Xenidis#ifdef CONFIG_PPC_BOOK3E
15796f013feSJimi Xenidis	mr	r4,r25
15896f013feSJimi Xenidis#else
1592d27cfd3SBenjamin Herrenschmidt	li	r4,0
16096f013feSJimi Xenidis#endif
161dd797738SBenjamin Herrenschmidt	/* Make sure that patched code is visible */
162dd797738SBenjamin Herrenschmidt	isync
163758438a7SMichael Ellerman	bctr
16414cf11afSPaul Mackerras#else
16514cf11afSPaul Mackerras	BUG_OPCODE
16614cf11afSPaul Mackerras#endif
16714cf11afSPaul Mackerras
16814cf11afSPaul Mackerras/* This value is used to mark exception frames on the stack. */
16914cf11afSPaul Mackerras	.section ".toc","aw"
17014cf11afSPaul Mackerrasexception_marker:
17114cf11afSPaul Mackerras	.tc	ID_72656773_68657265[TC],0x7265677368657265
17214cf11afSPaul Mackerras	.text
17314cf11afSPaul Mackerras
17414cf11afSPaul Mackerras/*
1750ebc4cdaSBenjamin Herrenschmidt * On server, we include the exception vectors code here as it
1760ebc4cdaSBenjamin Herrenschmidt * relies on absolute addressing which is only possible within
1770ebc4cdaSBenjamin Herrenschmidt * this compilation unit
17814cf11afSPaul Mackerras */
1790ebc4cdaSBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S
1800ebc4cdaSBenjamin Herrenschmidt#include "exceptions-64s.S"
1811f6a93e4SPaul Mackerras#endif
18214cf11afSPaul Mackerras
183e16c8765SAndy Fleming#ifdef CONFIG_PPC_BOOK3E
184d17799f9Schenhui zhao/*
185d17799f9Schenhui zhao * stop a thread in the same core
186d17799f9Schenhui zhao * input parameter:
187d17799f9Schenhui zhao * r3 = the thread physical id
188d17799f9Schenhui zhao */
189d17799f9Schenhui zhao_GLOBAL(book3e_stop_thread)
190d17799f9Schenhui zhao	cmpi	0, r3, 0
191d17799f9Schenhui zhao	beq	10f
192d17799f9Schenhui zhao	cmpi	0, r3, 1
193d17799f9Schenhui zhao	beq	10f
194d17799f9Schenhui zhao	/* If the thread id is invalid, just exit. */
195d17799f9Schenhui zhao	b	13f
196d17799f9Schenhui zhao10:
197d17799f9Schenhui zhao	li	r4, 1
198d17799f9Schenhui zhao	sld	r4, r4, r3
199d17799f9Schenhui zhao	mtspr	SPRN_TENC, r4
200d17799f9Schenhui zhao13:
201d17799f9Schenhui zhao	blr
202d17799f9Schenhui zhao
203e16c8765SAndy Fleming_GLOBAL(fsl_secondary_thread_init)
204f34b3e19SScott Wood	mfspr	r4,SPRN_BUCSR
205f34b3e19SScott Wood
206e16c8765SAndy Fleming	/* Enable branch prediction */
207e16c8765SAndy Fleming	lis     r3,BUCSR_INIT@h
208e16c8765SAndy Fleming	ori     r3,r3,BUCSR_INIT@l
209e16c8765SAndy Fleming	mtspr   SPRN_BUCSR,r3
210e16c8765SAndy Fleming	isync
211e16c8765SAndy Fleming
212e16c8765SAndy Fleming	/*
213e16c8765SAndy Fleming	 * Fix PIR to match the linear numbering in the device tree.
214e16c8765SAndy Fleming	 *
215e16c8765SAndy Fleming	 * On e6500, the reset value of PIR uses the low three bits for
216e16c8765SAndy Fleming	 * the thread within a core, and the upper bits for the core
217e16c8765SAndy Fleming	 * number.  There are two threads per core, so shift everything
218e16c8765SAndy Fleming	 * but the low bit right by two bits so that the cpu numbering is
219e16c8765SAndy Fleming	 * continuous.
220f34b3e19SScott Wood	 *
221f34b3e19SScott Wood	 * If the old value of BUCSR is non-zero, this thread has run
222f34b3e19SScott Wood	 * before.  Thus, we assume we are coming from kexec or a similar
223f34b3e19SScott Wood	 * scenario, and PIR is already set to the correct value.  This
224f34b3e19SScott Wood	 * is a bit of a hack, but there are limited opportunities for
225f34b3e19SScott Wood	 * getting information into the thread and the alternatives
226f34b3e19SScott Wood	 * seemed like they'd be overkill.  We can't tell just by looking
227f34b3e19SScott Wood	 * at the old PIR value which state it's in, since the same value
228f34b3e19SScott Wood	 * could be valid for one thread out of reset and for a different
229f34b3e19SScott Wood	 * thread in Linux.
230e16c8765SAndy Fleming	 */
231f34b3e19SScott Wood
232e16c8765SAndy Fleming	mfspr	r3, SPRN_PIR
233f34b3e19SScott Wood	cmpwi	r4,0
234f34b3e19SScott Wood	bne	1f
235e16c8765SAndy Fleming	rlwimi	r3, r3, 30, 2, 30
236e16c8765SAndy Fleming	mtspr	SPRN_PIR, r3
237f34b3e19SScott Wood1:
238e16c8765SAndy Fleming#endif
239e16c8765SAndy Fleming
2402d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_thread_init)
24114cf11afSPaul Mackerras	mr	r24,r3
24214cf11afSPaul Mackerras
24314cf11afSPaul Mackerras	/* turn on 64-bit mode */
244b1576fecSAnton Blanchard	bl	enable_64b_mode
24514cf11afSPaul Mackerras
2462d27cfd3SBenjamin Herrenschmidt	/* get a valid TOC pointer, wherever we're mapped at */
247b1576fecSAnton Blanchard	bl	relative_toc
2481fbe9cf2SAnton Blanchard	tovirt(r2,r2)
249e31aa453SPaul Mackerras
2502d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
2512d27cfd3SBenjamin Herrenschmidt	/* Book3E initialization */
2522d27cfd3SBenjamin Herrenschmidt	mr	r3,r24
253b1576fecSAnton Blanchard	bl	book3e_secondary_thread_init
2542d27cfd3SBenjamin Herrenschmidt#endif
2552d27cfd3SBenjamin Herrenschmidt	b	generic_secondary_common_init
2562d27cfd3SBenjamin Herrenschmidt
2572d27cfd3SBenjamin Herrenschmidt/*
2582d27cfd3SBenjamin Herrenschmidt * On pSeries and most other platforms, secondary processors spin
2592d27cfd3SBenjamin Herrenschmidt * in the following code.
2602d27cfd3SBenjamin Herrenschmidt * At entry, r3 = this processor's number (physical cpu id)
2612d27cfd3SBenjamin Herrenschmidt *
2622d27cfd3SBenjamin Herrenschmidt * On Book3E, r4 = 1 to indicate that the initial TLB entry for
2632d27cfd3SBenjamin Herrenschmidt * this core already exists (setup via some other mechanism such
2642d27cfd3SBenjamin Herrenschmidt * as SCOM before entry).
2652d27cfd3SBenjamin Herrenschmidt */
2662d27cfd3SBenjamin Herrenschmidt_GLOBAL(generic_secondary_smp_init)
2675c0484e2SBenjamin Herrenschmidt	FIXUP_ENDIAN
2682d27cfd3SBenjamin Herrenschmidt	mr	r24,r3
2692d27cfd3SBenjamin Herrenschmidt	mr	r25,r4
2702d27cfd3SBenjamin Herrenschmidt
2712d27cfd3SBenjamin Herrenschmidt	/* turn on 64-bit mode */
272b1576fecSAnton Blanchard	bl	enable_64b_mode
2732d27cfd3SBenjamin Herrenschmidt
2742d27cfd3SBenjamin Herrenschmidt	/* get a valid TOC pointer, wherever we're mapped at */
275b1576fecSAnton Blanchard	bl	relative_toc
2761fbe9cf2SAnton Blanchard	tovirt(r2,r2)
2772d27cfd3SBenjamin Herrenschmidt
2782d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
2792d27cfd3SBenjamin Herrenschmidt	/* Book3E initialization */
2802d27cfd3SBenjamin Herrenschmidt	mr	r3,r24
2812d27cfd3SBenjamin Herrenschmidt	mr	r4,r25
282b1576fecSAnton Blanchard	bl	book3e_secondary_core_init
2832d27cfd3SBenjamin Herrenschmidt#endif
2842d27cfd3SBenjamin Herrenschmidt
2852d27cfd3SBenjamin Herrenschmidtgeneric_secondary_common_init:
28614cf11afSPaul Mackerras	/* Set up a paca value for this processor. Since we have the
28714cf11afSPaul Mackerras	 * physical cpu id in r24, we need to search the pacas to find
28814cf11afSPaul Mackerras	 * which logical id maps to our physical one.
28914cf11afSPaul Mackerras	 */
2901426d5a3SMichael Ellerman	LOAD_REG_ADDR(r13, paca)	/* Load paca pointer		 */
2911426d5a3SMichael Ellerman	ld	r13,0(r13)		/* Get base vaddr of paca array	 */
292768d18adSMilton Miller#ifndef CONFIG_SMP
293768d18adSMilton Miller	addi	r13,r13,PACA_SIZE	/* know r13 if used accidentally */
294b1576fecSAnton Blanchard	b	kexec_wait		/* wait for next kernel if !SMP	 */
295768d18adSMilton Miller#else
296768d18adSMilton Miller	LOAD_REG_ADDR(r7, nr_cpu_ids)	/* Load nr_cpu_ids address       */
297768d18adSMilton Miller	lwz	r7,0(r7)		/* also the max paca allocated 	 */
29814cf11afSPaul Mackerras	li	r5,0			/* logical cpu id                */
29914cf11afSPaul Mackerras1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */
30014cf11afSPaul Mackerras	cmpw	r6,r24			/* Compare to our id             */
30114cf11afSPaul Mackerras	beq	2f
30214cf11afSPaul Mackerras	addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */
30314cf11afSPaul Mackerras	addi	r5,r5,1
304768d18adSMilton Miller	cmpw	r5,r7			/* Check if more pacas exist     */
30514cf11afSPaul Mackerras	blt	1b
30614cf11afSPaul Mackerras
30714cf11afSPaul Mackerras	mr	r3,r24			/* not found, copy phys to r3	 */
308b1576fecSAnton Blanchard	b	kexec_wait		/* next kernel might do better	 */
30914cf11afSPaul Mackerras
3102dd60d79SBenjamin Herrenschmidt2:	SET_PACA(r13)
3112d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
3122d27cfd3SBenjamin Herrenschmidt	addi	r12,r13,PACA_EXTLB	/* and TLB exc frame in another  */
3132d27cfd3SBenjamin Herrenschmidt	mtspr	SPRN_SPRG_TLB_EXFRAME,r12
3142d27cfd3SBenjamin Herrenschmidt#endif
3152d27cfd3SBenjamin Herrenschmidt
31614cf11afSPaul Mackerras	/* From now on, r24 is expected to be logical cpuid */
31714cf11afSPaul Mackerras	mr	r24,r5
318b6f6b98aSSonny Rao
319f39b7a55SOlof Johansson	/* See if we need to call a cpu state restore handler */
320e31aa453SPaul Mackerras	LOAD_REG_ADDR(r23, cur_cpu_spec)
321f39b7a55SOlof Johansson	ld	r23,0(r23)
3222751b628SAnton Blanchard	ld	r12,CPU_SPEC_RESTORE(r23)
3232751b628SAnton Blanchard	cmpdi	0,r12,0
3249d07bc84SBenjamin Herrenschmidt	beq	3f
3252751b628SAnton Blanchard#if !defined(_CALL_ELF) || _CALL_ELF != 2
3262751b628SAnton Blanchard	ld	r12,0(r12)
3272751b628SAnton Blanchard#endif
328cc7efbf9SAnton Blanchard	mtctr	r12
329f39b7a55SOlof Johansson	bctrl
330f39b7a55SOlof Johansson
3317ac87abbSMatt Evans3:	LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */
3329d07bc84SBenjamin Herrenschmidt	lwarx	r4,0,r3
3339d07bc84SBenjamin Herrenschmidt	subi	r4,r4,1
3349d07bc84SBenjamin Herrenschmidt	stwcx.	r4,0,r3
3359d07bc84SBenjamin Herrenschmidt	bne	3b
3369d07bc84SBenjamin Herrenschmidt	isync
3379d07bc84SBenjamin Herrenschmidt
3389d07bc84SBenjamin Herrenschmidt4:	HMT_LOW
339ad0693eeSBenjamin Herrenschmidt	lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */
340ad0693eeSBenjamin Herrenschmidt					/* start.			 */
341ad0693eeSBenjamin Herrenschmidt	cmpwi	0,r23,0
3429d07bc84SBenjamin Herrenschmidt	beq	4b			/* Loop until told to go	 */
343ad0693eeSBenjamin Herrenschmidt
344ad0693eeSBenjamin Herrenschmidt	sync				/* order paca.run and cur_cpu_spec */
3459d07bc84SBenjamin Herrenschmidt	isync				/* In case code patching happened */
346ad0693eeSBenjamin Herrenschmidt
3479d07bc84SBenjamin Herrenschmidt	/* Create a temp kernel stack for use before relocation is on.	*/
34814cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
34914cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
35014cf11afSPaul Mackerras
351c705677eSStephen Rothwell	b	__secondary_start
352768d18adSMilton Miller#endif /* SMP */
35314cf11afSPaul Mackerras
354e31aa453SPaul Mackerras/*
355e31aa453SPaul Mackerras * Turn the MMU off.
356e31aa453SPaul Mackerras * Assumes we're mapped EA == RA if the MMU is on.
357e31aa453SPaul Mackerras */
3582d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3S
3596a3bab90SAnton Blanchard__mmu_off:
36014cf11afSPaul Mackerras	mfmsr	r3
36114cf11afSPaul Mackerras	andi.	r0,r3,MSR_IR|MSR_DR
36214cf11afSPaul Mackerras	beqlr
363e31aa453SPaul Mackerras	mflr	r4
36414cf11afSPaul Mackerras	andc	r3,r3,r0
36514cf11afSPaul Mackerras	mtspr	SPRN_SRR0,r4
36614cf11afSPaul Mackerras	mtspr	SPRN_SRR1,r3
36714cf11afSPaul Mackerras	sync
36814cf11afSPaul Mackerras	rfid
36914cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
3702d27cfd3SBenjamin Herrenschmidt#endif
37114cf11afSPaul Mackerras
37214cf11afSPaul Mackerras
37314cf11afSPaul Mackerras/*
37414cf11afSPaul Mackerras * Here is our main kernel entry point. We support currently 2 kind of entries
37514cf11afSPaul Mackerras * depending on the value of r5.
37614cf11afSPaul Mackerras *
37714cf11afSPaul Mackerras *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content
37814cf11afSPaul Mackerras *                 in r3...r7
37914cf11afSPaul Mackerras *
38014cf11afSPaul Mackerras *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the
38114cf11afSPaul Mackerras *                 DT block, r4 is a physical pointer to the kernel itself
38214cf11afSPaul Mackerras *
38314cf11afSPaul Mackerras */
3846a3bab90SAnton Blanchard__start_initialization_multiplatform:
385e31aa453SPaul Mackerras	/* Make sure we are running in 64 bits mode */
386b1576fecSAnton Blanchard	bl	enable_64b_mode
387e31aa453SPaul Mackerras
388e31aa453SPaul Mackerras	/* Get TOC pointer (current runtime address) */
389b1576fecSAnton Blanchard	bl	relative_toc
390e31aa453SPaul Mackerras
391e31aa453SPaul Mackerras	/* find out where we are now */
392e31aa453SPaul Mackerras	bcl	20,31,$+4
393e31aa453SPaul Mackerras0:	mflr	r26			/* r26 = runtime addr here */
394e31aa453SPaul Mackerras	addis	r26,r26,(_stext - 0b)@ha
395e31aa453SPaul Mackerras	addi	r26,r26,(_stext - 0b)@l	/* current runtime base addr */
396e31aa453SPaul Mackerras
39714cf11afSPaul Mackerras	/*
39814cf11afSPaul Mackerras	 * Are we booted from a PROM Of-type client-interface ?
39914cf11afSPaul Mackerras	 */
40014cf11afSPaul Mackerras	cmpldi	cr0,r5,0
401939e60f6SStephen Rothwell	beq	1f
402b1576fecSAnton Blanchard	b	__boot_from_prom		/* yes -> prom */
403939e60f6SStephen Rothwell1:
40414cf11afSPaul Mackerras	/* Save parameters */
40514cf11afSPaul Mackerras	mr	r31,r3
40614cf11afSPaul Mackerras	mr	r30,r4
407daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
408daea1175SBenjamin Herrenschmidt	/* Save OPAL entry */
409daea1175SBenjamin Herrenschmidt	mr	r28,r8
410daea1175SBenjamin Herrenschmidt	mr	r29,r9
411daea1175SBenjamin Herrenschmidt#endif
41214cf11afSPaul Mackerras
4132d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
414b1576fecSAnton Blanchard	bl	start_initialization_book3e
415b1576fecSAnton Blanchard	b	__after_prom_start
4162d27cfd3SBenjamin Herrenschmidt#else
41714cf11afSPaul Mackerras	/* Setup some critical 970 SPRs before switching MMU off */
418f39b7a55SOlof Johansson	mfspr	r0,SPRN_PVR
419f39b7a55SOlof Johansson	srwi	r0,r0,16
420f39b7a55SOlof Johansson	cmpwi	r0,0x39		/* 970 */
421f39b7a55SOlof Johansson	beq	1f
422f39b7a55SOlof Johansson	cmpwi	r0,0x3c		/* 970FX */
423f39b7a55SOlof Johansson	beq	1f
424f39b7a55SOlof Johansson	cmpwi	r0,0x44		/* 970MP */
425190a24f5SOlof Johansson	beq	1f
426190a24f5SOlof Johansson	cmpwi	r0,0x45		/* 970GX */
427f39b7a55SOlof Johansson	bne	2f
428b1576fecSAnton Blanchard1:	bl	__cpu_preinit_ppc970
429f39b7a55SOlof Johansson2:
43014cf11afSPaul Mackerras
431e31aa453SPaul Mackerras	/* Switch off MMU if not already off */
432b1576fecSAnton Blanchard	bl	__mmu_off
433b1576fecSAnton Blanchard	b	__after_prom_start
4342d27cfd3SBenjamin Herrenschmidt#endif /* CONFIG_PPC_BOOK3E */
43514cf11afSPaul Mackerras
4366a3bab90SAnton Blanchard__boot_from_prom:
43728794d34SBenjamin Herrenschmidt#ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE
43814cf11afSPaul Mackerras	/* Save parameters */
43914cf11afSPaul Mackerras	mr	r31,r3
44014cf11afSPaul Mackerras	mr	r30,r4
44114cf11afSPaul Mackerras	mr	r29,r5
44214cf11afSPaul Mackerras	mr	r28,r6
44314cf11afSPaul Mackerras	mr	r27,r7
44414cf11afSPaul Mackerras
4456088857bSOlaf Hering	/*
4466088857bSOlaf Hering	 * Align the stack to 16-byte boundary
4476088857bSOlaf Hering	 * Depending on the size and layout of the ELF sections in the initial
448e31aa453SPaul Mackerras	 * boot binary, the stack pointer may be unaligned on PowerMac
4496088857bSOlaf Hering	 */
450c05b4770SLinus Torvalds	rldicr	r1,r1,0,59
451c05b4770SLinus Torvalds
452549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE
453549e8152SPaul Mackerras	/* Relocate code for where we are now */
454549e8152SPaul Mackerras	mr	r3,r26
455b1576fecSAnton Blanchard	bl	relocate
456549e8152SPaul Mackerras#endif
457549e8152SPaul Mackerras
45814cf11afSPaul Mackerras	/* Restore parameters */
45914cf11afSPaul Mackerras	mr	r3,r31
46014cf11afSPaul Mackerras	mr	r4,r30
46114cf11afSPaul Mackerras	mr	r5,r29
46214cf11afSPaul Mackerras	mr	r6,r28
46314cf11afSPaul Mackerras	mr	r7,r27
46414cf11afSPaul Mackerras
46514cf11afSPaul Mackerras	/* Do all of the interaction with OF client interface */
466549e8152SPaul Mackerras	mr	r8,r26
467b1576fecSAnton Blanchard	bl	prom_init
46828794d34SBenjamin Herrenschmidt#endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */
46928794d34SBenjamin Herrenschmidt
47028794d34SBenjamin Herrenschmidt	/* We never return. We also hit that trap if trying to boot
47128794d34SBenjamin Herrenschmidt	 * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */
47214cf11afSPaul Mackerras	trap
47314cf11afSPaul Mackerras
4746a3bab90SAnton Blanchard__after_prom_start:
475549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE
476549e8152SPaul Mackerras	/* process relocations for the final address of the kernel */
477549e8152SPaul Mackerras	lis	r25,PAGE_OFFSET@highest	/* compute virtual base of kernel */
478549e8152SPaul Mackerras	sldi	r25,r25,32
4791cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
4801cb6e064STiejun Chen	tovirt(r26,r26)		/* on booke, we already run at PAGE_OFFSET */
4811cb6e064STiejun Chen#endif
4828b8b0cc1SMilton Miller	lwz	r7,__run_at_load-_stext(r26)
4831cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
4841cb6e064STiejun Chen	tophys(r26,r26)
4851cb6e064STiejun Chen#endif
486928a3197SSonny Rao	cmplwi	cr0,r7,1	/* flagged to stay where we are ? */
48754622f10SMohan Kumar M	bne	1f
48854622f10SMohan Kumar M	add	r25,r25,r26
48954622f10SMohan Kumar M1:	mr	r3,r25
490b1576fecSAnton Blanchard	bl	relocate
4911cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
4921cb6e064STiejun Chen	/* IVPR needs to be set after relocation. */
4931cb6e064STiejun Chen	bl	init_core_book3e
4941cb6e064STiejun Chen#endif
495549e8152SPaul Mackerras#endif
49614cf11afSPaul Mackerras
49714cf11afSPaul Mackerras/*
498e31aa453SPaul Mackerras * We need to run with _stext at physical address PHYSICAL_START.
49914cf11afSPaul Mackerras * This will leave some code in the first 256B of
50014cf11afSPaul Mackerras * real memory, which are reserved for software use.
50114cf11afSPaul Mackerras *
50214cf11afSPaul Mackerras * Note: This process overwrites the OF exception vectors.
50314cf11afSPaul Mackerras */
504549e8152SPaul Mackerras	li	r3,0			/* target addr */
5052d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
5062d27cfd3SBenjamin Herrenschmidt	tovirt(r3,r3)		/* on booke, we already run at PAGE_OFFSET */
5072d27cfd3SBenjamin Herrenschmidt#endif
508549e8152SPaul Mackerras	mr.	r4,r26			/* In some cases the loader may  */
509835c031cSTiejun Chen#if defined(CONFIG_PPC_BOOK3E)
510835c031cSTiejun Chen	tovirt(r4,r4)
511835c031cSTiejun Chen#endif
512e31aa453SPaul Mackerras	beq	9f			/* have already put us at zero */
51314cf11afSPaul Mackerras	li	r6,0x100		/* Start offset, the first 0x100 */
51414cf11afSPaul Mackerras					/* bytes were copied earlier.	 */
51514cf11afSPaul Mackerras
51611ee7e99SAnton Blanchard#ifdef CONFIG_RELOCATABLE
51754622f10SMohan Kumar M/*
51854622f10SMohan Kumar M * Check if the kernel has to be running as relocatable kernel based on the
5198b8b0cc1SMilton Miller * variable __run_at_load, if it is set the kernel is treated as relocatable
52054622f10SMohan Kumar M * kernel, otherwise it will be moved to PHYSICAL_START
52154622f10SMohan Kumar M */
5221cb6e064STiejun Chen#if defined(CONFIG_PPC_BOOK3E)
5231cb6e064STiejun Chen	tovirt(r26,r26)		/* on booke, we already run at PAGE_OFFSET */
5241cb6e064STiejun Chen#endif
5258b8b0cc1SMilton Miller	lwz	r7,__run_at_load-_stext(r26)
5268b8b0cc1SMilton Miller	cmplwi	cr0,r7,1
52754622f10SMohan Kumar M	bne	3f
52854622f10SMohan Kumar M
5291cb6e064STiejun Chen#ifdef CONFIG_PPC_BOOK3E
5301cb6e064STiejun Chen	LOAD_REG_ADDR(r5, __end_interrupts)
5311cb6e064STiejun Chen	LOAD_REG_ADDR(r11, _stext)
5321cb6e064STiejun Chen	sub	r5,r5,r11
5331cb6e064STiejun Chen#else
534c1fb6816SMichael Neuling	/* just copy interrupts */
535c1fb6816SMichael Neuling	LOAD_REG_IMMEDIATE(r5, __end_interrupts - _stext)
5361cb6e064STiejun Chen#endif
53754622f10SMohan Kumar M	b	5f
53854622f10SMohan Kumar M3:
53954622f10SMohan Kumar M#endif
54054622f10SMohan Kumar M	lis	r5,(copy_to_here - _stext)@ha
54154622f10SMohan Kumar M	addi	r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */
54254622f10SMohan Kumar M
543b1576fecSAnton Blanchard	bl	copy_and_flush		/* copy the first n bytes	 */
54414cf11afSPaul Mackerras					/* this includes the code being	 */
54514cf11afSPaul Mackerras					/* executed here.		 */
546e31aa453SPaul Mackerras	addis	r8,r3,(4f - _stext)@ha	/* Jump to the copy of this code */
547cc7efbf9SAnton Blanchard	addi	r12,r8,(4f - _stext)@l	/* that we just made */
548cc7efbf9SAnton Blanchard	mtctr	r12
54914cf11afSPaul Mackerras	bctr
55014cf11afSPaul Mackerras
551286e4f90SAnton Blanchard.balign 8
55254622f10SMohan Kumar Mp_end:	.llong	_end - _stext
55354622f10SMohan Kumar M
554e31aa453SPaul Mackerras4:	/* Now copy the rest of the kernel up to _end */
555e31aa453SPaul Mackerras	addis	r5,r26,(p_end - _stext)@ha
556e31aa453SPaul Mackerras	ld	r5,(p_end - _stext)@l(r5)	/* get _end */
557b1576fecSAnton Blanchard5:	bl	copy_and_flush		/* copy the rest */
558e31aa453SPaul Mackerras
559b1576fecSAnton Blanchard9:	b	start_here_multiplatform
560e31aa453SPaul Mackerras
56114cf11afSPaul Mackerras/*
56214cf11afSPaul Mackerras * Copy routine used to copy the kernel to start at physical address 0
56314cf11afSPaul Mackerras * and flush and invalidate the caches as needed.
56414cf11afSPaul Mackerras * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset
56514cf11afSPaul Mackerras * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5.
56614cf11afSPaul Mackerras *
56714cf11afSPaul Mackerras * Note: this routine *only* clobbers r0, r6 and lr
56814cf11afSPaul Mackerras */
56914cf11afSPaul Mackerras_GLOBAL(copy_and_flush)
57014cf11afSPaul Mackerras	addi	r5,r5,-8
57114cf11afSPaul Mackerras	addi	r6,r6,-8
5725a2fe38dSOlof Johansson4:	li	r0,8			/* Use the smallest common	*/
57314cf11afSPaul Mackerras					/* denominator cache line	*/
57414cf11afSPaul Mackerras					/* size.  This results in	*/
57514cf11afSPaul Mackerras					/* extra cache line flushes	*/
57614cf11afSPaul Mackerras					/* but operation is correct.	*/
57714cf11afSPaul Mackerras					/* Can't get cache line size	*/
57814cf11afSPaul Mackerras					/* from NACA as it is being	*/
57914cf11afSPaul Mackerras					/* moved too.			*/
58014cf11afSPaul Mackerras
58114cf11afSPaul Mackerras	mtctr	r0			/* put # words/line in ctr	*/
58214cf11afSPaul Mackerras3:	addi	r6,r6,8			/* copy a cache line		*/
58314cf11afSPaul Mackerras	ldx	r0,r6,r4
58414cf11afSPaul Mackerras	stdx	r0,r6,r3
58514cf11afSPaul Mackerras	bdnz	3b
58614cf11afSPaul Mackerras	dcbst	r6,r3			/* write it to memory		*/
58714cf11afSPaul Mackerras	sync
58814cf11afSPaul Mackerras	icbi	r6,r3			/* flush the icache line	*/
58914cf11afSPaul Mackerras	cmpld	0,r6,r5
59014cf11afSPaul Mackerras	blt	4b
59114cf11afSPaul Mackerras	sync
59214cf11afSPaul Mackerras	addi	r5,r5,8
59314cf11afSPaul Mackerras	addi	r6,r6,8
59429ce3c50SMichael Neuling	isync
59514cf11afSPaul Mackerras	blr
59614cf11afSPaul Mackerras
59714cf11afSPaul Mackerras.align 8
59814cf11afSPaul Mackerrascopy_to_here:
59914cf11afSPaul Mackerras
60014cf11afSPaul Mackerras#ifdef CONFIG_SMP
60114cf11afSPaul Mackerras#ifdef CONFIG_PPC_PMAC
60214cf11afSPaul Mackerras/*
60314cf11afSPaul Mackerras * On PowerMac, secondary processors starts from the reset vector, which
60414cf11afSPaul Mackerras * is temporarily turned into a call to one of the functions below.
60514cf11afSPaul Mackerras */
60614cf11afSPaul Mackerras	.section ".text";
60714cf11afSPaul Mackerras	.align 2 ;
60814cf11afSPaul Mackerras
60935499c01SPaul Mackerras	.globl	__secondary_start_pmac_0
61035499c01SPaul Mackerras__secondary_start_pmac_0:
61135499c01SPaul Mackerras	/* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */
61235499c01SPaul Mackerras	li	r24,0
61335499c01SPaul Mackerras	b	1f
61414cf11afSPaul Mackerras	li	r24,1
61535499c01SPaul Mackerras	b	1f
61614cf11afSPaul Mackerras	li	r24,2
61735499c01SPaul Mackerras	b	1f
61814cf11afSPaul Mackerras	li	r24,3
61935499c01SPaul Mackerras1:
62014cf11afSPaul Mackerras
62114cf11afSPaul Mackerras_GLOBAL(pmac_secondary_start)
62214cf11afSPaul Mackerras	/* turn on 64-bit mode */
623b1576fecSAnton Blanchard	bl	enable_64b_mode
62414cf11afSPaul Mackerras
625c478b581SBenjamin Herrenschmidt	li	r0,0
626c478b581SBenjamin Herrenschmidt	mfspr	r3,SPRN_HID4
627c478b581SBenjamin Herrenschmidt	rldimi	r3,r0,40,23	/* clear bit 23 (rm_ci) */
628c478b581SBenjamin Herrenschmidt	sync
629c478b581SBenjamin Herrenschmidt	mtspr	SPRN_HID4,r3
630c478b581SBenjamin Herrenschmidt	isync
631c478b581SBenjamin Herrenschmidt	sync
632c478b581SBenjamin Herrenschmidt	slbia
633c478b581SBenjamin Herrenschmidt
634e31aa453SPaul Mackerras	/* get TOC pointer (real address) */
635b1576fecSAnton Blanchard	bl	relative_toc
6361fbe9cf2SAnton Blanchard	tovirt(r2,r2)
637e31aa453SPaul Mackerras
63814cf11afSPaul Mackerras	/* Copy some CPU settings from CPU 0 */
639b1576fecSAnton Blanchard	bl	__restore_cpu_ppc970
64014cf11afSPaul Mackerras
64114cf11afSPaul Mackerras	/* pSeries do that early though I don't think we really need it */
64214cf11afSPaul Mackerras	mfmsr	r3
64314cf11afSPaul Mackerras	ori	r3,r3,MSR_RI
64414cf11afSPaul Mackerras	mtmsrd	r3			/* RI on */
64514cf11afSPaul Mackerras
64614cf11afSPaul Mackerras	/* Set up a paca value for this processor. */
6471426d5a3SMichael Ellerman	LOAD_REG_ADDR(r4,paca)		/* Load paca pointer		*/
6481426d5a3SMichael Ellerman	ld	r4,0(r4)		/* Get base vaddr of paca array	*/
64914cf11afSPaul Mackerras	mulli	r13,r24,PACA_SIZE	/* Calculate vaddr of right paca */
65014cf11afSPaul Mackerras	add	r13,r13,r4		/* for this processor.		*/
6512dd60d79SBenjamin Herrenschmidt	SET_PACA(r13)			/* Save vaddr of paca in an SPRG*/
65214cf11afSPaul Mackerras
65362cc67b9SBenjamin Herrenschmidt	/* Mark interrupts soft and hard disabled (they might be enabled
65462cc67b9SBenjamin Herrenschmidt	 * in the PACA when doing hotplug)
65562cc67b9SBenjamin Herrenschmidt	 */
65662cc67b9SBenjamin Herrenschmidt	li	r0,0
65762cc67b9SBenjamin Herrenschmidt	stb	r0,PACASOFTIRQEN(r13)
6587230c564SBenjamin Herrenschmidt	li	r0,PACA_IRQ_HARD_DIS
6597230c564SBenjamin Herrenschmidt	stb	r0,PACAIRQHAPPENED(r13)
66062cc67b9SBenjamin Herrenschmidt
66114cf11afSPaul Mackerras	/* Create a temp kernel stack for use before relocation is on.	*/
66214cf11afSPaul Mackerras	ld	r1,PACAEMERGSP(r13)
66314cf11afSPaul Mackerras	subi	r1,r1,STACK_FRAME_OVERHEAD
66414cf11afSPaul Mackerras
665c705677eSStephen Rothwell	b	__secondary_start
66614cf11afSPaul Mackerras
66714cf11afSPaul Mackerras#endif /* CONFIG_PPC_PMAC */
66814cf11afSPaul Mackerras
66914cf11afSPaul Mackerras/*
67014cf11afSPaul Mackerras * This function is called after the master CPU has released the
67114cf11afSPaul Mackerras * secondary processors.  The execution environment is relocation off.
67214cf11afSPaul Mackerras * The paca for this processor has the following fields initialized at
67314cf11afSPaul Mackerras * this point:
67414cf11afSPaul Mackerras *   1. Processor number
67514cf11afSPaul Mackerras *   2. Segment table pointer (virtual address)
67614cf11afSPaul Mackerras * On entry the following are set:
6774f8cf36fSBenjamin Herrenschmidt *   r1	       = stack pointer (real addr of temp stack)
67814cf11afSPaul Mackerras *   r24       = cpu# (in Linux terms)
67914cf11afSPaul Mackerras *   r13       = paca virtual address
680ee43eb78SBenjamin Herrenschmidt *   SPRG_PACA = paca virtual address
68114cf11afSPaul Mackerras */
6822d27cfd3SBenjamin Herrenschmidt	.section ".text";
6832d27cfd3SBenjamin Herrenschmidt	.align 2 ;
6842d27cfd3SBenjamin Herrenschmidt
685fc68e869SStephen Rothwell	.globl	__secondary_start
686c705677eSStephen Rothwell__secondary_start:
687799d6046SPaul Mackerras	/* Set thread priority to MEDIUM */
688799d6046SPaul Mackerras	HMT_MEDIUM
68914cf11afSPaul Mackerras
6904f8cf36fSBenjamin Herrenschmidt	/* Initialize the kernel stack */
691e58c3495SDavid Gibson	LOAD_REG_ADDR(r3, current_set)
69214cf11afSPaul Mackerras	sldi	r28,r24,3		/* get current_set[cpu#]	 */
69354a83404SMichael Neuling	ldx	r14,r3,r28
69454a83404SMichael Neuling	addi	r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD
69554a83404SMichael Neuling	std	r14,PACAKSAVE(r13)
69614cf11afSPaul Mackerras
697376af594SMichael Ellerman	/* Do early setup for that CPU (SLB and hash table pointer) */
698b1576fecSAnton Blanchard	bl	early_setup_secondary
699f761622eSMatt Evans
70054a83404SMichael Neuling	/*
70154a83404SMichael Neuling	 * setup the new stack pointer, but *don't* use this until
70254a83404SMichael Neuling	 * translation is on.
70354a83404SMichael Neuling	 */
70454a83404SMichael Neuling	mr	r1, r14
70554a83404SMichael Neuling
706799d6046SPaul Mackerras	/* Clear backchain so we get nice backtraces */
70714cf11afSPaul Mackerras	li	r7,0
70814cf11afSPaul Mackerras	mtlr	r7
70914cf11afSPaul Mackerras
7107230c564SBenjamin Herrenschmidt	/* Mark interrupts soft and hard disabled (they might be enabled
7117230c564SBenjamin Herrenschmidt	 * in the PACA when doing hotplug)
7127230c564SBenjamin Herrenschmidt	 */
7134f8cf36fSBenjamin Herrenschmidt	stb	r7,PACASOFTIRQEN(r13)
7147230c564SBenjamin Herrenschmidt	li	r0,PACA_IRQ_HARD_DIS
7157230c564SBenjamin Herrenschmidt	stb	r0,PACAIRQHAPPENED(r13)
7164f8cf36fSBenjamin Herrenschmidt
71714cf11afSPaul Mackerras	/* enable MMU and jump to start_secondary */
718ad0289e4SAnton Blanchard	LOAD_REG_ADDR(r3, start_secondary_prolog)
719e58c3495SDavid Gibson	LOAD_REG_IMMEDIATE(r4, MSR_KERNEL)
720d04c56f7SPaul Mackerras
721b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
722b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
7232d27cfd3SBenjamin Herrenschmidt	RFI
72414cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
72514cf11afSPaul Mackerras
72614cf11afSPaul Mackerras/*
72714cf11afSPaul Mackerras * Running with relocation on at this point.  All we want to do is
728e31aa453SPaul Mackerras * zero the stack back-chain pointer and get the TOC virtual address
729e31aa453SPaul Mackerras * before going into C code.
73014cf11afSPaul Mackerras */
731ad0289e4SAnton Blanchardstart_secondary_prolog:
732e31aa453SPaul Mackerras	ld	r2,PACATOC(r13)
73314cf11afSPaul Mackerras	li	r3,0
73414cf11afSPaul Mackerras	std	r3,0(r1)		/* Zero the stack frame pointer	*/
735b1576fecSAnton Blanchard	bl	start_secondary
736799d6046SPaul Mackerras	b	.
7378dbce53cSVaidyanathan Srinivasan/*
7388dbce53cSVaidyanathan Srinivasan * Reset stack pointer and call start_secondary
7398dbce53cSVaidyanathan Srinivasan * to continue with online operation when woken up
7408dbce53cSVaidyanathan Srinivasan * from cede in cpu offline.
7418dbce53cSVaidyanathan Srinivasan */
7428dbce53cSVaidyanathan Srinivasan_GLOBAL(start_secondary_resume)
7438dbce53cSVaidyanathan Srinivasan	ld	r1,PACAKSAVE(r13)	/* Reload kernel stack pointer */
7448dbce53cSVaidyanathan Srinivasan	li	r3,0
7458dbce53cSVaidyanathan Srinivasan	std	r3,0(r1)		/* Zero the stack frame pointer	*/
746b1576fecSAnton Blanchard	bl	start_secondary
7478dbce53cSVaidyanathan Srinivasan	b	.
74814cf11afSPaul Mackerras#endif
74914cf11afSPaul Mackerras
75014cf11afSPaul Mackerras/*
75114cf11afSPaul Mackerras * This subroutine clobbers r11 and r12
75214cf11afSPaul Mackerras */
7536a3bab90SAnton Blanchardenable_64b_mode:
75414cf11afSPaul Mackerras	mfmsr	r11			/* grab the current MSR */
7552d27cfd3SBenjamin Herrenschmidt#ifdef CONFIG_PPC_BOOK3E
7562d27cfd3SBenjamin Herrenschmidt	oris	r11,r11,0x8000		/* CM bit set, we'll set ICM later */
7572d27cfd3SBenjamin Herrenschmidt	mtmsr	r11
7582d27cfd3SBenjamin Herrenschmidt#else /* CONFIG_PPC_BOOK3E */
7599f0b0793SMichael Ellerman	li	r12,(MSR_64BIT | MSR_ISF)@highest
760e31aa453SPaul Mackerras	sldi	r12,r12,48
76114cf11afSPaul Mackerras	or	r11,r11,r12
76214cf11afSPaul Mackerras	mtmsrd	r11
76314cf11afSPaul Mackerras	isync
7642d27cfd3SBenjamin Herrenschmidt#endif
76514cf11afSPaul Mackerras	blr
76614cf11afSPaul Mackerras
76714cf11afSPaul Mackerras/*
768e31aa453SPaul Mackerras * This puts the TOC pointer into r2, offset by 0x8000 (as expected
769e31aa453SPaul Mackerras * by the toolchain).  It computes the correct value for wherever we
770e31aa453SPaul Mackerras * are running at the moment, using position-independent code.
7711fbe9cf2SAnton Blanchard *
7721fbe9cf2SAnton Blanchard * Note: The compiler constructs pointers using offsets from the
7731fbe9cf2SAnton Blanchard * TOC in -mcmodel=medium mode. After we relocate to 0 but before
7741fbe9cf2SAnton Blanchard * the MMU is on we need our TOC to be a virtual address otherwise
7751fbe9cf2SAnton Blanchard * these pointers will be real addresses which may get stored and
7761fbe9cf2SAnton Blanchard * accessed later with the MMU on. We use tovirt() at the call
7771fbe9cf2SAnton Blanchard * sites to handle this.
778e31aa453SPaul Mackerras */
779e31aa453SPaul Mackerras_GLOBAL(relative_toc)
780e31aa453SPaul Mackerras	mflr	r0
781e31aa453SPaul Mackerras	bcl	20,31,$+4
782e550592eSBenjamin Herrenschmidt0:	mflr	r11
783e550592eSBenjamin Herrenschmidt	ld	r2,(p_toc - 0b)(r11)
784e550592eSBenjamin Herrenschmidt	add	r2,r2,r11
785e31aa453SPaul Mackerras	mtlr	r0
786e31aa453SPaul Mackerras	blr
787e31aa453SPaul Mackerras
7885b63fee1SAnton Blanchard.balign 8
789e31aa453SPaul Mackerrasp_toc:	.llong	__toc_start + 0x8000 - 0b
790e31aa453SPaul Mackerras
791e31aa453SPaul Mackerras/*
79214cf11afSPaul Mackerras * This is where the main kernel code starts.
79314cf11afSPaul Mackerras */
7946a3bab90SAnton Blanchardstart_here_multiplatform:
7951fbe9cf2SAnton Blanchard	/* set up the TOC */
796b1576fecSAnton Blanchard	bl      relative_toc
7971fbe9cf2SAnton Blanchard	tovirt(r2,r2)
79814cf11afSPaul Mackerras
79914cf11afSPaul Mackerras	/* Clear out the BSS. It may have been done in prom_init,
80014cf11afSPaul Mackerras	 * already but that's irrelevant since prom_init will soon
80114cf11afSPaul Mackerras	 * be detached from the kernel completely. Besides, we need
80214cf11afSPaul Mackerras	 * to clear it now for kexec-style entry.
80314cf11afSPaul Mackerras	 */
804e31aa453SPaul Mackerras	LOAD_REG_ADDR(r11,__bss_stop)
805e31aa453SPaul Mackerras	LOAD_REG_ADDR(r8,__bss_start)
80614cf11afSPaul Mackerras	sub	r11,r11,r8		/* bss size			*/
80714cf11afSPaul Mackerras	addi	r11,r11,7		/* round up to an even double word */
808e31aa453SPaul Mackerras	srdi.	r11,r11,3		/* shift right by 3		*/
80914cf11afSPaul Mackerras	beq	4f
81014cf11afSPaul Mackerras	addi	r8,r8,-8
81114cf11afSPaul Mackerras	li	r0,0
81214cf11afSPaul Mackerras	mtctr	r11			/* zero this many doublewords	*/
81314cf11afSPaul Mackerras3:	stdu	r0,8(r8)
81414cf11afSPaul Mackerras	bdnz	3b
81514cf11afSPaul Mackerras4:
81614cf11afSPaul Mackerras
817daea1175SBenjamin Herrenschmidt#ifdef CONFIG_PPC_EARLY_DEBUG_OPAL
818daea1175SBenjamin Herrenschmidt	/* Setup OPAL entry */
819ab7f961aSBenjamin Herrenschmidt	LOAD_REG_ADDR(r11, opal)
820daea1175SBenjamin Herrenschmidt	std	r28,0(r11);
821daea1175SBenjamin Herrenschmidt	std	r29,8(r11);
822daea1175SBenjamin Herrenschmidt#endif
823daea1175SBenjamin Herrenschmidt
8242d27cfd3SBenjamin Herrenschmidt#ifndef CONFIG_PPC_BOOK3E
82514cf11afSPaul Mackerras	mfmsr	r6
82614cf11afSPaul Mackerras	ori	r6,r6,MSR_RI
82714cf11afSPaul Mackerras	mtmsrd	r6			/* RI on */
8282d27cfd3SBenjamin Herrenschmidt#endif
82914cf11afSPaul Mackerras
830549e8152SPaul Mackerras#ifdef CONFIG_RELOCATABLE
831549e8152SPaul Mackerras	/* Save the physical address we're running at in kernstart_addr */
832549e8152SPaul Mackerras	LOAD_REG_ADDR(r4, kernstart_addr)
833549e8152SPaul Mackerras	clrldi	r0,r25,2
834549e8152SPaul Mackerras	std	r0,0(r4)
835549e8152SPaul Mackerras#endif
836549e8152SPaul Mackerras
837e31aa453SPaul Mackerras	/* The following gets the stack set up with the regs */
83814cf11afSPaul Mackerras	/* pointing to the real addr of the kernel stack.  This is   */
83914cf11afSPaul Mackerras	/* all done to support the C function call below which sets  */
84014cf11afSPaul Mackerras	/* up the htab.  This is done because we have relocated the  */
84114cf11afSPaul Mackerras	/* kernel but are still running in real mode. */
84214cf11afSPaul Mackerras
843e31aa453SPaul Mackerras	LOAD_REG_ADDR(r3,init_thread_union)
84414cf11afSPaul Mackerras
845e31aa453SPaul Mackerras	/* set up a stack pointer */
84614cf11afSPaul Mackerras	addi	r1,r3,THREAD_SIZE
84714cf11afSPaul Mackerras	li	r0,0
84814cf11afSPaul Mackerras	stdu	r0,-STACK_FRAME_OVERHEAD(r1)
84914cf11afSPaul Mackerras
850376af594SMichael Ellerman	/*
851376af594SMichael Ellerman	 * Do very early kernel initializations, including initial hash table
852376af594SMichael Ellerman	 * and SLB setup before we turn on relocation.
853376af594SMichael Ellerman	 */
85414cf11afSPaul Mackerras
85514cf11afSPaul Mackerras	/* Restore parameters passed from prom_init/kexec */
85614cf11afSPaul Mackerras	mr	r3,r31
857b1576fecSAnton Blanchard	bl	early_setup		/* also sets r13 and SPRG_PACA */
85814cf11afSPaul Mackerras
859ad0289e4SAnton Blanchard	LOAD_REG_ADDR(r3, start_here_common)
860e31aa453SPaul Mackerras	ld	r4,PACAKMSR(r13)
861b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR0,r3
862b5bbeb23SPaul Mackerras	mtspr	SPRN_SRR1,r4
8632d27cfd3SBenjamin Herrenschmidt	RFI
86414cf11afSPaul Mackerras	b	.	/* prevent speculative execution */
86514cf11afSPaul Mackerras
86614cf11afSPaul Mackerras	/* This is where all platforms converge execution */
867ad0289e4SAnton Blanchard
868ad0289e4SAnton Blanchardstart_here_common:
86914cf11afSPaul Mackerras	/* relocation is on at this point */
87014cf11afSPaul Mackerras	std	r1,PACAKSAVE(r13)
87114cf11afSPaul Mackerras
872e31aa453SPaul Mackerras	/* Load the TOC (virtual address) */
873e31aa453SPaul Mackerras	ld	r2,PACATOC(r13)
874e31aa453SPaul Mackerras
8757230c564SBenjamin Herrenschmidt	/* Do more system initializations in virtual mode */
876b1576fecSAnton Blanchard	bl	setup_system
87714cf11afSPaul Mackerras
8787230c564SBenjamin Herrenschmidt	/* Mark interrupts soft and hard disabled (they might be enabled
8797230c564SBenjamin Herrenschmidt	 * in the PACA when doing hotplug)
8807230c564SBenjamin Herrenschmidt	 */
8817230c564SBenjamin Herrenschmidt	li	r0,0
8827230c564SBenjamin Herrenschmidt	stb	r0,PACASOFTIRQEN(r13)
8837230c564SBenjamin Herrenschmidt	li	r0,PACA_IRQ_HARD_DIS
8847230c564SBenjamin Herrenschmidt	stb	r0,PACAIRQHAPPENED(r13)
88514cf11afSPaul Mackerras
8867230c564SBenjamin Herrenschmidt	/* Generic kernel entry */
887b1576fecSAnton Blanchard	bl	start_kernel
88814cf11afSPaul Mackerras
889f1870f77SAnton Blanchard	/* Not reached */
890f1870f77SAnton Blanchard	BUG_OPCODE
89114cf11afSPaul Mackerras
89214cf11afSPaul Mackerras/*
89314cf11afSPaul Mackerras * We put a few things here that have to be page-aligned.
89414cf11afSPaul Mackerras * This stuff goes at the beginning of the bss, which is page-aligned.
89514cf11afSPaul Mackerras */
89614cf11afSPaul Mackerras	.section ".bss"
89714cf11afSPaul Mackerras
89814cf11afSPaul Mackerras	.align	PAGE_SHIFT
89914cf11afSPaul Mackerras
90014cf11afSPaul Mackerras	.globl	empty_zero_page
90114cf11afSPaul Mackerrasempty_zero_page:
90214cf11afSPaul Mackerras	.space	PAGE_SIZE
90314cf11afSPaul Mackerras
90414cf11afSPaul Mackerras	.globl	swapper_pg_dir
90514cf11afSPaul Mackerrasswapper_pg_dir:
906ee7a76daSStephen Rothwell	.space	PGD_TABLE_SIZE
907