xref: /openbmc/linux/arch/powerpc/kernel/fpu.S (revision 46f52210)
114cf11afSPaul Mackerras/*
214cf11afSPaul Mackerras *  FPU support code, moved here from head.S so that it can be used
314cf11afSPaul Mackerras *  by chips which use other head-whatever.S files.
414cf11afSPaul Mackerras *
5fea23bfeSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6fea23bfeSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7fea23bfeSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
8fea23bfeSPaul Mackerras *    Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9fea23bfeSPaul Mackerras *
1014cf11afSPaul Mackerras *  This program is free software; you can redistribute it and/or
1114cf11afSPaul Mackerras *  modify it under the terms of the GNU General Public License
1214cf11afSPaul Mackerras *  as published by the Free Software Foundation; either version
1314cf11afSPaul Mackerras *  2 of the License, or (at your option) any later version.
1414cf11afSPaul Mackerras *
1514cf11afSPaul Mackerras */
1614cf11afSPaul Mackerras
17b3b8dc6cSPaul Mackerras#include <asm/reg.h>
1814cf11afSPaul Mackerras#include <asm/page.h>
1914cf11afSPaul Mackerras#include <asm/mmu.h>
2014cf11afSPaul Mackerras#include <asm/pgtable.h>
2114cf11afSPaul Mackerras#include <asm/cputable.h>
2214cf11afSPaul Mackerras#include <asm/cache.h>
2314cf11afSPaul Mackerras#include <asm/thread_info.h>
2414cf11afSPaul Mackerras#include <asm/ppc_asm.h>
2514cf11afSPaul Mackerras#include <asm/asm-offsets.h>
2646f52210SStephen Rothwell#include <asm/ptrace.h>
2714cf11afSPaul Mackerras
2872ffff5bSMichael Neuling#ifdef CONFIG_VSX
2972ffff5bSMichael Neuling#define REST_32FPVSRS(n,c,base)						\
3072ffff5bSMichael NeulingBEGIN_FTR_SECTION							\
3172ffff5bSMichael Neuling	b	2f;							\
3272ffff5bSMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX);					\
3372ffff5bSMichael Neuling	REST_32FPRS(n,base);						\
3472ffff5bSMichael Neuling	b	3f;							\
3572ffff5bSMichael Neuling2:	REST_32VSRS(n,c,base);						\
3672ffff5bSMichael Neuling3:
3772ffff5bSMichael Neuling
3872ffff5bSMichael Neuling#define SAVE_32FPVSRS(n,c,base)						\
3972ffff5bSMichael NeulingBEGIN_FTR_SECTION							\
4072ffff5bSMichael Neuling	b	2f;							\
4172ffff5bSMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX);					\
4272ffff5bSMichael Neuling	SAVE_32FPRS(n,base);						\
4372ffff5bSMichael Neuling	b	3f;							\
4472ffff5bSMichael Neuling2:	SAVE_32VSRS(n,c,base);						\
4572ffff5bSMichael Neuling3:
4672ffff5bSMichael Neuling#else
4772ffff5bSMichael Neuling#define REST_32FPVSRS(n,b,base)	REST_32FPRS(n, base)
4872ffff5bSMichael Neuling#define SAVE_32FPVSRS(n,b,base)	SAVE_32FPRS(n, base)
4972ffff5bSMichael Neuling#endif
5072ffff5bSMichael Neuling
5114cf11afSPaul Mackerras/*
5214cf11afSPaul Mackerras * This task wants to use the FPU now.
5314cf11afSPaul Mackerras * On UP, disable FP for the task which had the FPU previously,
5414cf11afSPaul Mackerras * and save its floating-point registers in its thread_struct.
5514cf11afSPaul Mackerras * Load up this task's FP registers from its thread_struct,
5614cf11afSPaul Mackerras * enable the FPU for the current task and return to the task.
5714cf11afSPaul Mackerras */
58b85a046aSPaul Mackerras_GLOBAL(load_up_fpu)
5914cf11afSPaul Mackerras	mfmsr	r5
6014cf11afSPaul Mackerras	ori	r5,r5,MSR_FP
61ce48b210SMichael Neuling#ifdef CONFIG_VSX
62ce48b210SMichael NeulingBEGIN_FTR_SECTION
63ce48b210SMichael Neuling	oris	r5,r5,MSR_VSX@h
64ce48b210SMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX)
65ce48b210SMichael Neuling#endif
6614cf11afSPaul Mackerras	SYNC
6714cf11afSPaul Mackerras	MTMSRD(r5)			/* enable use of fpu now */
6814cf11afSPaul Mackerras	isync
6914cf11afSPaul Mackerras/*
7014cf11afSPaul Mackerras * For SMP, we don't do lazy FPU switching because it just gets too
7114cf11afSPaul Mackerras * horrendously complex, especially when a task switches from one CPU
7214cf11afSPaul Mackerras * to another.  Instead we call giveup_fpu in switch_to.
7314cf11afSPaul Mackerras */
7414cf11afSPaul Mackerras#ifndef CONFIG_SMP
75e58c3495SDavid Gibson	LOAD_REG_ADDRBASE(r3, last_task_used_math)
766316222eSPaul Mackerras	toreal(r3)
77e58c3495SDavid Gibson	PPC_LL	r4,ADDROFF(last_task_used_math)(r3)
783ddfbcf1SDavid Gibson	PPC_LCMPI	0,r4,0
7914cf11afSPaul Mackerras	beq	1f
806316222eSPaul Mackerras	toreal(r4)
8114cf11afSPaul Mackerras	addi	r4,r4,THREAD		/* want last_task_used_math->thread */
82ce48b210SMichael Neuling	SAVE_32FPVSRS(0, r5, r4)
8314cf11afSPaul Mackerras	mffs	fr0
8425c8a78bSDavid Gibson	stfd	fr0,THREAD_FPSCR(r4)
853ddfbcf1SDavid Gibson	PPC_LL	r5,PT_REGS(r4)
866316222eSPaul Mackerras	toreal(r5)
873ddfbcf1SDavid Gibson	PPC_LL	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
8814cf11afSPaul Mackerras	li	r10,MSR_FP|MSR_FE0|MSR_FE1
8914cf11afSPaul Mackerras	andc	r4,r4,r10		/* disable FP for previous task */
903ddfbcf1SDavid Gibson	PPC_STL	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
9114cf11afSPaul Mackerras1:
9214cf11afSPaul Mackerras#endif /* CONFIG_SMP */
9314cf11afSPaul Mackerras	/* enable use of FP after return */
94b85a046aSPaul Mackerras#ifdef CONFIG_PPC32
95ee43eb78SBenjamin Herrenschmidt	mfspr	r5,SPRN_SPRG_THREAD		/* current task's THREAD (phys) */
9614cf11afSPaul Mackerras	lwz	r4,THREAD_FPEXC_MODE(r5)
9714cf11afSPaul Mackerras	ori	r9,r9,MSR_FP		/* enable FP for current */
9814cf11afSPaul Mackerras	or	r9,r9,r4
99b85a046aSPaul Mackerras#else
100b85a046aSPaul Mackerras	ld	r4,PACACURRENT(r13)
101b85a046aSPaul Mackerras	addi	r5,r4,THREAD		/* Get THREAD */
102e2f5a3c1SPaul Mackerras	lwz	r4,THREAD_FPEXC_MODE(r5)
103b85a046aSPaul Mackerras	ori	r12,r12,MSR_FP
104b85a046aSPaul Mackerras	or	r12,r12,r4
105b85a046aSPaul Mackerras	std	r12,_MSR(r1)
106b85a046aSPaul Mackerras#endif
10725c8a78bSDavid Gibson	lfd	fr0,THREAD_FPSCR(r5)
1083a2c48cfSAnton Blanchard	MTFSF_L(fr0)
109ce48b210SMichael Neuling	REST_32FPVSRS(0, r4, r5)
11014cf11afSPaul Mackerras#ifndef CONFIG_SMP
11114cf11afSPaul Mackerras	subi	r4,r5,THREAD
1126316222eSPaul Mackerras	fromreal(r4)
113e58c3495SDavid Gibson	PPC_STL	r4,ADDROFF(last_task_used_math)(r3)
11414cf11afSPaul Mackerras#endif /* CONFIG_SMP */
11514cf11afSPaul Mackerras	/* restore registers and return */
11614cf11afSPaul Mackerras	/* we haven't used ctr or xer or lr */
1176f3d8e69SMichael Neuling	blr
11814cf11afSPaul Mackerras
11914cf11afSPaul Mackerras/*
12014cf11afSPaul Mackerras * giveup_fpu(tsk)
12114cf11afSPaul Mackerras * Disable FP for the task given as the argument,
12214cf11afSPaul Mackerras * and save the floating-point registers in its thread_struct.
12314cf11afSPaul Mackerras * Enables the FPU for use in the kernel on return.
12414cf11afSPaul Mackerras */
125b85a046aSPaul Mackerras_GLOBAL(giveup_fpu)
12614cf11afSPaul Mackerras	mfmsr	r5
12714cf11afSPaul Mackerras	ori	r5,r5,MSR_FP
128ce48b210SMichael Neuling#ifdef CONFIG_VSX
129ce48b210SMichael NeulingBEGIN_FTR_SECTION
130ce48b210SMichael Neuling	oris	r5,r5,MSR_VSX@h
131ce48b210SMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX)
132ce48b210SMichael Neuling#endif
13314cf11afSPaul Mackerras	SYNC_601
13414cf11afSPaul Mackerras	ISYNC_601
13514cf11afSPaul Mackerras	MTMSRD(r5)			/* enable use of fpu now */
13614cf11afSPaul Mackerras	SYNC_601
13714cf11afSPaul Mackerras	isync
1383ddfbcf1SDavid Gibson	PPC_LCMPI	0,r3,0
13914cf11afSPaul Mackerras	beqlr-				/* if no previous owner, done */
14014cf11afSPaul Mackerras	addi	r3,r3,THREAD	        /* want THREAD of task */
1413ddfbcf1SDavid Gibson	PPC_LL	r5,PT_REGS(r3)
1423ddfbcf1SDavid Gibson	PPC_LCMPI	0,r5,0
143ce48b210SMichael Neuling	SAVE_32FPVSRS(0, r4 ,r3)
14414cf11afSPaul Mackerras	mffs	fr0
14525c8a78bSDavid Gibson	stfd	fr0,THREAD_FPSCR(r3)
14614cf11afSPaul Mackerras	beq	1f
1473ddfbcf1SDavid Gibson	PPC_LL	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
14814cf11afSPaul Mackerras	li	r3,MSR_FP|MSR_FE0|MSR_FE1
1497e875e9dSMichael Neuling#ifdef CONFIG_VSX
1507e875e9dSMichael NeulingBEGIN_FTR_SECTION
1517e875e9dSMichael Neuling	oris	r3,r3,MSR_VSX@h
1527e875e9dSMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX)
1537e875e9dSMichael Neuling#endif
15414cf11afSPaul Mackerras	andc	r4,r4,r3		/* disable FP for previous task */
1553ddfbcf1SDavid Gibson	PPC_STL	r4,_MSR-STACK_FRAME_OVERHEAD(r5)
15614cf11afSPaul Mackerras1:
15714cf11afSPaul Mackerras#ifndef CONFIG_SMP
15814cf11afSPaul Mackerras	li	r5,0
159e58c3495SDavid Gibson	LOAD_REG_ADDRBASE(r4,last_task_used_math)
160e58c3495SDavid Gibson	PPC_STL	r5,ADDROFF(last_task_used_math)(r4)
16114cf11afSPaul Mackerras#endif /* CONFIG_SMP */
16214cf11afSPaul Mackerras	blr
16325c8a78bSDavid Gibson
16425c8a78bSDavid Gibson/*
16525c8a78bSDavid Gibson * These are used in the alignment trap handler when emulating
16625c8a78bSDavid Gibson * single-precision loads and stores.
16725c8a78bSDavid Gibson */
16825c8a78bSDavid Gibson
16925c8a78bSDavid Gibson_GLOBAL(cvt_fd)
17025c8a78bSDavid Gibson	lfs	0,0(r3)
17125c8a78bSDavid Gibson	stfd	0,0(r4)
17225c8a78bSDavid Gibson	blr
17325c8a78bSDavid Gibson
17425c8a78bSDavid Gibson_GLOBAL(cvt_df)
17525c8a78bSDavid Gibson	lfd	0,0(r3)
17625c8a78bSDavid Gibson	stfs	0,0(r4)
17725c8a78bSDavid Gibson	blr
178