xref: /openbmc/linux/arch/powerpc/kernel/fpu.S (revision 39326182)
12874c5fdSThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-or-later */
214cf11afSPaul Mackerras/*
314cf11afSPaul Mackerras *  FPU support code, moved here from head.S so that it can be used
414cf11afSPaul Mackerras *  by chips which use other head-whatever.S files.
514cf11afSPaul Mackerras *
6fea23bfeSPaul Mackerras *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
7fea23bfeSPaul Mackerras *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
8fea23bfeSPaul Mackerras *    Copyright (C) 1996 Paul Mackerras.
9fea23bfeSPaul Mackerras *    Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
1014cf11afSPaul Mackerras */
1114cf11afSPaul Mackerras
12*39326182SMasahiro Yamada#include <linux/export.h>
13b3b8dc6cSPaul Mackerras#include <asm/reg.h>
1414cf11afSPaul Mackerras#include <asm/page.h>
1514cf11afSPaul Mackerras#include <asm/mmu.h>
1614cf11afSPaul Mackerras#include <asm/cputable.h>
1714cf11afSPaul Mackerras#include <asm/cache.h>
1814cf11afSPaul Mackerras#include <asm/thread_info.h>
1914cf11afSPaul Mackerras#include <asm/ppc_asm.h>
2014cf11afSPaul Mackerras#include <asm/asm-offsets.h>
2146f52210SStephen Rothwell#include <asm/ptrace.h>
22ec0c464cSChristophe Leroy#include <asm/asm-compat.h>
232c86cd18SChristophe Leroy#include <asm/feature-fixups.h>
2414cf11afSPaul Mackerras
2572ffff5bSMichael Neuling#ifdef CONFIG_VSX
260b7673c3SMichael Neuling#define __REST_32FPVSRS(n,c,base)					\
2772ffff5bSMichael NeulingBEGIN_FTR_SECTION							\
2872ffff5bSMichael Neuling	b	2f;							\
2972ffff5bSMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX);					\
3072ffff5bSMichael Neuling	REST_32FPRS(n,base);						\
3172ffff5bSMichael Neuling	b	3f;							\
3272ffff5bSMichael Neuling2:	REST_32VSRS(n,c,base);						\
3372ffff5bSMichael Neuling3:
3472ffff5bSMichael Neuling
350b7673c3SMichael Neuling#define __SAVE_32FPVSRS(n,c,base)					\
3672ffff5bSMichael NeulingBEGIN_FTR_SECTION							\
3772ffff5bSMichael Neuling	b	2f;							\
3872ffff5bSMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX);					\
3972ffff5bSMichael Neuling	SAVE_32FPRS(n,base);						\
4072ffff5bSMichael Neuling	b	3f;							\
4172ffff5bSMichael Neuling2:	SAVE_32VSRS(n,c,base);						\
4272ffff5bSMichael Neuling3:
4372ffff5bSMichael Neuling#else
440b7673c3SMichael Neuling#define __REST_32FPVSRS(n,b,base)	REST_32FPRS(n, base)
450b7673c3SMichael Neuling#define __SAVE_32FPVSRS(n,b,base)	SAVE_32FPRS(n, base)
4672ffff5bSMichael Neuling#endif
470b7673c3SMichael Neuling#define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
480b7673c3SMichael Neuling#define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
4972ffff5bSMichael Neuling
5014cf11afSPaul Mackerras/*
5118461960SPaul Mackerras * Load state from memory into FP registers including FPSCR.
5218461960SPaul Mackerras * Assumes the caller has enabled FP in the MSR.
5318461960SPaul Mackerras */
5418461960SPaul Mackerras_GLOBAL(load_fp_state)
5518461960SPaul Mackerras	lfd	fr0,FPSTATE_FPSCR(r3)
5618461960SPaul Mackerras	MTFSF_L(fr0)
5718461960SPaul Mackerras	REST_32FPVSRS(0, R4, R3)
5818461960SPaul Mackerras	blr
599445aa1aSAl ViroEXPORT_SYMBOL(load_fp_state)
60e2b36d59SNicholas Piggin_ASM_NOKPROBE_SYMBOL(load_fp_state); /* used by restore_math */
6118461960SPaul Mackerras
6218461960SPaul Mackerras/*
6318461960SPaul Mackerras * Store FP state into memory, including FPSCR
6418461960SPaul Mackerras * Assumes the caller has enabled FP in the MSR.
6518461960SPaul Mackerras */
6618461960SPaul Mackerras_GLOBAL(store_fp_state)
6718461960SPaul Mackerras	SAVE_32FPVSRS(0, R4, R3)
6818461960SPaul Mackerras	mffs	fr0
6918461960SPaul Mackerras	stfd	fr0,FPSTATE_FPSCR(r3)
7018461960SPaul Mackerras	blr
719445aa1aSAl ViroEXPORT_SYMBOL(store_fp_state)
7218461960SPaul Mackerras
7318461960SPaul Mackerras/*
7414cf11afSPaul Mackerras * This task wants to use the FPU now.
7514cf11afSPaul Mackerras * On UP, disable FP for the task which had the FPU previously,
7614cf11afSPaul Mackerras * and save its floating-point registers in its thread_struct.
7714cf11afSPaul Mackerras * Load up this task's FP registers from its thread_struct,
7814cf11afSPaul Mackerras * enable the FPU for the current task and return to the task.
79955c1cabSPaul Mackerras * Note that on 32-bit this can only use registers that will be
80955c1cabSPaul Mackerras * restored by fast_exception_return, i.e. r3 - r6, r10 and r11.
8114cf11afSPaul Mackerras */
82b85a046aSPaul Mackerras_GLOBAL(load_up_fpu)
8314cf11afSPaul Mackerras	mfmsr	r5
84ff0b0d6eSNicholas Piggin#ifdef CONFIG_PPC_BOOK3S_64
85ff0b0d6eSNicholas Piggin	/* interrupt doesn't set MSR[RI] and HPT can fault on current access */
86ff0b0d6eSNicholas Piggin	ori	r5,r5,MSR_FP|MSR_RI
87ff0b0d6eSNicholas Piggin#else
8814cf11afSPaul Mackerras	ori	r5,r5,MSR_FP
89ff0b0d6eSNicholas Piggin#endif
90ce48b210SMichael Neuling#ifdef CONFIG_VSX
91ce48b210SMichael NeulingBEGIN_FTR_SECTION
92ce48b210SMichael Neuling	oris	r5,r5,MSR_VSX@h
93ce48b210SMichael NeulingEND_FTR_SECTION_IFSET(CPU_FTR_VSX)
94ce48b210SMichael Neuling#endif
9514cf11afSPaul Mackerras	MTMSRD(r5)			/* enable use of fpu now */
9614cf11afSPaul Mackerras	isync
9714cf11afSPaul Mackerras	/* enable use of FP after return */
98b85a046aSPaul Mackerras#ifdef CONFIG_PPC32
9951ed00e7SChristophe Leroy	addi	r5,r2,THREAD
10014cf11afSPaul Mackerras	lwz	r4,THREAD_FPEXC_MODE(r5)
10114cf11afSPaul Mackerras	ori	r9,r9,MSR_FP		/* enable FP for current */
10214cf11afSPaul Mackerras	or	r9,r9,r4
103b85a046aSPaul Mackerras#else
104b85a046aSPaul Mackerras	ld	r4,PACACURRENT(r13)
105b85a046aSPaul Mackerras	addi	r5,r4,THREAD		/* Get THREAD */
106e2f5a3c1SPaul Mackerras	lwz	r4,THREAD_FPEXC_MODE(r5)
107b85a046aSPaul Mackerras	ori	r12,r12,MSR_FP
108b85a046aSPaul Mackerras	or	r12,r12,r4
109b85a046aSPaul Mackerras	std	r12,_MSR(r1)
11059dc5bfcSNicholas Piggin#ifdef CONFIG_PPC_BOOK3S_64
11159dc5bfcSNicholas Piggin	li	r4,0
11259dc5bfcSNicholas Piggin	stb	r4,PACASRR_VALID(r13)
11359dc5bfcSNicholas Piggin#endif
114b85a046aSPaul Mackerras#endif
115b2b46304SNicholas Piggin	li	r4,1
11670fe3d98SCyril Bur	stb	r4,THREAD_LOAD_FP(r5)
117955c1cabSPaul Mackerras	addi	r10,r5,THREAD_FPSTATE
118955c1cabSPaul Mackerras	lfd	fr0,FPSTATE_FPSCR(r10)
1193a2c48cfSAnton Blanchard	MTFSF_L(fr0)
120955c1cabSPaul Mackerras	REST_32FPVSRS(0, R4, R10)
12114cf11afSPaul Mackerras	/* restore registers and return */
12214cf11afSPaul Mackerras	/* we haven't used ctr or xer or lr */
1236f3d8e69SMichael Neuling	blr
1245f32e836SChristophe Leroy_ASM_NOKPROBE_SYMBOL(load_up_fpu)
12514cf11afSPaul Mackerras
12614cf11afSPaul Mackerras/*
1278792468dSCyril Bur * save_fpu(tsk)
1288792468dSCyril Bur * Save the floating-point registers in its thread_struct.
12914cf11afSPaul Mackerras * Enables the FPU for use in the kernel on return.
13014cf11afSPaul Mackerras */
1318792468dSCyril Bur_GLOBAL(save_fpu)
13214cf11afSPaul Mackerras	addi	r3,r3,THREAD	        /* want THREAD of task */
13318461960SPaul Mackerras	PPC_LL	r6,THREAD_FPSAVEAREA(r3)
1343ddfbcf1SDavid Gibson	PPC_LL	r5,PT_REGS(r3)
13518461960SPaul Mackerras	PPC_LCMPI	0,r6,0
13618461960SPaul Mackerras	bne	2f
137de79f7b9SPaul Mackerras	addi	r6,r3,THREAD_FPSTATE
1388792468dSCyril Bur2:	SAVE_32FPVSRS(0, R4, R6)
13914cf11afSPaul Mackerras	mffs	fr0
140de79f7b9SPaul Mackerras	stfd	fr0,FPSTATE_FPSCR(r6)
14114cf11afSPaul Mackerras	blr
142