1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3  * This program is used to generate definitions needed by
4  * assembly language modules.
5  *
6  * We use the technique used in the OSF Mach kernel code:
7  * generate asm statements containing #defines,
8  * compile this file to assembler, and then extract the
9  * #defines from the assembly-language output.
10  */
11 
12 #define GENERATING_ASM_OFFSETS	/* asm/smp.h */
13 
14 #include <linux/compat.h>
15 #include <linux/signal.h>
16 #include <linux/sched.h>
17 #include <linux/kernel.h>
18 #include <linux/errno.h>
19 #include <linux/string.h>
20 #include <linux/types.h>
21 #include <linux/mman.h>
22 #include <linux/mm.h>
23 #include <linux/suspend.h>
24 #include <linux/hrtimer.h>
25 #ifdef CONFIG_PPC64
26 #include <linux/time.h>
27 #include <linux/hardirq.h>
28 #endif
29 #include <linux/kbuild.h>
30 
31 #include <asm/io.h>
32 #include <asm/page.h>
33 #include <asm/pgtable.h>
34 #include <asm/processor.h>
35 #include <asm/cputable.h>
36 #include <asm/thread_info.h>
37 #include <asm/rtas.h>
38 #include <asm/vdso_datapage.h>
39 #include <asm/dbell.h>
40 #ifdef CONFIG_PPC64
41 #include <asm/paca.h>
42 #include <asm/lppaca.h>
43 #include <asm/cache.h>
44 #include <asm/mmu.h>
45 #include <asm/hvcall.h>
46 #include <asm/xics.h>
47 #endif
48 #ifdef CONFIG_PPC_POWERNV
49 #include <asm/opal.h>
50 #endif
51 #if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
52 #include <linux/kvm_host.h>
53 #endif
54 #if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
55 #include <asm/kvm_book3s.h>
56 #include <asm/kvm_ppc.h>
57 #endif
58 
59 #ifdef CONFIG_PPC32
60 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
61 #include "head_booke.h"
62 #endif
63 #endif
64 
65 #if defined(CONFIG_PPC_FSL_BOOK3E)
66 #include "../mm/mmu_decl.h"
67 #endif
68 
69 #ifdef CONFIG_PPC_8xx
70 #include <asm/fixmap.h>
71 #endif
72 
73 #define STACK_PT_REGS_OFFSET(sym, val)	\
74 	DEFINE(sym, STACK_FRAME_OVERHEAD + offsetof(struct pt_regs, val))
75 
76 int main(void)
77 {
78 	OFFSET(THREAD, task_struct, thread);
79 	OFFSET(MM, task_struct, mm);
80 #ifdef CONFIG_STACKPROTECTOR
81 	OFFSET(TASK_CANARY, task_struct, stack_canary);
82 #ifdef CONFIG_PPC64
83 	OFFSET(PACA_CANARY, paca_struct, canary);
84 #endif
85 #endif
86 	OFFSET(MMCONTEXTID, mm_struct, context.id);
87 #ifdef CONFIG_PPC64
88 	DEFINE(SIGSEGV, SIGSEGV);
89 	DEFINE(NMI_MASK, NMI_MASK);
90 #else
91 	OFFSET(KSP_LIMIT, thread_struct, ksp_limit);
92 #ifdef CONFIG_PPC_RTAS
93 	OFFSET(RTAS_SP, thread_struct, rtas_sp);
94 #endif
95 #endif /* CONFIG_PPC64 */
96 	OFFSET(TASK_STACK, task_struct, stack);
97 #ifdef CONFIG_SMP
98 	OFFSET(TASK_CPU, task_struct, cpu);
99 #endif
100 
101 #ifdef CONFIG_LIVEPATCH
102 	OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
103 #endif
104 
105 	OFFSET(KSP, thread_struct, ksp);
106 	OFFSET(PT_REGS, thread_struct, regs);
107 #ifdef CONFIG_BOOKE
108 	OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
109 #endif
110 	OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
111 	OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
112 	OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
113 	OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
114 	OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
115 #ifdef CONFIG_ALTIVEC
116 	OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
117 	OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
118 	OFFSET(THREAD_VRSAVE, thread_struct, vrsave);
119 	OFFSET(THREAD_USED_VR, thread_struct, used_vr);
120 	OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
121 	OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
122 #endif /* CONFIG_ALTIVEC */
123 #ifdef CONFIG_VSX
124 	OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
125 #endif /* CONFIG_VSX */
126 #ifdef CONFIG_PPC64
127 	OFFSET(KSP_VSID, thread_struct, ksp_vsid);
128 #else /* CONFIG_PPC64 */
129 	OFFSET(PGDIR, thread_struct, pgdir);
130 #ifdef CONFIG_VMAP_STACK
131 	OFFSET(SRR0, thread_struct, srr0);
132 	OFFSET(SRR1, thread_struct, srr1);
133 	OFFSET(DAR, thread_struct, dar);
134 	OFFSET(DSISR, thread_struct, dsisr);
135 #endif
136 #ifdef CONFIG_SPE
137 	OFFSET(THREAD_EVR0, thread_struct, evr[0]);
138 	OFFSET(THREAD_ACC, thread_struct, acc);
139 	OFFSET(THREAD_SPEFSCR, thread_struct, spefscr);
140 	OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
141 #endif /* CONFIG_SPE */
142 #endif /* CONFIG_PPC64 */
143 #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
144 	OFFSET(THREAD_DBCR0, thread_struct, debug.dbcr0);
145 #endif
146 #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
147 	OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
148 #endif
149 #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
150 	OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
151 #endif
152 #if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP)
153 	OFFSET(KUAP, thread_struct, kuap);
154 #endif
155 
156 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
157 	OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
158 	OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
159 	OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
160 	OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
161 	OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
162 	OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
163 	OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
164 	OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
165 	OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
166 	OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
167 	OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
168 	/* Local pt_regs on stack for Transactional Memory funcs. */
169 	DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
170 	       sizeof(struct pt_regs) + 16);
171 #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
172 
173 	OFFSET(TI_FLAGS, thread_info, flags);
174 	OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
175 	OFFSET(TI_PREEMPT, thread_info, preempt_count);
176 
177 #ifdef CONFIG_PPC64
178 	OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
179 	OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
180 	OFFSET(DCACHEL1BLOCKSPERPAGE, ppc64_caches, l1d.blocks_per_page);
181 	OFFSET(ICACHEL1BLOCKSIZE, ppc64_caches, l1i.block_size);
182 	OFFSET(ICACHEL1LOGBLOCKSIZE, ppc64_caches, l1i.log_block_size);
183 	OFFSET(ICACHEL1BLOCKSPERPAGE, ppc64_caches, l1i.blocks_per_page);
184 	/* paca */
185 	DEFINE(PACA_SIZE, sizeof(struct paca_struct));
186 	OFFSET(PACAPACAINDEX, paca_struct, paca_index);
187 	OFFSET(PACAPROCSTART, paca_struct, cpu_start);
188 	OFFSET(PACAKSAVE, paca_struct, kstack);
189 	OFFSET(PACACURRENT, paca_struct, __current);
190 	DEFINE(PACA_THREAD_INFO, offsetof(struct paca_struct, __current) +
191 				 offsetof(struct task_struct, thread_info));
192 	OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
193 	OFFSET(PACAR1, paca_struct, saved_r1);
194 	OFFSET(PACATOC, paca_struct, kernel_toc);
195 	OFFSET(PACAKBASE, paca_struct, kernelbase);
196 	OFFSET(PACAKMSR, paca_struct, kernel_msr);
197 	OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
198 	OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
199 	OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
200 #ifdef CONFIG_PPC_BOOK3S
201 	OFFSET(PACACONTEXTID, paca_struct, mm_ctx_id);
202 #ifdef CONFIG_PPC_MM_SLICES
203 	OFFSET(PACALOWSLICESPSIZE, paca_struct, mm_ctx_low_slices_psize);
204 	OFFSET(PACAHIGHSLICEPSIZE, paca_struct, mm_ctx_high_slices_psize);
205 	OFFSET(PACA_SLB_ADDR_LIMIT, paca_struct, mm_ctx_slb_addr_limit);
206 	DEFINE(MMUPSIZEDEFSIZE, sizeof(struct mmu_psize_def));
207 #endif /* CONFIG_PPC_MM_SLICES */
208 #endif
209 
210 #ifdef CONFIG_PPC_BOOK3E
211 	OFFSET(PACAPGD, paca_struct, pgd);
212 	OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
213 	OFFSET(PACA_EXGEN, paca_struct, exgen);
214 	OFFSET(PACA_EXTLB, paca_struct, extlb);
215 	OFFSET(PACA_EXMC, paca_struct, exmc);
216 	OFFSET(PACA_EXCRIT, paca_struct, excrit);
217 	OFFSET(PACA_EXDBG, paca_struct, exdbg);
218 	OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
219 	OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
220 	OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
221 	OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
222 
223 	OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
224 	OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
225 	OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
226 #endif /* CONFIG_PPC_BOOK3E */
227 
228 #ifdef CONFIG_PPC_BOOK3S_64
229 	OFFSET(PACASLBCACHE, paca_struct, slb_cache);
230 	OFFSET(PACASLBCACHEPTR, paca_struct, slb_cache_ptr);
231 	OFFSET(PACASTABRR, paca_struct, stab_rr);
232 	OFFSET(PACAVMALLOCSLLP, paca_struct, vmalloc_sllp);
233 #ifdef CONFIG_PPC_MM_SLICES
234 	OFFSET(MMUPSIZESLLP, mmu_psize_def, sllp);
235 #else
236 	OFFSET(PACACONTEXTSLLP, paca_struct, mm_ctx_sllp);
237 #endif /* CONFIG_PPC_MM_SLICES */
238 	OFFSET(PACA_EXGEN, paca_struct, exgen);
239 	OFFSET(PACA_EXMC, paca_struct, exmc);
240 	OFFSET(PACA_EXSLB, paca_struct, exslb);
241 	OFFSET(PACA_EXNMI, paca_struct, exnmi);
242 #ifdef CONFIG_PPC_PSERIES
243 	OFFSET(PACALPPACAPTR, paca_struct, lppaca_ptr);
244 #endif
245 	OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
246 	OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
247 	OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
248 	OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
249 	OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
250 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
251 	OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
252 #endif
253 	OFFSET(LPPACA_DTLIDX, lppaca, dtl_idx);
254 	OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
255 	OFFSET(PACA_DTL_RIDX, paca_struct, dtl_ridx);
256 #endif /* CONFIG_PPC_BOOK3S_64 */
257 	OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
258 #ifdef CONFIG_PPC_BOOK3S_64
259 	OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
260 	OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
261 	OFFSET(PACA_IN_MCE, paca_struct, in_mce);
262 	OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
263 	OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
264 	OFFSET(PACA_EXRFI, paca_struct, exrfi);
265 	OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
266 
267 #endif
268 	OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
269 	OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
270 	OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
271 	OFFSET(ACCOUNT_STARTTIME, paca_struct, accounting.starttime);
272 	OFFSET(ACCOUNT_STARTTIME_USER, paca_struct, accounting.starttime_user);
273 	OFFSET(ACCOUNT_USER_TIME, paca_struct, accounting.utime);
274 	OFFSET(ACCOUNT_SYSTEM_TIME, paca_struct, accounting.stime);
275 #ifdef CONFIG_PPC_BOOK3E
276 	OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
277 #endif
278 	OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
279 #else /* CONFIG_PPC64 */
280 #ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
281 	OFFSET(ACCOUNT_STARTTIME, thread_info, accounting.starttime);
282 	OFFSET(ACCOUNT_STARTTIME_USER, thread_info, accounting.starttime_user);
283 	OFFSET(ACCOUNT_USER_TIME, thread_info, accounting.utime);
284 	OFFSET(ACCOUNT_SYSTEM_TIME, thread_info, accounting.stime);
285 #endif
286 #endif /* CONFIG_PPC64 */
287 
288 	/* RTAS */
289 	OFFSET(RTASBASE, rtas_t, base);
290 	OFFSET(RTASENTRY, rtas_t, entry);
291 
292 	/* Interrupt register frame */
293 	DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
294 	DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_OVERHEAD + sizeof(struct pt_regs));
295 	STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
296 	STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
297 	STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
298 	STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
299 	STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
300 	STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
301 	STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
302 	STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
303 	STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
304 	STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
305 	STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
306 	STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
307 	STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
308 	STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
309 #ifndef CONFIG_PPC64
310 	STACK_PT_REGS_OFFSET(GPR14, gpr[14]);
311 #endif /* CONFIG_PPC64 */
312 	/*
313 	 * Note: these symbols include _ because they overlap with special
314 	 * register names
315 	 */
316 	STACK_PT_REGS_OFFSET(_NIP, nip);
317 	STACK_PT_REGS_OFFSET(_MSR, msr);
318 	STACK_PT_REGS_OFFSET(_CTR, ctr);
319 	STACK_PT_REGS_OFFSET(_LINK, link);
320 	STACK_PT_REGS_OFFSET(_CCR, ccr);
321 	STACK_PT_REGS_OFFSET(_XER, xer);
322 	STACK_PT_REGS_OFFSET(_DAR, dar);
323 	STACK_PT_REGS_OFFSET(_DSISR, dsisr);
324 	STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
325 	STACK_PT_REGS_OFFSET(RESULT, result);
326 	STACK_PT_REGS_OFFSET(_TRAP, trap);
327 #ifndef CONFIG_PPC64
328 	/*
329 	 * The PowerPC 400-class & Book-E processors have neither the DAR
330 	 * nor the DSISR SPRs. Hence, we overload them to hold the similar
331 	 * DEAR and ESR SPRs for such processors.  For critical interrupts
332 	 * we use them to hold SRR0 and SRR1.
333 	 */
334 	STACK_PT_REGS_OFFSET(_DEAR, dar);
335 	STACK_PT_REGS_OFFSET(_ESR, dsisr);
336 #else /* CONFIG_PPC64 */
337 	STACK_PT_REGS_OFFSET(SOFTE, softe);
338 	STACK_PT_REGS_OFFSET(_PPR, ppr);
339 #endif /* CONFIG_PPC64 */
340 
341 #ifdef CONFIG_PPC_KUAP
342 	STACK_PT_REGS_OFFSET(STACK_REGS_KUAP, kuap);
343 #endif
344 
345 #if defined(CONFIG_PPC32)
346 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
347 	DEFINE(EXC_LVL_SIZE, STACK_EXC_LVL_FRAME_SIZE);
348 	DEFINE(MAS0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
349 	/* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
350 	DEFINE(MMUCR, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas0));
351 	DEFINE(MAS1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas1));
352 	DEFINE(MAS2, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas2));
353 	DEFINE(MAS3, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas3));
354 	DEFINE(MAS6, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas6));
355 	DEFINE(MAS7, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, mas7));
356 	DEFINE(_SRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr0));
357 	DEFINE(_SRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, srr1));
358 	DEFINE(_CSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr0));
359 	DEFINE(_CSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, csrr1));
360 	DEFINE(_DSRR0, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr0));
361 	DEFINE(_DSRR1, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, dsrr1));
362 	DEFINE(SAVED_KSP_LIMIT, STACK_INT_FRAME_SIZE+offsetof(struct exception_regs, saved_ksp_limit));
363 #endif
364 #endif
365 
366 #ifndef CONFIG_PPC64
367 	OFFSET(MM_PGD, mm_struct, pgd);
368 #endif /* ! CONFIG_PPC64 */
369 
370 	/* About the CPU features table */
371 	OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
372 	OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
373 	OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
374 
375 	OFFSET(pbe_address, pbe, address);
376 	OFFSET(pbe_orig_address, pbe, orig_address);
377 	OFFSET(pbe_next, pbe, next);
378 
379 #ifndef CONFIG_PPC64
380 	DEFINE(TASK_SIZE, TASK_SIZE);
381 	DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
382 #endif /* ! CONFIG_PPC64 */
383 
384 	/* datapage offsets for use by vdso */
385 	OFFSET(CFG_TB_ORIG_STAMP, vdso_data, tb_orig_stamp);
386 	OFFSET(CFG_TB_TICKS_PER_SEC, vdso_data, tb_ticks_per_sec);
387 	OFFSET(CFG_TB_TO_XS, vdso_data, tb_to_xs);
388 	OFFSET(CFG_TB_UPDATE_COUNT, vdso_data, tb_update_count);
389 	OFFSET(CFG_TZ_MINUTEWEST, vdso_data, tz_minuteswest);
390 	OFFSET(CFG_TZ_DSTTIME, vdso_data, tz_dsttime);
391 	OFFSET(CFG_SYSCALL_MAP32, vdso_data, syscall_map_32);
392 	OFFSET(WTOM_CLOCK_SEC, vdso_data, wtom_clock_sec);
393 	OFFSET(WTOM_CLOCK_NSEC, vdso_data, wtom_clock_nsec);
394 	OFFSET(STAMP_XTIME_SEC, vdso_data, stamp_xtime_sec);
395 	OFFSET(STAMP_XTIME_NSEC, vdso_data, stamp_xtime_nsec);
396 	OFFSET(STAMP_SEC_FRAC, vdso_data, stamp_sec_fraction);
397 	OFFSET(CLOCK_HRTIMER_RES, vdso_data, hrtimer_res);
398 #ifdef CONFIG_PPC64
399 	OFFSET(CFG_ICACHE_BLOCKSZ, vdso_data, icache_block_size);
400 	OFFSET(CFG_DCACHE_BLOCKSZ, vdso_data, dcache_block_size);
401 	OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_data, icache_log_block_size);
402 	OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_data, dcache_log_block_size);
403 	OFFSET(CFG_SYSCALL_MAP64, vdso_data, syscall_map_64);
404 	OFFSET(TVAL64_TV_SEC, __kernel_old_timeval, tv_sec);
405 	OFFSET(TVAL64_TV_USEC, __kernel_old_timeval, tv_usec);
406 #endif
407 	OFFSET(TSPC64_TV_SEC, __kernel_timespec, tv_sec);
408 	OFFSET(TSPC64_TV_NSEC, __kernel_timespec, tv_nsec);
409 	OFFSET(TVAL32_TV_SEC, old_timeval32, tv_sec);
410 	OFFSET(TVAL32_TV_USEC, old_timeval32, tv_usec);
411 	OFFSET(TSPC32_TV_SEC, old_timespec32, tv_sec);
412 	OFFSET(TSPC32_TV_NSEC, old_timespec32, tv_nsec);
413 	/* timeval/timezone offsets for use by vdso */
414 	OFFSET(TZONE_TZ_MINWEST, timezone, tz_minuteswest);
415 	OFFSET(TZONE_TZ_DSTTIME, timezone, tz_dsttime);
416 
417 	/* Other bits used by the vdso */
418 	DEFINE(CLOCK_REALTIME, CLOCK_REALTIME);
419 	DEFINE(CLOCK_MONOTONIC, CLOCK_MONOTONIC);
420 	DEFINE(CLOCK_REALTIME_COARSE, CLOCK_REALTIME_COARSE);
421 	DEFINE(CLOCK_MONOTONIC_COARSE, CLOCK_MONOTONIC_COARSE);
422 	DEFINE(CLOCK_MAX, CLOCK_TAI);
423 	DEFINE(NSEC_PER_SEC, NSEC_PER_SEC);
424 	DEFINE(EINVAL, EINVAL);
425 	DEFINE(KTIME_LOW_RES, KTIME_LOW_RES);
426 
427 #ifdef CONFIG_BUG
428 	DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
429 #endif
430 
431 #ifdef CONFIG_PPC_BOOK3S_64
432 	DEFINE(PGD_TABLE_SIZE, (sizeof(pgd_t) << max(RADIX_PGD_INDEX_SIZE, H_PGD_INDEX_SIZE)));
433 #else
434 	DEFINE(PGD_TABLE_SIZE, PGD_TABLE_SIZE);
435 #endif
436 	DEFINE(PTE_SIZE, sizeof(pte_t));
437 
438 #ifdef CONFIG_KVM
439 	OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
440 	OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
441 	OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
442 	OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
443 	OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
444 	OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
445 #ifdef CONFIG_ALTIVEC
446 	OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
447 #endif
448 	OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
449 	OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
450 	OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
451 #ifdef CONFIG_PPC_BOOK3S
452 	OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
453 #endif
454 	OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
455 	OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
456 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
457 	OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
458 	OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
459 	OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
460 	OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
461 	OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
462 	OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
463 	OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
464 #endif
465 #ifdef CONFIG_KVM_BOOK3S_HV_EXIT_TIMING
466 	OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
467 	OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
468 	OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
469 	OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
470 	OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
471 	OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
472 	OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
473 	OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
474 	OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
475 	OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
476 	OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
477 #endif
478 	OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
479 	OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
480 	OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
481 	OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
482 	OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
483 	OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
484 	OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
485 	OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
486 	OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
487 	OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
488 #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
489 	OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
490 #endif
491 
492 	OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
493 	OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
494 	OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
495 	OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
496 	OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
497 	OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
498 
499 	OFFSET(VCPU_KVM, kvm_vcpu, kvm);
500 	OFFSET(KVM_LPID, kvm, arch.lpid);
501 
502 	/* book3s */
503 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
504 	OFFSET(KVM_TLB_SETS, kvm, arch.tlb_sets);
505 	OFFSET(KVM_SDR1, kvm, arch.sdr1);
506 	OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
507 	OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
508 	OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
509 	OFFSET(KVM_NEED_FLUSH, kvm, arch.need_tlb_flush.bits);
510 	OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
511 	OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
512 	OFFSET(KVM_RADIX, kvm, arch.radix);
513 	OFFSET(KVM_FWNMI, kvm, arch.fwnmi_enabled);
514 	OFFSET(KVM_SECURE_GUEST, kvm, arch.secure_guest);
515 	OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
516 	OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
517 	OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
518 	OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
519 	OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
520 	OFFSET(VCPU_NESTED, kvm_vcpu, arch.nested);
521 	OFFSET(VCPU_CPU, kvm_vcpu, cpu);
522 	OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
523 #endif
524 #ifdef CONFIG_PPC_BOOK3S
525 	OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
526 	OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
527 	OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
528 	OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
529 	OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
530 	OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
531 	OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
532 	OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
533 	OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
534 	OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
535 	OFFSET(VCPU_DAWR, kvm_vcpu, arch.dawr);
536 	OFFSET(VCPU_DAWRX, kvm_vcpu, arch.dawrx);
537 	OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
538 	OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
539 	OFFSET(VCPU_DEC, kvm_vcpu, arch.dec);
540 	OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
541 	OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
542 	OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
543 	OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
544 	OFFSET(VCPU_IRQ_PENDING, kvm_vcpu, arch.irq_pending);
545 	OFFSET(VCPU_DBELL_REQ, kvm_vcpu, arch.doorbell_request);
546 	OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
547 	OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
548 	OFFSET(VCPU_SPMC, kvm_vcpu, arch.spmc);
549 	OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
550 	OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
551 	OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
552 	OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
553 	OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
554 	OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
555 	OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
556 	OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
557 	OFFSET(VCPU_FAULT_GPA, kvm_vcpu, arch.fault_gpa);
558 	OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
559 	OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
560 	OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
561 	OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
562 	OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
563 	OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
564 	OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
565 	OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
566 	OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
567 	OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
568 	OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
569 	OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
570 	OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
571 	OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
572 	OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
573 	OFFSET(VCPU_TID, kvm_vcpu, arch.tid);
574 	OFFSET(VCPU_PSSCR, kvm_vcpu, arch.psscr);
575 	OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
576 	OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
577 	OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
578 	OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
579 	OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
580 	OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
581 	OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
582 	OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
583 	OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
584 	OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
585 	OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
586 	OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
587 	OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
588 	DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
589 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
590 	OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
591 	OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
592 	OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
593 	OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
594 	OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
595 	OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
596 	OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
597 	OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
598 	OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
599 	OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
600 	OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
601 	OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
602 	OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
603 	OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
604 	OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
605 	OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
606 #endif
607 
608 #ifdef CONFIG_PPC_BOOK3S_64
609 #ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
610 	OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
611 # define SVCPU_FIELD(x, f)	DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
612 #else
613 # define SVCPU_FIELD(x, f)
614 #endif
615 # define HSTATE_FIELD(x, f)	DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
616 #else	/* 32-bit */
617 # define SVCPU_FIELD(x, f)	DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
618 # define HSTATE_FIELD(x, f)	DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
619 #endif
620 
621 	SVCPU_FIELD(SVCPU_CR, cr);
622 	SVCPU_FIELD(SVCPU_XER, xer);
623 	SVCPU_FIELD(SVCPU_CTR, ctr);
624 	SVCPU_FIELD(SVCPU_LR, lr);
625 	SVCPU_FIELD(SVCPU_PC, pc);
626 	SVCPU_FIELD(SVCPU_R0, gpr[0]);
627 	SVCPU_FIELD(SVCPU_R1, gpr[1]);
628 	SVCPU_FIELD(SVCPU_R2, gpr[2]);
629 	SVCPU_FIELD(SVCPU_R3, gpr[3]);
630 	SVCPU_FIELD(SVCPU_R4, gpr[4]);
631 	SVCPU_FIELD(SVCPU_R5, gpr[5]);
632 	SVCPU_FIELD(SVCPU_R6, gpr[6]);
633 	SVCPU_FIELD(SVCPU_R7, gpr[7]);
634 	SVCPU_FIELD(SVCPU_R8, gpr[8]);
635 	SVCPU_FIELD(SVCPU_R9, gpr[9]);
636 	SVCPU_FIELD(SVCPU_R10, gpr[10]);
637 	SVCPU_FIELD(SVCPU_R11, gpr[11]);
638 	SVCPU_FIELD(SVCPU_R12, gpr[12]);
639 	SVCPU_FIELD(SVCPU_R13, gpr[13]);
640 	SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
641 	SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
642 	SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
643 	SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
644 #ifdef CONFIG_PPC_BOOK3S_32
645 	SVCPU_FIELD(SVCPU_SR, sr);
646 #endif
647 #ifdef CONFIG_PPC64
648 	SVCPU_FIELD(SVCPU_SLB, slb);
649 	SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
650 	SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
651 #endif
652 
653 	HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
654 	HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
655 	HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
656 	HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
657 	HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
658 	HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
659 	HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
660 	HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
661 	HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
662 	HSTATE_FIELD(HSTATE_NAPPING, napping);
663 
664 #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
665 	HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
666 	HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
667 	HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
668 	HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
669 	HSTATE_FIELD(HSTATE_XICS_PHYS, xics_phys);
670 	HSTATE_FIELD(HSTATE_XIVE_TIMA_PHYS, xive_tima_phys);
671 	HSTATE_FIELD(HSTATE_XIVE_TIMA_VIRT, xive_tima_virt);
672 	HSTATE_FIELD(HSTATE_SAVED_XIRR, saved_xirr);
673 	HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
674 	HSTATE_FIELD(HSTATE_PTID, ptid);
675 	HSTATE_FIELD(HSTATE_TID, tid);
676 	HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
677 	HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
678 	HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
679 	HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
680 	HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
681 	HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
682 	HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
683 	HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
684 	HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
685 	HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
686 	HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
687 	HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
688 	HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
689 	HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
690 	HSTATE_FIELD(HSTATE_PURR, host_purr);
691 	HSTATE_FIELD(HSTATE_SPURR, host_spurr);
692 	HSTATE_FIELD(HSTATE_DSCR, host_dscr);
693 	HSTATE_FIELD(HSTATE_DABR, dabr);
694 	HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
695 	HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
696 	DEFINE(IPI_PRIORITY, IPI_PRIORITY);
697 	OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
698 	OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
699 	OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
700 	OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
701 	OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
702 	OFFSET(KVM_SPLIT_DO_SET, kvm_split_mode, do_set);
703 	OFFSET(KVM_SPLIT_DO_RESTORE, kvm_split_mode, do_restore);
704 #endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
705 
706 #ifdef CONFIG_PPC_BOOK3S_64
707 	HSTATE_FIELD(HSTATE_CFAR, cfar);
708 	HSTATE_FIELD(HSTATE_PPR, ppr);
709 	HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
710 #endif /* CONFIG_PPC_BOOK3S_64 */
711 
712 #else /* CONFIG_PPC_BOOK3S */
713 	OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
714 	OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
715 	OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
716 	OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
717 	OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
718 	OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
719 	OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
720 	OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
721 	OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
722 	OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
723 #endif /* CONFIG_PPC_BOOK3S */
724 #endif /* CONFIG_KVM */
725 
726 #ifdef CONFIG_KVM_GUEST
727 	OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
728 	OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
729 	OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
730 	OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
731 	OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
732 	OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
733 	OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
734 #endif
735 
736 #ifdef CONFIG_44x
737 	DEFINE(PGD_T_LOG2, PGD_T_LOG2);
738 	DEFINE(PTE_T_LOG2, PTE_T_LOG2);
739 #endif
740 #ifdef CONFIG_PPC_FSL_BOOK3E
741 	DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
742 	OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
743 	OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
744 	OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
745 	OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
746 	OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
747 #endif
748 
749 #if defined(CONFIG_KVM) && defined(CONFIG_SPE)
750 	OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
751 	OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
752 	OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
753 	OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
754 #endif
755 
756 #ifdef CONFIG_KVM_BOOKE_HV
757 	OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
758 	OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
759 #endif
760 
761 #ifdef CONFIG_KVM_XICS
762 	DEFINE(VCPU_XIVE_SAVED_STATE, offsetof(struct kvm_vcpu,
763 					       arch.xive_saved_state));
764 	DEFINE(VCPU_XIVE_CAM_WORD, offsetof(struct kvm_vcpu,
765 					    arch.xive_cam_word));
766 	DEFINE(VCPU_XIVE_PUSHED, offsetof(struct kvm_vcpu, arch.xive_pushed));
767 	DEFINE(VCPU_XIVE_ESC_ON, offsetof(struct kvm_vcpu, arch.xive_esc_on));
768 	DEFINE(VCPU_XIVE_ESC_RADDR, offsetof(struct kvm_vcpu, arch.xive_esc_raddr));
769 	DEFINE(VCPU_XIVE_ESC_VADDR, offsetof(struct kvm_vcpu, arch.xive_esc_vaddr));
770 #endif
771 
772 #ifdef CONFIG_KVM_EXIT_TIMING
773 	OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
774 	OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
775 	OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
776 	OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
777 #endif
778 
779 	DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
780 	DEFINE(PPC_DBELL_MSGTYPE, PPC_DBELL_MSGTYPE);
781 
782 #ifdef CONFIG_PPC_8xx
783 	DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
784 #endif
785 
786 	return 0;
787 }
788