1 /* 2 * Contains the definition of registers common to all PowerPC variants. 3 * If a register definition has been changed in a different PowerPC 4 * variant, we will case it in #ifndef XXX ... #endif, and have the 5 * number used in the Programming Environments Manual For 32-Bit 6 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here. 7 */ 8 9 #ifndef _ASM_POWERPC_REG_H 10 #define _ASM_POWERPC_REG_H 11 #ifdef __KERNEL__ 12 13 #include <linux/stringify.h> 14 #include <asm/cputable.h> 15 16 /* Pickup Book E specific registers. */ 17 #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) 18 #include <asm/reg_booke.h> 19 #endif /* CONFIG_BOOKE || CONFIG_40x */ 20 21 #ifdef CONFIG_FSL_EMB_PERFMON 22 #include <asm/reg_fsl_emb.h> 23 #endif 24 25 #ifdef CONFIG_8xx 26 #include <asm/reg_8xx.h> 27 #endif /* CONFIG_8xx */ 28 29 #define MSR_SF_LG 63 /* Enable 64 bit mode */ 30 #define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */ 31 #define MSR_HV_LG 60 /* Hypervisor state */ 32 #define MSR_TS_T_LG 34 /* Trans Mem state: Transactional */ 33 #define MSR_TS_S_LG 33 /* Trans Mem state: Suspended */ 34 #define MSR_TS_LG 33 /* Trans Mem state (2 bits) */ 35 #define MSR_TM_LG 32 /* Trans Mem Available */ 36 #define MSR_VEC_LG 25 /* Enable AltiVec */ 37 #define MSR_VSX_LG 23 /* Enable VSX */ 38 #define MSR_POW_LG 18 /* Enable Power Management */ 39 #define MSR_WE_LG 18 /* Wait State Enable */ 40 #define MSR_TGPR_LG 17 /* TLB Update registers in use */ 41 #define MSR_CE_LG 17 /* Critical Interrupt Enable */ 42 #define MSR_ILE_LG 16 /* Interrupt Little Endian */ 43 #define MSR_EE_LG 15 /* External Interrupt Enable */ 44 #define MSR_PR_LG 14 /* Problem State / Privilege Level */ 45 #define MSR_FP_LG 13 /* Floating Point enable */ 46 #define MSR_ME_LG 12 /* Machine Check Enable */ 47 #define MSR_FE0_LG 11 /* Floating Exception mode 0 */ 48 #define MSR_SE_LG 10 /* Single Step */ 49 #define MSR_BE_LG 9 /* Branch Trace */ 50 #define MSR_DE_LG 9 /* Debug Exception Enable */ 51 #define MSR_FE1_LG 8 /* Floating Exception mode 1 */ 52 #define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */ 53 #define MSR_IR_LG 5 /* Instruction Relocate */ 54 #define MSR_DR_LG 4 /* Data Relocate */ 55 #define MSR_PE_LG 3 /* Protection Enable */ 56 #define MSR_PX_LG 2 /* Protection Exclusive Mode */ 57 #define MSR_PMM_LG 2 /* Performance monitor */ 58 #define MSR_RI_LG 1 /* Recoverable Exception */ 59 #define MSR_LE_LG 0 /* Little Endian */ 60 61 #ifdef __ASSEMBLY__ 62 #define __MASK(X) (1<<(X)) 63 #else 64 #define __MASK(X) (1UL<<(X)) 65 #endif 66 67 #ifdef CONFIG_PPC64 68 #define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */ 69 #define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */ 70 #define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */ 71 #else 72 /* so tests for these bits fail on 32-bit */ 73 #define MSR_SF 0 74 #define MSR_ISF 0 75 #define MSR_HV 0 76 #endif 77 78 #define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */ 79 #define MSR_VSX __MASK(MSR_VSX_LG) /* Enable VSX */ 80 #define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */ 81 #define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */ 82 #define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */ 83 #define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */ 84 #define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */ 85 #define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */ 86 #define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */ 87 #define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */ 88 #define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */ 89 #define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */ 90 #define MSR_SE __MASK(MSR_SE_LG) /* Single Step */ 91 #define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */ 92 #define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */ 93 #define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */ 94 #define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */ 95 #define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */ 96 #define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */ 97 #define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */ 98 #define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */ 99 #ifndef MSR_PMM 100 #define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */ 101 #endif 102 #define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */ 103 #define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */ 104 105 #define MSR_TM __MASK(MSR_TM_LG) /* Transactional Mem Available */ 106 #define MSR_TS_N 0 /* Non-transactional */ 107 #define MSR_TS_S __MASK(MSR_TS_S_LG) /* Transaction Suspended */ 108 #define MSR_TS_T __MASK(MSR_TS_T_LG) /* Transaction Transactional */ 109 #define MSR_TS_MASK (MSR_TS_T | MSR_TS_S) /* Transaction State bits */ 110 #define MSR_TM_ACTIVE(x) (((x) & MSR_TS_MASK) != 0) /* Transaction active? */ 111 #define MSR_TM_TRANSACTIONAL(x) (((x) & MSR_TS_MASK) == MSR_TS_T) 112 #define MSR_TM_SUSPENDED(x) (((x) & MSR_TS_MASK) == MSR_TS_S) 113 114 /* Reason codes describing kernel causes for transaction aborts. By 115 convention, bit0 is copied to TEXASR[56] (IBM bit 7) which is set if 116 the failure is persistent. 117 */ 118 #define TM_CAUSE_RESCHED 0xfe 119 #define TM_CAUSE_TLBI 0xfc 120 #define TM_CAUSE_FAC_UNAV 0xfa 121 #define TM_CAUSE_SYSCALL 0xf9 /* Persistent */ 122 #define TM_CAUSE_MISC 0xf6 123 #define TM_CAUSE_SIGNAL 0xf4 124 125 #if defined(CONFIG_PPC_BOOK3S_64) 126 #define MSR_64BIT MSR_SF 127 128 /* Server variant */ 129 #define MSR_ MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF |MSR_HV 130 #define MSR_KERNEL MSR_ | MSR_64BIT 131 #define MSR_USER32 MSR_ | MSR_PR | MSR_EE 132 #define MSR_USER64 MSR_USER32 | MSR_64BIT 133 #elif defined(CONFIG_PPC_BOOK3S_32) || defined(CONFIG_8xx) 134 /* Default MSR for kernel mode. */ 135 #define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR) 136 #define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE) 137 #endif 138 139 #ifndef MSR_64BIT 140 #define MSR_64BIT 0 141 #endif 142 143 /* Floating Point Status and Control Register (FPSCR) Fields */ 144 #define FPSCR_FX 0x80000000 /* FPU exception summary */ 145 #define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */ 146 #define FPSCR_VX 0x20000000 /* Invalid operation summary */ 147 #define FPSCR_OX 0x10000000 /* Overflow exception summary */ 148 #define FPSCR_UX 0x08000000 /* Underflow exception summary */ 149 #define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */ 150 #define FPSCR_XX 0x02000000 /* Inexact exception summary */ 151 #define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */ 152 #define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */ 153 #define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */ 154 #define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */ 155 #define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */ 156 #define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */ 157 #define FPSCR_FR 0x00040000 /* Fraction rounded */ 158 #define FPSCR_FI 0x00020000 /* Fraction inexact */ 159 #define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */ 160 #define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */ 161 #define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */ 162 #define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */ 163 #define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */ 164 #define FPSCR_VE 0x00000080 /* Invalid op exception enable */ 165 #define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */ 166 #define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */ 167 #define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */ 168 #define FPSCR_XE 0x00000008 /* FP inexact exception enable */ 169 #define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */ 170 #define FPSCR_RN 0x00000003 /* FPU rounding control */ 171 172 /* Bit definitions for SPEFSCR. */ 173 #define SPEFSCR_SOVH 0x80000000 /* Summary integer overflow high */ 174 #define SPEFSCR_OVH 0x40000000 /* Integer overflow high */ 175 #define SPEFSCR_FGH 0x20000000 /* Embedded FP guard bit high */ 176 #define SPEFSCR_FXH 0x10000000 /* Embedded FP sticky bit high */ 177 #define SPEFSCR_FINVH 0x08000000 /* Embedded FP invalid operation high */ 178 #define SPEFSCR_FDBZH 0x04000000 /* Embedded FP div by zero high */ 179 #define SPEFSCR_FUNFH 0x02000000 /* Embedded FP underflow high */ 180 #define SPEFSCR_FOVFH 0x01000000 /* Embedded FP overflow high */ 181 #define SPEFSCR_FINXS 0x00200000 /* Embedded FP inexact sticky */ 182 #define SPEFSCR_FINVS 0x00100000 /* Embedded FP invalid op. sticky */ 183 #define SPEFSCR_FDBZS 0x00080000 /* Embedded FP div by zero sticky */ 184 #define SPEFSCR_FUNFS 0x00040000 /* Embedded FP underflow sticky */ 185 #define SPEFSCR_FOVFS 0x00020000 /* Embedded FP overflow sticky */ 186 #define SPEFSCR_MODE 0x00010000 /* Embedded FP mode */ 187 #define SPEFSCR_SOV 0x00008000 /* Integer summary overflow */ 188 #define SPEFSCR_OV 0x00004000 /* Integer overflow */ 189 #define SPEFSCR_FG 0x00002000 /* Embedded FP guard bit */ 190 #define SPEFSCR_FX 0x00001000 /* Embedded FP sticky bit */ 191 #define SPEFSCR_FINV 0x00000800 /* Embedded FP invalid operation */ 192 #define SPEFSCR_FDBZ 0x00000400 /* Embedded FP div by zero */ 193 #define SPEFSCR_FUNF 0x00000200 /* Embedded FP underflow */ 194 #define SPEFSCR_FOVF 0x00000100 /* Embedded FP overflow */ 195 #define SPEFSCR_FINXE 0x00000040 /* Embedded FP inexact enable */ 196 #define SPEFSCR_FINVE 0x00000020 /* Embedded FP invalid op. enable */ 197 #define SPEFSCR_FDBZE 0x00000010 /* Embedded FP div by zero enable */ 198 #define SPEFSCR_FUNFE 0x00000008 /* Embedded FP underflow enable */ 199 #define SPEFSCR_FOVFE 0x00000004 /* Embedded FP overflow enable */ 200 #define SPEFSCR_FRMC 0x00000003 /* Embedded FP rounding mode control */ 201 202 /* Special Purpose Registers (SPRNs)*/ 203 204 #ifdef CONFIG_40x 205 #define SPRN_PID 0x3B1 /* Process ID */ 206 #else 207 #define SPRN_PID 0x030 /* Process ID */ 208 #ifdef CONFIG_BOOKE 209 #define SPRN_PID0 SPRN_PID/* Process ID Register 0 */ 210 #endif 211 #endif 212 213 #define SPRN_CTR 0x009 /* Count Register */ 214 #define SPRN_DSCR 0x11 215 #define SPRN_CFAR 0x1c /* Come From Address Register */ 216 #define SPRN_AMR 0x1d /* Authority Mask Register */ 217 #define SPRN_UAMOR 0x9d /* User Authority Mask Override Register */ 218 #define SPRN_AMOR 0x15d /* Authority Mask Override Register */ 219 #define SPRN_ACOP 0x1F /* Available Coprocessor Register */ 220 #define SPRN_TFIAR 0x81 /* Transaction Failure Inst Addr */ 221 #define SPRN_TEXASR 0x82 /* Transaction EXception & Summary */ 222 #define SPRN_TEXASRU 0x83 /* '' '' '' Upper 32 */ 223 #define SPRN_TFHAR 0x80 /* Transaction Failure Handler Addr */ 224 #define SPRN_CTRLF 0x088 225 #define SPRN_CTRLT 0x098 226 #define CTRL_CT 0xc0000000 /* current thread */ 227 #define CTRL_CT0 0x80000000 /* thread 0 */ 228 #define CTRL_CT1 0x40000000 /* thread 1 */ 229 #define CTRL_TE 0x00c00000 /* thread enable */ 230 #define CTRL_RUNLATCH 0x1 231 #define SPRN_DAWR 0xB4 232 #define SPRN_DAWRX 0xBC 233 #define DAWRX_USER (1UL << 0) 234 #define DAWRX_KERNEL (1UL << 1) 235 #define DAWRX_HYP (1UL << 2) 236 #define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */ 237 #define SPRN_DABR2 0x13D /* e300 */ 238 #define SPRN_DABRX 0x3F7 /* Data Address Breakpoint Register Extension */ 239 #define DABRX_USER (1UL << 0) 240 #define DABRX_KERNEL (1UL << 1) 241 #define DABRX_HYP (1UL << 2) 242 #define DABRX_BTI (1UL << 3) 243 #define DABRX_ALL (DABRX_BTI | DABRX_HYP | DABRX_KERNEL | DABRX_USER) 244 #define SPRN_DAR 0x013 /* Data Address Register */ 245 #define SPRN_DBCR 0x136 /* e300 Data Breakpoint Control Reg */ 246 #define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */ 247 #define DSISR_NOHPTE 0x40000000 /* no translation found */ 248 #define DSISR_PROTFAULT 0x08000000 /* protection fault */ 249 #define DSISR_ISSTORE 0x02000000 /* access was a store */ 250 #define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */ 251 #define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */ 252 #define DSISR_KEYFAULT 0x00200000 /* Key fault */ 253 #define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */ 254 #define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */ 255 #define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */ 256 #define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */ 257 #define SPRN_SPURR 0x134 /* Scaled PURR */ 258 #define SPRN_HSPRG0 0x130 /* Hypervisor Scratch 0 */ 259 #define SPRN_HSPRG1 0x131 /* Hypervisor Scratch 1 */ 260 #define SPRN_HDSISR 0x132 261 #define SPRN_HDAR 0x133 262 #define SPRN_HDEC 0x136 /* Hypervisor Decrementer */ 263 #define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */ 264 #define SPRN_RMOR 0x138 /* Real mode offset register */ 265 #define SPRN_HRMOR 0x139 /* Real mode offset register */ 266 #define SPRN_HSRR0 0x13A /* Hypervisor Save/Restore 0 */ 267 #define SPRN_HSRR1 0x13B /* Hypervisor Save/Restore 1 */ 268 #define SPRN_FSCR 0x099 /* Facility Status & Control Register */ 269 #define FSCR_TAR (1 << (63-55)) /* Enable Target Address Register */ 270 #define FSCR_EBB (1 << (63-56)) /* Enable Event Based Branching */ 271 #define FSCR_DSCR (1 << (63-61)) /* Enable Data Stream Control Register */ 272 #define SPRN_HFSCR 0xbe /* HV=1 Facility Status & Control Register */ 273 #define HFSCR_TAR (1 << (63-55)) /* Enable Target Address Register */ 274 #define HFSCR_EBB (1 << (63-56)) /* Enable Event Based Branching */ 275 #define HFSCR_TM (1 << (63-58)) /* Enable Transactional Memory */ 276 #define HFSCR_PM (1 << (63-60)) /* Enable prob/priv access to PMU SPRs */ 277 #define HFSCR_BHRB (1 << (63-59)) /* Enable Branch History Rolling Buffer*/ 278 #define HFSCR_DSCR (1 << (63-61)) /* Enable Data Stream Control Register */ 279 #define HFSCR_VECVSX (1 << (63-62)) /* Enable VMX/VSX */ 280 #define HFSCR_FP (1 << (63-63)) /* Enable Floating Point */ 281 #define SPRN_TAR 0x32f /* Target Address Register */ 282 #define SPRN_LPCR 0x13E /* LPAR Control Register */ 283 #define LPCR_VPM0 (1ul << (63-0)) 284 #define LPCR_VPM1 (1ul << (63-1)) 285 #define LPCR_ISL (1ul << (63-2)) 286 #define LPCR_VC_SH (63-2) 287 #define LPCR_DPFD_SH (63-11) 288 #define LPCR_VRMASD (0x1ful << (63-16)) 289 #define LPCR_VRMA_L (1ul << (63-12)) 290 #define LPCR_VRMA_LP0 (1ul << (63-15)) 291 #define LPCR_VRMA_LP1 (1ul << (63-16)) 292 #define LPCR_VRMASD_SH (63-16) 293 #define LPCR_RMLS 0x1C000000 /* impl dependent rmo limit sel */ 294 #define LPCR_RMLS_SH (63-37) 295 #define LPCR_ILE 0x02000000 /* !HV irqs set MSR:LE */ 296 #define LPCR_AIL_0 0x00000000 /* MMU off exception offset 0x0 */ 297 #define LPCR_AIL_3 0x01800000 /* MMU on exception offset 0xc00...4xxx */ 298 #define LPCR_PECE 0x00007000 /* powersave exit cause enable */ 299 #define LPCR_PECE0 0x00004000 /* ext. exceptions can cause exit */ 300 #define LPCR_PECE1 0x00002000 /* decrementer can cause exit */ 301 #define LPCR_PECE2 0x00001000 /* machine check etc can cause exit */ 302 #define LPCR_MER 0x00000800 /* Mediated External Exception */ 303 #define LPCR_MER_SH 11 304 #define LPCR_LPES 0x0000000c 305 #define LPCR_LPES0 0x00000008 /* LPAR Env selector 0 */ 306 #define LPCR_LPES1 0x00000004 /* LPAR Env selector 1 */ 307 #define LPCR_LPES_SH 2 308 #define LPCR_RMI 0x00000002 /* real mode is cache inhibit */ 309 #define LPCR_HDICE 0x00000001 /* Hyp Decr enable (HV,PR,EE) */ 310 #ifndef SPRN_LPID 311 #define SPRN_LPID 0x13F /* Logical Partition Identifier */ 312 #endif 313 #define LPID_RSVD 0x3ff /* Reserved LPID for partn switching */ 314 #define SPRN_HMER 0x150 /* Hardware m? error recovery */ 315 #define SPRN_HMEER 0x151 /* Hardware m? enable error recovery */ 316 #define SPRN_HEIR 0x153 /* Hypervisor Emulated Instruction Register */ 317 #define SPRN_TLBINDEXR 0x154 /* P7 TLB control register */ 318 #define SPRN_TLBVPNR 0x155 /* P7 TLB control register */ 319 #define SPRN_TLBRPNR 0x156 /* P7 TLB control register */ 320 #define SPRN_TLBLPIDR 0x157 /* P7 TLB control register */ 321 #define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */ 322 #define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */ 323 #define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */ 324 #define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */ 325 #define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */ 326 #define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */ 327 #define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */ 328 #define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */ 329 #define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */ 330 #define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */ 331 #define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */ 332 #define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */ 333 #define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */ 334 #define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */ 335 #define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */ 336 #define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */ 337 #define SPRN_PPR 0x380 /* SMT Thread status Register */ 338 339 #define SPRN_DEC 0x016 /* Decrement Register */ 340 #define SPRN_DER 0x095 /* Debug Enable Regsiter */ 341 #define DER_RSTE 0x40000000 /* Reset Interrupt */ 342 #define DER_CHSTPE 0x20000000 /* Check Stop */ 343 #define DER_MCIE 0x10000000 /* Machine Check Interrupt */ 344 #define DER_EXTIE 0x02000000 /* External Interrupt */ 345 #define DER_ALIE 0x01000000 /* Alignment Interrupt */ 346 #define DER_PRIE 0x00800000 /* Program Interrupt */ 347 #define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */ 348 #define DER_DECIE 0x00200000 /* Decrementer Interrupt */ 349 #define DER_SYSIE 0x00040000 /* System Call Interrupt */ 350 #define DER_TRE 0x00020000 /* Trace Interrupt */ 351 #define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */ 352 #define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */ 353 #define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */ 354 #define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */ 355 #define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */ 356 #define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */ 357 #define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */ 358 #define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */ 359 #define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */ 360 #define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */ 361 #define SPRN_EAR 0x11A /* External Address Register */ 362 #define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */ 363 #define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */ 364 #define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */ 365 #define HID0_HDICE_SH (63 - 23) /* 970 HDEC interrupt enable */ 366 #define HID0_EMCP (1<<31) /* Enable Machine Check pin */ 367 #define HID0_EBA (1<<29) /* Enable Bus Address Parity */ 368 #define HID0_EBD (1<<28) /* Enable Bus Data Parity */ 369 #define HID0_SBCLK (1<<27) 370 #define HID0_EICE (1<<26) 371 #define HID0_TBEN (1<<26) /* Timebase enable - 745x */ 372 #define HID0_ECLK (1<<25) 373 #define HID0_PAR (1<<24) 374 #define HID0_STEN (1<<24) /* Software table search enable - 745x */ 375 #define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */ 376 #define HID0_DOZE (1<<23) 377 #define HID0_NAP (1<<22) 378 #define HID0_SLEEP (1<<21) 379 #define HID0_DPM (1<<20) 380 #define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */ 381 #define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */ 382 #define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/ 383 #define HID0_ICE (1<<15) /* Instruction Cache Enable */ 384 #define HID0_DCE (1<<14) /* Data Cache Enable */ 385 #define HID0_ILOCK (1<<13) /* Instruction Cache Lock */ 386 #define HID0_DLOCK (1<<12) /* Data Cache Lock */ 387 #define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */ 388 #define HID0_DCI (1<<10) /* Data Cache Invalidate */ 389 #define HID0_SPD (1<<9) /* Speculative disable */ 390 #define HID0_DAPUEN (1<<8) /* Debug APU enable */ 391 #define HID0_SGE (1<<7) /* Store Gathering Enable */ 392 #define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */ 393 #define HID0_DCFA (1<<6) /* Data Cache Flush Assist */ 394 #define HID0_LRSTK (1<<4) /* Link register stack - 745x */ 395 #define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */ 396 #define HID0_ABE (1<<3) /* Address Broadcast Enable */ 397 #define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */ 398 #define HID0_BHTE (1<<2) /* Branch History Table Enable */ 399 #define HID0_BTCD (1<<1) /* Branch target cache disable */ 400 #define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */ 401 #define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */ 402 403 #define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */ 404 #ifdef CONFIG_6xx 405 #define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */ 406 #define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */ 407 #define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */ 408 #define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */ 409 #define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */ 410 #define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */ 411 #define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */ 412 #define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */ 413 #define HID1_PS (1<<16) /* 750FX PLL selection */ 414 #endif 415 #define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */ 416 #define SPRN_HID2_GEKKO 0x398 /* Gekko HID2 Register */ 417 #define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */ 418 #define SPRN_IABR2 0x3FA /* 83xx */ 419 #define SPRN_IBCR 0x135 /* 83xx Insn Breakpoint Control Reg */ 420 #define SPRN_HID4 0x3F4 /* 970 HID4 */ 421 #define HID4_LPES0 (1ul << (63-0)) /* LPAR env. sel. bit 0 */ 422 #define HID4_RMLS2_SH (63 - 2) /* Real mode limit bottom 2 bits */ 423 #define HID4_LPID5_SH (63 - 6) /* partition ID bottom 4 bits */ 424 #define HID4_RMOR_SH (63 - 22) /* real mode offset (16 bits) */ 425 #define HID4_LPES1 (1 << (63-57)) /* LPAR env. sel. bit 1 */ 426 #define HID4_RMLS0_SH (63 - 58) /* Real mode limit top bit */ 427 #define HID4_LPID1_SH 0 /* partition ID top 2 bits */ 428 #define SPRN_HID4_GEKKO 0x3F3 /* Gekko HID4 */ 429 #define SPRN_HID5 0x3F6 /* 970 HID5 */ 430 #define SPRN_HID6 0x3F9 /* BE HID 6 */ 431 #define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */ 432 #define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */ 433 #define SPRN_TSC_CELL 0x399 /* Thread switch control on Cell */ 434 #define TSC_CELL_DEC_ENABLE_0 0x400000 /* Decrementer Interrupt */ 435 #define TSC_CELL_DEC_ENABLE_1 0x200000 /* Decrementer Interrupt */ 436 #define TSC_CELL_EE_ENABLE 0x100000 /* External Interrupt */ 437 #define TSC_CELL_EE_BOOST 0x080000 /* External Interrupt Boost */ 438 #define SPRN_TSC 0x3FD /* Thread switch control on others */ 439 #define SPRN_TST 0x3FC /* Thread switch timeout on others */ 440 #if !defined(SPRN_IAC1) && !defined(SPRN_IAC2) 441 #define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */ 442 #define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */ 443 #endif 444 #define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */ 445 #define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */ 446 #define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */ 447 #define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */ 448 #define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */ 449 #define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */ 450 #define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */ 451 #define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */ 452 #define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */ 453 #define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */ 454 #define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */ 455 #define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */ 456 #define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */ 457 #define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */ 458 #define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */ 459 #define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */ 460 #define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */ 461 #define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */ 462 #define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */ 463 #define ICTRL_EICE 0x08000000 /* enable icache parity errs */ 464 #define ICTRL_EDC 0x04000000 /* enable dcache parity errs */ 465 #define ICTRL_EICP 0x00000100 /* enable icache par. check */ 466 #define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */ 467 #define SPRN_IMMR 0x27E /* Internal Memory Map Register */ 468 #define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */ 469 #define SPRN_L2CR2 0x3f8 470 #define L2CR_L2E 0x80000000 /* L2 enable */ 471 #define L2CR_L2PE 0x40000000 /* L2 parity enable */ 472 #define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */ 473 #define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */ 474 #define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */ 475 #define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */ 476 #define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */ 477 #define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */ 478 #define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */ 479 #define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */ 480 #define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */ 481 #define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */ 482 #define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */ 483 #define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */ 484 #define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */ 485 #define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */ 486 #define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */ 487 #define L2CR_L2DO 0x00400000 /* L2 data only */ 488 #define L2CR_L2I 0x00200000 /* L2 global invalidate */ 489 #define L2CR_L2CTL 0x00100000 /* L2 RAM control */ 490 #define L2CR_L2WT 0x00080000 /* L2 write-through */ 491 #define L2CR_L2TS 0x00040000 /* L2 test support */ 492 #define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */ 493 #define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */ 494 #define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */ 495 #define L2CR_L2SL 0x00008000 /* L2 DLL slow */ 496 #define L2CR_L2DF 0x00004000 /* L2 differential clock */ 497 #define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */ 498 #define L2CR_L2IP 0x00000001 /* L2 GI in progress */ 499 #define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */ 500 #define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */ 501 #define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */ 502 #define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */ 503 #define SPRN_L3CR 0x3FA /* Level 3 Cache Control Regsiter */ 504 #define L3CR_L3E 0x80000000 /* L3 enable */ 505 #define L3CR_L3PE 0x40000000 /* L3 data parity enable */ 506 #define L3CR_L3APE 0x20000000 /* L3 addr parity enable */ 507 #define L3CR_L3SIZ 0x10000000 /* L3 size */ 508 #define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */ 509 #define L3CR_L3RES 0x04000000 /* L3 special reserved bit */ 510 #define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */ 511 #define L3CR_L3IO 0x00400000 /* L3 instruction only */ 512 #define L3CR_L3SPO 0x00040000 /* L3 sample point override */ 513 #define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */ 514 #define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */ 515 #define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */ 516 #define L3CR_L3HWF 0x00000800 /* L3 hardware flush */ 517 #define L3CR_L3I 0x00000400 /* L3 global invalidate */ 518 #define L3CR_L3RT 0x00000300 /* L3 SRAM type */ 519 #define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */ 520 #define L3CR_L3DO 0x00000040 /* L3 data only mode */ 521 #define L3CR_PMEN 0x00000004 /* L3 private memory enable */ 522 #define L3CR_PMSIZ 0x00000001 /* L3 private memory size */ 523 524 #define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */ 525 #define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */ 526 #define SPRN_LDSTCR 0x3f8 /* Load/Store control register */ 527 #define SPRN_LDSTDB 0x3f4 /* */ 528 #define SPRN_LR 0x008 /* Link Register */ 529 #ifndef SPRN_PIR 530 #define SPRN_PIR 0x3FF /* Processor Identification Register */ 531 #endif 532 #define SPRN_TIR 0x1BE /* Thread Identification Register */ 533 #define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */ 534 #define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */ 535 #define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */ 536 #define SPRN_PVR 0x11F /* Processor Version Register */ 537 #define SPRN_RPA 0x3D6 /* Required Physical Address Register */ 538 #define SPRN_SDA 0x3BF /* Sampled Data Address Register */ 539 #define SPRN_SDR1 0x019 /* MMU Hash Base Register */ 540 #define SPRN_ASR 0x118 /* Address Space Register */ 541 #define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */ 542 #define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */ 543 #define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */ 544 #define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */ 545 #define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */ 546 #define SPRN_USPRG3 0x103 /* SPRG3 userspace read */ 547 #define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */ 548 #define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */ 549 #define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */ 550 #define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */ 551 #define SPRN_SRR0 0x01A /* Save/Restore Register 0 */ 552 #define SPRN_SRR1 0x01B /* Save/Restore Register 1 */ 553 #define SRR1_ISI_NOPT 0x40000000 /* ISI: Not found in hash */ 554 #define SRR1_ISI_N_OR_G 0x10000000 /* ISI: Access is no-exec or G */ 555 #define SRR1_ISI_PROT 0x08000000 /* ISI: Other protection fault */ 556 #define SRR1_WAKEMASK 0x00380000 /* reason for wakeup */ 557 #define SRR1_WAKESYSERR 0x00300000 /* System error */ 558 #define SRR1_WAKEEE 0x00200000 /* External interrupt */ 559 #define SRR1_WAKEMT 0x00280000 /* mtctrl */ 560 #define SRR1_WAKEHMI 0x00280000 /* Hypervisor maintenance */ 561 #define SRR1_WAKEDEC 0x00180000 /* Decrementer interrupt */ 562 #define SRR1_WAKETHERM 0x00100000 /* Thermal management interrupt */ 563 #define SRR1_WAKERESET 0x00100000 /* System reset */ 564 #define SRR1_WAKESTATE 0x00030000 /* Powersave exit mask [46:47] */ 565 #define SRR1_WS_DEEPEST 0x00030000 /* Some resources not maintained, 566 * may not be recoverable */ 567 #define SRR1_WS_DEEPER 0x00020000 /* Some resources not maintained */ 568 #define SRR1_WS_DEEP 0x00010000 /* All resources maintained */ 569 #define SRR1_PROGFPE 0x00100000 /* Floating Point Enabled */ 570 #define SRR1_PROGILL 0x00080000 /* Illegal instruction */ 571 #define SRR1_PROGPRIV 0x00040000 /* Privileged instruction */ 572 #define SRR1_PROGTRAP 0x00020000 /* Trap */ 573 #define SRR1_PROGADDR 0x00010000 /* SRR0 contains subsequent addr */ 574 575 #define SPRN_HSRR0 0x13A /* Save/Restore Register 0 */ 576 #define SPRN_HSRR1 0x13B /* Save/Restore Register 1 */ 577 #define HSRR1_DENORM 0x00100000 /* Denorm exception */ 578 579 #define SPRN_TBCTL 0x35f /* PA6T Timebase control register */ 580 #define TBCTL_FREEZE 0x0000000000000000ull /* Freeze all tbs */ 581 #define TBCTL_RESTART 0x0000000100000000ull /* Restart all tbs */ 582 #define TBCTL_UPDATE_UPPER 0x0000000200000000ull /* Set upper 32 bits */ 583 #define TBCTL_UPDATE_LOWER 0x0000000300000000ull /* Set lower 32 bits */ 584 585 #ifndef SPRN_SVR 586 #define SPRN_SVR 0x11E /* System Version Register */ 587 #endif 588 #define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */ 589 /* these bits were defined in inverted endian sense originally, ugh, confusing */ 590 #define THRM1_TIN (1 << 31) 591 #define THRM1_TIV (1 << 30) 592 #define THRM1_THRES(x) ((x&0x7f)<<23) 593 #define THRM3_SITV(x) ((x&0x3fff)<<1) 594 #define THRM1_TID (1<<2) 595 #define THRM1_TIE (1<<1) 596 #define THRM1_V (1<<0) 597 #define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */ 598 #define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */ 599 #define THRM3_E (1<<0) 600 #define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */ 601 #define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */ 602 #define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */ 603 #define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */ 604 #define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */ 605 #define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */ 606 #define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */ 607 #define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */ 608 #define SPRN_VRSAVE 0x100 /* Vector Register Save Register */ 609 #define SPRN_XER 0x001 /* Fixed Point Exception Register */ 610 611 #define SPRN_MMCR0_GEKKO 0x3B8 /* Gekko Monitor Mode Control Register 0 */ 612 #define SPRN_MMCR1_GEKKO 0x3BC /* Gekko Monitor Mode Control Register 1 */ 613 #define SPRN_PMC1_GEKKO 0x3B9 /* Gekko Performance Monitor Control 1 */ 614 #define SPRN_PMC2_GEKKO 0x3BA /* Gekko Performance Monitor Control 2 */ 615 #define SPRN_PMC3_GEKKO 0x3BD /* Gekko Performance Monitor Control 3 */ 616 #define SPRN_PMC4_GEKKO 0x3BE /* Gekko Performance Monitor Control 4 */ 617 #define SPRN_WPAR_GEKKO 0x399 /* Gekko Write Pipe Address Register */ 618 619 #define SPRN_SCOMC 0x114 /* SCOM Access Control */ 620 #define SPRN_SCOMD 0x115 /* SCOM Access DATA */ 621 622 /* Performance monitor SPRs */ 623 #ifdef CONFIG_PPC64 624 #define SPRN_MMCR0 795 625 #define MMCR0_FC 0x80000000UL /* freeze counters */ 626 #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */ 627 #define MMCR0_KERNEL_DISABLE MMCR0_FCS 628 #define MMCR0_FCP 0x20000000UL /* freeze in problem state */ 629 #define MMCR0_PROBLEM_DISABLE MMCR0_FCP 630 #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */ 631 #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */ 632 #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */ 633 #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */ 634 #define MMCR0_TBEE 0x00400000UL /* time base exception enable */ 635 #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/ 636 #define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/ 637 #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */ 638 #define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */ 639 #define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */ 640 #define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */ 641 #define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */ 642 #define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */ 643 #define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */ 644 #define SPRN_MMCR1 798 645 #define SPRN_MMCR2 769 646 #define SPRN_MMCRA 0x312 647 #define MMCRA_SDSYNC 0x80000000UL /* SDAR synced with SIAR */ 648 #define MMCRA_SDAR_DCACHE_MISS 0x40000000UL 649 #define MMCRA_SDAR_ERAT_MISS 0x20000000UL 650 #define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */ 651 #define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */ 652 #define MMCRA_SLOT 0x07000000UL /* SLOT bits (37-39) */ 653 #define MMCRA_SLOT_SHIFT 24 654 #define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */ 655 #define POWER6_MMCRA_SDSYNC 0x0000080000000000ULL /* SDAR/SIAR synced */ 656 #define POWER6_MMCRA_SIHV 0x0000040000000000ULL 657 #define POWER6_MMCRA_SIPR 0x0000020000000000ULL 658 #define POWER6_MMCRA_THRM 0x00000020UL 659 #define POWER6_MMCRA_OTHER 0x0000000EUL 660 661 #define POWER7P_MMCRA_SIAR_VALID 0x10000000 /* P7+ SIAR contents valid */ 662 #define POWER7P_MMCRA_SDAR_VALID 0x08000000 /* P7+ SDAR contents valid */ 663 664 #define SPRN_MMCRH 316 /* Hypervisor monitor mode control register */ 665 #define SPRN_MMCRS 894 /* Supervisor monitor mode control register */ 666 #define SPRN_MMCRC 851 /* Core monitor mode control register */ 667 #define SPRN_EBBHR 804 /* Event based branch handler register */ 668 #define SPRN_EBBRR 805 /* Event based branch return register */ 669 #define SPRN_BESCR 806 /* Branch event status and control register */ 670 671 #define SPRN_PMC1 787 672 #define SPRN_PMC2 788 673 #define SPRN_PMC3 789 674 #define SPRN_PMC4 790 675 #define SPRN_PMC5 791 676 #define SPRN_PMC6 792 677 #define SPRN_PMC7 793 678 #define SPRN_PMC8 794 679 #define SPRN_SIAR 780 680 #define SPRN_SDAR 781 681 #define SPRN_SIER 784 682 #define SIER_SIPR 0x2000000 /* Sampled MSR_PR */ 683 #define SIER_SIHV 0x1000000 /* Sampled MSR_HV */ 684 #define SIER_SIAR_VALID 0x0400000 /* SIAR contents valid */ 685 #define SIER_SDAR_VALID 0x0200000 /* SDAR contents valid */ 686 687 #define SPRN_PA6T_MMCR0 795 688 #define PA6T_MMCR0_EN0 0x0000000000000001UL 689 #define PA6T_MMCR0_EN1 0x0000000000000002UL 690 #define PA6T_MMCR0_EN2 0x0000000000000004UL 691 #define PA6T_MMCR0_EN3 0x0000000000000008UL 692 #define PA6T_MMCR0_EN4 0x0000000000000010UL 693 #define PA6T_MMCR0_EN5 0x0000000000000020UL 694 #define PA6T_MMCR0_SUPEN 0x0000000000000040UL 695 #define PA6T_MMCR0_PREN 0x0000000000000080UL 696 #define PA6T_MMCR0_HYPEN 0x0000000000000100UL 697 #define PA6T_MMCR0_FCM0 0x0000000000000200UL 698 #define PA6T_MMCR0_FCM1 0x0000000000000400UL 699 #define PA6T_MMCR0_INTGEN 0x0000000000000800UL 700 #define PA6T_MMCR0_INTEN0 0x0000000000001000UL 701 #define PA6T_MMCR0_INTEN1 0x0000000000002000UL 702 #define PA6T_MMCR0_INTEN2 0x0000000000004000UL 703 #define PA6T_MMCR0_INTEN3 0x0000000000008000UL 704 #define PA6T_MMCR0_INTEN4 0x0000000000010000UL 705 #define PA6T_MMCR0_INTEN5 0x0000000000020000UL 706 #define PA6T_MMCR0_DISCNT 0x0000000000040000UL 707 #define PA6T_MMCR0_UOP 0x0000000000080000UL 708 #define PA6T_MMCR0_TRG 0x0000000000100000UL 709 #define PA6T_MMCR0_TRGEN 0x0000000000200000UL 710 #define PA6T_MMCR0_TRGREG 0x0000000001600000UL 711 #define PA6T_MMCR0_SIARLOG 0x0000000002000000UL 712 #define PA6T_MMCR0_SDARLOG 0x0000000004000000UL 713 #define PA6T_MMCR0_PROEN 0x0000000008000000UL 714 #define PA6T_MMCR0_PROLOG 0x0000000010000000UL 715 #define PA6T_MMCR0_DAMEN2 0x0000000020000000UL 716 #define PA6T_MMCR0_DAMEN3 0x0000000040000000UL 717 #define PA6T_MMCR0_DAMEN4 0x0000000080000000UL 718 #define PA6T_MMCR0_DAMEN5 0x0000000100000000UL 719 #define PA6T_MMCR0_DAMSEL2 0x0000000200000000UL 720 #define PA6T_MMCR0_DAMSEL3 0x0000000400000000UL 721 #define PA6T_MMCR0_DAMSEL4 0x0000000800000000UL 722 #define PA6T_MMCR0_DAMSEL5 0x0000001000000000UL 723 #define PA6T_MMCR0_HANDDIS 0x0000002000000000UL 724 #define PA6T_MMCR0_PCTEN 0x0000004000000000UL 725 #define PA6T_MMCR0_SOCEN 0x0000008000000000UL 726 #define PA6T_MMCR0_SOCMOD 0x0000010000000000UL 727 728 #define SPRN_PA6T_MMCR1 798 729 #define PA6T_MMCR1_ES2 0x00000000000000ffUL 730 #define PA6T_MMCR1_ES3 0x000000000000ff00UL 731 #define PA6T_MMCR1_ES4 0x0000000000ff0000UL 732 #define PA6T_MMCR1_ES5 0x00000000ff000000UL 733 734 #define SPRN_PA6T_UPMC0 771 /* User PerfMon Counter 0 */ 735 #define SPRN_PA6T_UPMC1 772 /* ... */ 736 #define SPRN_PA6T_UPMC2 773 737 #define SPRN_PA6T_UPMC3 774 738 #define SPRN_PA6T_UPMC4 775 739 #define SPRN_PA6T_UPMC5 776 740 #define SPRN_PA6T_UMMCR0 779 /* User Monitor Mode Control Register 0 */ 741 #define SPRN_PA6T_SIAR 780 /* Sampled Instruction Address */ 742 #define SPRN_PA6T_UMMCR1 782 /* User Monitor Mode Control Register 1 */ 743 #define SPRN_PA6T_SIER 785 /* Sampled Instruction Event Register */ 744 #define SPRN_PA6T_PMC0 787 745 #define SPRN_PA6T_PMC1 788 746 #define SPRN_PA6T_PMC2 789 747 #define SPRN_PA6T_PMC3 790 748 #define SPRN_PA6T_PMC4 791 749 #define SPRN_PA6T_PMC5 792 750 #define SPRN_PA6T_TSR0 793 /* Timestamp Register 0 */ 751 #define SPRN_PA6T_TSR1 794 /* Timestamp Register 1 */ 752 #define SPRN_PA6T_TSR2 799 /* Timestamp Register 2 */ 753 #define SPRN_PA6T_TSR3 784 /* Timestamp Register 3 */ 754 755 #define SPRN_PA6T_IER 981 /* Icache Error Register */ 756 #define SPRN_PA6T_DER 982 /* Dcache Error Register */ 757 #define SPRN_PA6T_BER 862 /* BIU Error Address Register */ 758 #define SPRN_PA6T_MER 849 /* MMU Error Register */ 759 760 #define SPRN_PA6T_IMA0 880 /* Instruction Match Array 0 */ 761 #define SPRN_PA6T_IMA1 881 /* ... */ 762 #define SPRN_PA6T_IMA2 882 763 #define SPRN_PA6T_IMA3 883 764 #define SPRN_PA6T_IMA4 884 765 #define SPRN_PA6T_IMA5 885 766 #define SPRN_PA6T_IMA6 886 767 #define SPRN_PA6T_IMA7 887 768 #define SPRN_PA6T_IMA8 888 769 #define SPRN_PA6T_IMA9 889 770 #define SPRN_PA6T_BTCR 978 /* Breakpoint and Tagging Control Register */ 771 #define SPRN_PA6T_IMAAT 979 /* Instruction Match Array Action Table */ 772 #define SPRN_PA6T_PCCR 1019 /* Power Counter Control Register */ 773 #define SPRN_BKMK 1020 /* Cell Bookmark Register */ 774 #define SPRN_PA6T_RPCCR 1021 /* Retire PC Trace Control Register */ 775 776 777 #else /* 32-bit */ 778 #define SPRN_MMCR0 952 /* Monitor Mode Control Register 0 */ 779 #define MMCR0_FC 0x80000000UL /* freeze counters */ 780 #define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */ 781 #define MMCR0_FCP 0x20000000UL /* freeze in problem state */ 782 #define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */ 783 #define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */ 784 #define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */ 785 #define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */ 786 #define MMCR0_TBEE 0x00400000UL /* time base exception enable */ 787 #define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/ 788 #define MMCR0_PMCnCE 0x00004000UL /* count enable for all but PMC 1*/ 789 #define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */ 790 #define MMCR0_PMC1SEL 0x00001fc0UL /* PMC 1 Event */ 791 #define MMCR0_PMC2SEL 0x0000003fUL /* PMC 2 Event */ 792 793 #define SPRN_MMCR1 956 794 #define MMCR1_PMC3SEL 0xf8000000UL /* PMC 3 Event */ 795 #define MMCR1_PMC4SEL 0x07c00000UL /* PMC 4 Event */ 796 #define MMCR1_PMC5SEL 0x003e0000UL /* PMC 5 Event */ 797 #define MMCR1_PMC6SEL 0x0001f800UL /* PMC 6 Event */ 798 #define SPRN_MMCR2 944 799 #define SPRN_PMC1 953 /* Performance Counter Register 1 */ 800 #define SPRN_PMC2 954 /* Performance Counter Register 2 */ 801 #define SPRN_PMC3 957 /* Performance Counter Register 3 */ 802 #define SPRN_PMC4 958 /* Performance Counter Register 4 */ 803 #define SPRN_PMC5 945 /* Performance Counter Register 5 */ 804 #define SPRN_PMC6 946 /* Performance Counter Register 6 */ 805 806 #define SPRN_SIAR 955 /* Sampled Instruction Address Register */ 807 808 /* Bit definitions for MMCR0 and PMC1 / PMC2. */ 809 #define MMCR0_PMC1_CYCLES (1 << 7) 810 #define MMCR0_PMC1_ICACHEMISS (5 << 7) 811 #define MMCR0_PMC1_DTLB (6 << 7) 812 #define MMCR0_PMC2_DCACHEMISS 0x6 813 #define MMCR0_PMC2_CYCLES 0x1 814 #define MMCR0_PMC2_ITLB 0x7 815 #define MMCR0_PMC2_LOADMISSTIME 0x5 816 #endif 817 818 /* 819 * SPRG usage: 820 * 821 * All 64-bit: 822 * - SPRG1 stores PACA pointer except 64-bit server in 823 * HV mode in which case it is HSPRG0 824 * 825 * 64-bit server: 826 * - SPRG0 scratch for TM recheckpoint/reclaim (reserved for HV on Power4) 827 * - SPRG2 scratch for exception vectors 828 * - SPRG3 CPU and NUMA node for VDSO getcpu (user visible) 829 * - HSPRG0 stores PACA in HV mode 830 * - HSPRG1 scratch for "HV" exceptions 831 * 832 * 64-bit embedded 833 * - SPRG0 generic exception scratch 834 * - SPRG2 TLB exception stack 835 * - SPRG3 critical exception scratch and 836 * CPU and NUMA node for VDSO getcpu (user visible) 837 * - SPRG4 unused (user visible) 838 * - SPRG6 TLB miss scratch (user visible, sorry !) 839 * - SPRG7 critical exception scratch 840 * - SPRG8 machine check exception scratch 841 * - SPRG9 debug exception scratch 842 * 843 * All 32-bit: 844 * - SPRG3 current thread_info pointer 845 * (virtual on BookE, physical on others) 846 * 847 * 32-bit classic: 848 * - SPRG0 scratch for exception vectors 849 * - SPRG1 scratch for exception vectors 850 * - SPRG2 indicator that we are in RTAS 851 * - SPRG4 (603 only) pseudo TLB LRU data 852 * 853 * 32-bit 40x: 854 * - SPRG0 scratch for exception vectors 855 * - SPRG1 scratch for exception vectors 856 * - SPRG2 scratch for exception vectors 857 * - SPRG4 scratch for exception vectors (not 403) 858 * - SPRG5 scratch for exception vectors (not 403) 859 * - SPRG6 scratch for exception vectors (not 403) 860 * - SPRG7 scratch for exception vectors (not 403) 861 * 862 * 32-bit 440 and FSL BookE: 863 * - SPRG0 scratch for exception vectors 864 * - SPRG1 scratch for exception vectors (*) 865 * - SPRG2 scratch for crit interrupts handler 866 * - SPRG4 scratch for exception vectors 867 * - SPRG5 scratch for exception vectors 868 * - SPRG6 scratch for machine check handler 869 * - SPRG7 scratch for exception vectors 870 * - SPRG9 scratch for debug vectors (e500 only) 871 * 872 * Additionally, BookE separates "read" and "write" 873 * of those registers. That allows to use the userspace 874 * readable variant for reads, which can avoid a fault 875 * with KVM type virtualization. 876 * 877 * (*) Under KVM, the host SPRG1 is used to point to 878 * the current VCPU data structure 879 * 880 * 32-bit 8xx: 881 * - SPRG0 scratch for exception vectors 882 * - SPRG1 scratch for exception vectors 883 * - SPRG2 apparently unused but initialized 884 * 885 */ 886 #ifdef CONFIG_PPC64 887 #define SPRN_SPRG_PACA SPRN_SPRG1 888 #else 889 #define SPRN_SPRG_THREAD SPRN_SPRG3 890 #endif 891 892 #ifdef CONFIG_PPC_BOOK3S_64 893 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG2 894 #define SPRN_SPRG_HPACA SPRN_HSPRG0 895 #define SPRN_SPRG_HSCRATCH0 SPRN_HSPRG1 896 897 #define GET_PACA(rX) \ 898 BEGIN_FTR_SECTION_NESTED(66); \ 899 mfspr rX,SPRN_SPRG_PACA; \ 900 FTR_SECTION_ELSE_NESTED(66); \ 901 mfspr rX,SPRN_SPRG_HPACA; \ 902 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) 903 904 #define SET_PACA(rX) \ 905 BEGIN_FTR_SECTION_NESTED(66); \ 906 mtspr SPRN_SPRG_PACA,rX; \ 907 FTR_SECTION_ELSE_NESTED(66); \ 908 mtspr SPRN_SPRG_HPACA,rX; \ 909 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) 910 911 #define GET_SCRATCH0(rX) \ 912 BEGIN_FTR_SECTION_NESTED(66); \ 913 mfspr rX,SPRN_SPRG_SCRATCH0; \ 914 FTR_SECTION_ELSE_NESTED(66); \ 915 mfspr rX,SPRN_SPRG_HSCRATCH0; \ 916 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) 917 918 #define SET_SCRATCH0(rX) \ 919 BEGIN_FTR_SECTION_NESTED(66); \ 920 mtspr SPRN_SPRG_SCRATCH0,rX; \ 921 FTR_SECTION_ELSE_NESTED(66); \ 922 mtspr SPRN_SPRG_HSCRATCH0,rX; \ 923 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_HVMODE, 66) 924 925 #else /* CONFIG_PPC_BOOK3S_64 */ 926 #define GET_SCRATCH0(rX) mfspr rX,SPRN_SPRG_SCRATCH0 927 #define SET_SCRATCH0(rX) mtspr SPRN_SPRG_SCRATCH0,rX 928 929 #endif 930 931 #ifdef CONFIG_PPC_BOOK3E_64 932 #define SPRN_SPRG_MC_SCRATCH SPRN_SPRG8 933 #define SPRN_SPRG_CRIT_SCRATCH SPRN_SPRG3 934 #define SPRN_SPRG_DBG_SCRATCH SPRN_SPRG9 935 #define SPRN_SPRG_TLB_EXFRAME SPRN_SPRG2 936 #define SPRN_SPRG_TLB_SCRATCH SPRN_SPRG6 937 #define SPRN_SPRG_GEN_SCRATCH SPRN_SPRG0 938 #define SPRN_SPRG_GDBELL_SCRATCH SPRN_SPRG_GEN_SCRATCH 939 940 #define SET_PACA(rX) mtspr SPRN_SPRG_PACA,rX 941 #define GET_PACA(rX) mfspr rX,SPRN_SPRG_PACA 942 943 #endif 944 945 #ifdef CONFIG_PPC_BOOK3S_32 946 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 947 #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 948 #define SPRN_SPRG_RTAS SPRN_SPRG2 949 #define SPRN_SPRG_603_LRU SPRN_SPRG4 950 #endif 951 952 #ifdef CONFIG_40x 953 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 954 #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 955 #define SPRN_SPRG_SCRATCH2 SPRN_SPRG2 956 #define SPRN_SPRG_SCRATCH3 SPRN_SPRG4 957 #define SPRN_SPRG_SCRATCH4 SPRN_SPRG5 958 #define SPRN_SPRG_SCRATCH5 SPRN_SPRG6 959 #define SPRN_SPRG_SCRATCH6 SPRN_SPRG7 960 #endif 961 962 #ifdef CONFIG_BOOKE 963 #define SPRN_SPRG_RSCRATCH0 SPRN_SPRG0 964 #define SPRN_SPRG_WSCRATCH0 SPRN_SPRG0 965 #define SPRN_SPRG_RSCRATCH1 SPRN_SPRG1 966 #define SPRN_SPRG_WSCRATCH1 SPRN_SPRG1 967 #define SPRN_SPRG_RSCRATCH_CRIT SPRN_SPRG2 968 #define SPRN_SPRG_WSCRATCH_CRIT SPRN_SPRG2 969 #define SPRN_SPRG_RSCRATCH2 SPRN_SPRG4R 970 #define SPRN_SPRG_WSCRATCH2 SPRN_SPRG4W 971 #define SPRN_SPRG_RSCRATCH3 SPRN_SPRG5R 972 #define SPRN_SPRG_WSCRATCH3 SPRN_SPRG5W 973 #define SPRN_SPRG_RSCRATCH_MC SPRN_SPRG1 974 #define SPRN_SPRG_WSCRATCH_MC SPRN_SPRG1 975 #define SPRN_SPRG_RSCRATCH4 SPRN_SPRG7R 976 #define SPRN_SPRG_WSCRATCH4 SPRN_SPRG7W 977 #ifdef CONFIG_E200 978 #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG6R 979 #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG6W 980 #else 981 #define SPRN_SPRG_RSCRATCH_DBG SPRN_SPRG9 982 #define SPRN_SPRG_WSCRATCH_DBG SPRN_SPRG9 983 #endif 984 #endif 985 986 #ifdef CONFIG_8xx 987 #define SPRN_SPRG_SCRATCH0 SPRN_SPRG0 988 #define SPRN_SPRG_SCRATCH1 SPRN_SPRG1 989 #endif 990 991 992 993 /* 994 * An mtfsf instruction with the L bit set. On CPUs that support this a 995 * full 64bits of FPSCR is restored and on other CPUs the L bit is ignored. 996 * 997 * Until binutils gets the new form of mtfsf, hardwire the instruction. 998 */ 999 #ifdef CONFIG_PPC64 1000 #define MTFSF_L(REG) \ 1001 .long (0xfc00058e | ((0xff) << 17) | ((REG) << 11) | (1 << 25)) 1002 #else 1003 #define MTFSF_L(REG) mtfsf 0xff, (REG) 1004 #endif 1005 1006 /* Processor Version Register (PVR) field extraction */ 1007 1008 #define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */ 1009 #define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */ 1010 1011 #define pvr_version_is(pvr) (PVR_VER(mfspr(SPRN_PVR)) == (pvr)) 1012 1013 /* 1014 * IBM has further subdivided the standard PowerPC 16-bit version and 1015 * revision subfields of the PVR for the PowerPC 403s into the following: 1016 */ 1017 1018 #define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */ 1019 #define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */ 1020 #define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */ 1021 #define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */ 1022 #define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */ 1023 #define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */ 1024 1025 /* Processor Version Numbers */ 1026 1027 #define PVR_403GA 0x00200000 1028 #define PVR_403GB 0x00200100 1029 #define PVR_403GC 0x00200200 1030 #define PVR_403GCX 0x00201400 1031 #define PVR_405GP 0x40110000 1032 #define PVR_476 0x11a52000 1033 #define PVR_476FPE 0x7ff50000 1034 #define PVR_STB03XXX 0x40310000 1035 #define PVR_NP405H 0x41410000 1036 #define PVR_NP405L 0x41610000 1037 #define PVR_601 0x00010000 1038 #define PVR_602 0x00050000 1039 #define PVR_603 0x00030000 1040 #define PVR_603e 0x00060000 1041 #define PVR_603ev 0x00070000 1042 #define PVR_603r 0x00071000 1043 #define PVR_604 0x00040000 1044 #define PVR_604e 0x00090000 1045 #define PVR_604r 0x000A0000 1046 #define PVR_620 0x00140000 1047 #define PVR_740 0x00080000 1048 #define PVR_750 PVR_740 1049 #define PVR_740P 0x10080000 1050 #define PVR_750P PVR_740P 1051 #define PVR_7400 0x000C0000 1052 #define PVR_7410 0x800C0000 1053 #define PVR_7450 0x80000000 1054 #define PVR_8540 0x80200000 1055 #define PVR_8560 0x80200000 1056 #define PVR_VER_E500V1 0x8020 1057 #define PVR_VER_E500V2 0x8021 1058 /* 1059 * For the 8xx processors, all of them report the same PVR family for 1060 * the PowerPC core. The various versions of these processors must be 1061 * differentiated by the version number in the Communication Processor 1062 * Module (CPM). 1063 */ 1064 #define PVR_821 0x00500000 1065 #define PVR_823 PVR_821 1066 #define PVR_850 PVR_821 1067 #define PVR_860 PVR_821 1068 #define PVR_8240 0x00810100 1069 #define PVR_8245 0x80811014 1070 #define PVR_8260 PVR_8240 1071 1072 /* 476 Simulator seems to currently have the PVR of the 602... */ 1073 #define PVR_476_ISS 0x00052000 1074 1075 /* 64-bit processors */ 1076 #define PVR_NORTHSTAR 0x0033 1077 #define PVR_PULSAR 0x0034 1078 #define PVR_POWER4 0x0035 1079 #define PVR_ICESTAR 0x0036 1080 #define PVR_SSTAR 0x0037 1081 #define PVR_POWER4p 0x0038 1082 #define PVR_970 0x0039 1083 #define PVR_POWER5 0x003A 1084 #define PVR_POWER5p 0x003B 1085 #define PVR_970FX 0x003C 1086 #define PVR_POWER6 0x003E 1087 #define PVR_POWER7 0x003F 1088 #define PVR_630 0x0040 1089 #define PVR_630p 0x0041 1090 #define PVR_970MP 0x0044 1091 #define PVR_970GX 0x0045 1092 #define PVR_POWER7p 0x004A 1093 #define PVR_POWER8 0x004B 1094 #define PVR_BE 0x0070 1095 #define PVR_PA6T 0x0090 1096 1097 /* Macros for setting and retrieving special purpose registers */ 1098 #ifndef __ASSEMBLY__ 1099 #define mfmsr() ({unsigned long rval; \ 1100 asm volatile("mfmsr %0" : "=r" (rval) : \ 1101 : "memory"); rval;}) 1102 #ifdef CONFIG_PPC_BOOK3S_64 1103 #define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \ 1104 : : "r" (v) : "memory") 1105 #define mtmsrd(v) __mtmsrd((v), 0) 1106 #define mtmsr(v) mtmsrd(v) 1107 #else 1108 #define mtmsr(v) asm volatile("mtmsr %0" : \ 1109 : "r" ((unsigned long)(v)) \ 1110 : "memory") 1111 #endif 1112 1113 #define mfspr(rn) ({unsigned long rval; \ 1114 asm volatile("mfspr %0," __stringify(rn) \ 1115 : "=r" (rval)); rval;}) 1116 #define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : \ 1117 : "r" ((unsigned long)(v)) \ 1118 : "memory") 1119 1120 #ifdef __powerpc64__ 1121 #ifdef CONFIG_PPC_CELL 1122 #define mftb() ({unsigned long rval; \ 1123 asm volatile( \ 1124 "90: mftb %0;\n" \ 1125 "97: cmpwi %0,0;\n" \ 1126 " beq- 90b;\n" \ 1127 "99:\n" \ 1128 ".section __ftr_fixup,\"a\"\n" \ 1129 ".align 3\n" \ 1130 "98:\n" \ 1131 " .llong %1\n" \ 1132 " .llong %1\n" \ 1133 " .llong 97b-98b\n" \ 1134 " .llong 99b-98b\n" \ 1135 " .llong 0\n" \ 1136 " .llong 0\n" \ 1137 ".previous" \ 1138 : "=r" (rval) : "i" (CPU_FTR_CELL_TB_BUG)); rval;}) 1139 #else 1140 #define mftb() ({unsigned long rval; \ 1141 asm volatile("mftb %0" : "=r" (rval)); rval;}) 1142 #endif /* !CONFIG_PPC_CELL */ 1143 1144 #else /* __powerpc64__ */ 1145 1146 #define mftbl() ({unsigned long rval; \ 1147 asm volatile("mftbl %0" : "=r" (rval)); rval;}) 1148 #define mftbu() ({unsigned long rval; \ 1149 asm volatile("mftbu %0" : "=r" (rval)); rval;}) 1150 #endif /* !__powerpc64__ */ 1151 1152 #define mttbl(v) asm volatile("mttbl %0":: "r"(v)) 1153 #define mttbu(v) asm volatile("mttbu %0":: "r"(v)) 1154 1155 #ifdef CONFIG_PPC32 1156 #define mfsrin(v) ({unsigned int rval; \ 1157 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \ 1158 rval;}) 1159 #endif 1160 1161 #define proc_trap() asm volatile("trap") 1162 1163 #define __get_SP() ({unsigned long sp; \ 1164 asm volatile("mr %0,1": "=r" (sp)); sp;}) 1165 1166 extern unsigned long scom970_read(unsigned int address); 1167 extern void scom970_write(unsigned int address, unsigned long value); 1168 1169 struct pt_regs; 1170 1171 extern void ppc_save_regs(struct pt_regs *regs); 1172 1173 #endif /* __ASSEMBLY__ */ 1174 #endif /* __KERNEL__ */ 1175 #endif /* _ASM_POWERPC_REG_H */ 1176