1b8b572e1SStephen Rothwell /* 2b8b572e1SStephen Rothwell * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan. 3b8b572e1SStephen Rothwell */ 4b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PPC_ASM_H 5b8b572e1SStephen Rothwell #define _ASM_POWERPC_PPC_ASM_H 6b8b572e1SStephen Rothwell 79203fc9cSTim Abbott #include <linux/init.h> 8b8b572e1SStephen Rothwell #include <linux/stringify.h> 9b8b572e1SStephen Rothwell #include <asm/asm-compat.h> 10b8b572e1SStephen Rothwell #include <asm/processor.h> 1116c57b36SKumar Gala #include <asm/ppc-opcode.h> 12cf9efce0SPaul Mackerras #include <asm/firmware.h> 13b8b572e1SStephen Rothwell 14b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 15b8b572e1SStephen Rothwell #error __FILE__ should only be used in assembler files 16b8b572e1SStephen Rothwell #else 17b8b572e1SStephen Rothwell 18b8b572e1SStephen Rothwell #define SZL (BITS_PER_LONG/8) 19b8b572e1SStephen Rothwell 20b8b572e1SStephen Rothwell /* 21b8b572e1SStephen Rothwell * Stuff for accurate CPU time accounting. 22b8b572e1SStephen Rothwell * These macros handle transitions between user and system state 23b8b572e1SStephen Rothwell * in exception entry and exit and accumulate time to the 24b8b572e1SStephen Rothwell * user_time and system_time fields in the paca. 25b8b572e1SStephen Rothwell */ 26b8b572e1SStephen Rothwell 27b8b572e1SStephen Rothwell #ifndef CONFIG_VIRT_CPU_ACCOUNTING 28b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_ENTRY(ra, rb) 29b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_EXIT(ra, rb) 30cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME 31b8b572e1SStephen Rothwell #else 32b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \ 33cf9efce0SPaul Mackerras MFTB(ra); /* get timebase */ \ 34cf9efce0SPaul Mackerras ld rb,PACA_STARTTIME_USER(r13); \ 35cf9efce0SPaul Mackerras std ra,PACA_STARTTIME(r13); \ 36b8b572e1SStephen Rothwell subf rb,rb,ra; /* subtract start value */ \ 37b8b572e1SStephen Rothwell ld ra,PACA_USER_TIME(r13); \ 38b8b572e1SStephen Rothwell add ra,ra,rb; /* add on to user time */ \ 39b8b572e1SStephen Rothwell std ra,PACA_USER_TIME(r13); \ 40b8b572e1SStephen Rothwell 41b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_EXIT(ra, rb) \ 42cf9efce0SPaul Mackerras MFTB(ra); /* get timebase */ \ 43cf9efce0SPaul Mackerras ld rb,PACA_STARTTIME(r13); \ 44cf9efce0SPaul Mackerras std ra,PACA_STARTTIME_USER(r13); \ 45b8b572e1SStephen Rothwell subf rb,rb,ra; /* subtract start value */ \ 46b8b572e1SStephen Rothwell ld ra,PACA_SYSTEM_TIME(r13); \ 47cf9efce0SPaul Mackerras add ra,ra,rb; /* add on to system time */ \ 48cf9efce0SPaul Mackerras std ra,PACA_SYSTEM_TIME(r13) 49cf9efce0SPaul Mackerras 50cf9efce0SPaul Mackerras #ifdef CONFIG_PPC_SPLPAR 51cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME \ 52cf9efce0SPaul Mackerras BEGIN_FW_FTR_SECTION; \ 53cf9efce0SPaul Mackerras beq 33f; \ 54cf9efce0SPaul Mackerras /* from user - see if there are any DTL entries to process */ \ 55cf9efce0SPaul Mackerras ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \ 56cf9efce0SPaul Mackerras ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \ 57cf9efce0SPaul Mackerras ld r10,LPPACA_DTLIDX(r10); /* get log write index */ \ 58cf9efce0SPaul Mackerras cmpd cr1,r11,r10; \ 59cf9efce0SPaul Mackerras beq+ cr1,33f; \ 60cf9efce0SPaul Mackerras bl .accumulate_stolen_time; \ 61990118c8SBenjamin Herrenschmidt ld r12,_MSR(r1); \ 62990118c8SBenjamin Herrenschmidt andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \ 63cf9efce0SPaul Mackerras 33: \ 64cf9efce0SPaul Mackerras END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR) 65cf9efce0SPaul Mackerras 66cf9efce0SPaul Mackerras #else /* CONFIG_PPC_SPLPAR */ 67cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME 68cf9efce0SPaul Mackerras 69cf9efce0SPaul Mackerras #endif /* CONFIG_PPC_SPLPAR */ 70cf9efce0SPaul Mackerras 71cf9efce0SPaul Mackerras #endif /* CONFIG_VIRT_CPU_ACCOUNTING */ 72b8b572e1SStephen Rothwell 73b8b572e1SStephen Rothwell /* 74b8b572e1SStephen Rothwell * Macros for storing registers into and loading registers from 75b8b572e1SStephen Rothwell * exception frames. 76b8b572e1SStephen Rothwell */ 77b8b572e1SStephen Rothwell #ifdef __powerpc64__ 78b8b572e1SStephen Rothwell #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base) 79b8b572e1SStephen Rothwell #define REST_GPR(n, base) ld n,GPR0+8*(n)(base) 80b8b572e1SStephen Rothwell #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base) 81b8b572e1SStephen Rothwell #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base) 82b8b572e1SStephen Rothwell #else 83b8b572e1SStephen Rothwell #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base) 84b8b572e1SStephen Rothwell #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base) 85b8b572e1SStephen Rothwell #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \ 86b8b572e1SStephen Rothwell SAVE_10GPRS(22, base) 87b8b572e1SStephen Rothwell #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \ 88b8b572e1SStephen Rothwell REST_10GPRS(22, base) 89b8b572e1SStephen Rothwell #endif 90b8b572e1SStephen Rothwell 91b8b572e1SStephen Rothwell #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base) 92b8b572e1SStephen Rothwell #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base) 93b8b572e1SStephen Rothwell #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base) 94b8b572e1SStephen Rothwell #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base) 95b8b572e1SStephen Rothwell #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base) 96b8b572e1SStephen Rothwell #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base) 97b8b572e1SStephen Rothwell #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base) 98b8b572e1SStephen Rothwell #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base) 99b8b572e1SStephen Rothwell 100b8b572e1SStephen Rothwell #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base) 101b8b572e1SStephen Rothwell #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base) 102b8b572e1SStephen Rothwell #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base) 103b8b572e1SStephen Rothwell #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base) 104b8b572e1SStephen Rothwell #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base) 105b8b572e1SStephen Rothwell #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base) 106b8b572e1SStephen Rothwell #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base) 107b8b572e1SStephen Rothwell #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base) 108b8b572e1SStephen Rothwell #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base) 109b8b572e1SStephen Rothwell #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base) 110b8b572e1SStephen Rothwell #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base) 111b8b572e1SStephen Rothwell #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base) 112b8b572e1SStephen Rothwell 11323e55f92SMichael Wolf #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,base,b 114b8b572e1SStephen Rothwell #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base) 115b8b572e1SStephen Rothwell #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base) 116b8b572e1SStephen Rothwell #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base) 117b8b572e1SStephen Rothwell #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base) 118b8b572e1SStephen Rothwell #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base) 11923e55f92SMichael Wolf #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,base,b 120b8b572e1SStephen Rothwell #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base) 121b8b572e1SStephen Rothwell #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base) 122b8b572e1SStephen Rothwell #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base) 123b8b572e1SStephen Rothwell #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base) 124b8b572e1SStephen Rothwell #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base) 125b8b572e1SStephen Rothwell 1268b3c34cfSMichael Neuling /* Save/restore FPRs, VRs and VSRs from their checkpointed backups in 1278b3c34cfSMichael Neuling * thread_struct: 1288b3c34cfSMichael Neuling */ 1298b3c34cfSMichael Neuling #define SAVE_FPR_TRANSACT(n, base) stfd n,THREAD_TRANSACT_FPR0+ \ 1308b3c34cfSMichael Neuling 8*TS_FPRWIDTH*(n)(base) 1318b3c34cfSMichael Neuling #define SAVE_2FPRS_TRANSACT(n, base) SAVE_FPR_TRANSACT(n, base); \ 1328b3c34cfSMichael Neuling SAVE_FPR_TRANSACT(n+1, base) 1338b3c34cfSMichael Neuling #define SAVE_4FPRS_TRANSACT(n, base) SAVE_2FPRS_TRANSACT(n, base); \ 1348b3c34cfSMichael Neuling SAVE_2FPRS_TRANSACT(n+2, base) 1358b3c34cfSMichael Neuling #define SAVE_8FPRS_TRANSACT(n, base) SAVE_4FPRS_TRANSACT(n, base); \ 1368b3c34cfSMichael Neuling SAVE_4FPRS_TRANSACT(n+4, base) 1378b3c34cfSMichael Neuling #define SAVE_16FPRS_TRANSACT(n, base) SAVE_8FPRS_TRANSACT(n, base); \ 1388b3c34cfSMichael Neuling SAVE_8FPRS_TRANSACT(n+8, base) 1398b3c34cfSMichael Neuling #define SAVE_32FPRS_TRANSACT(n, base) SAVE_16FPRS_TRANSACT(n, base); \ 1408b3c34cfSMichael Neuling SAVE_16FPRS_TRANSACT(n+16, base) 1418b3c34cfSMichael Neuling 1428b3c34cfSMichael Neuling #define REST_FPR_TRANSACT(n, base) lfd n,THREAD_TRANSACT_FPR0+ \ 1438b3c34cfSMichael Neuling 8*TS_FPRWIDTH*(n)(base) 1448b3c34cfSMichael Neuling #define REST_2FPRS_TRANSACT(n, base) REST_FPR_TRANSACT(n, base); \ 1458b3c34cfSMichael Neuling REST_FPR_TRANSACT(n+1, base) 1468b3c34cfSMichael Neuling #define REST_4FPRS_TRANSACT(n, base) REST_2FPRS_TRANSACT(n, base); \ 1478b3c34cfSMichael Neuling REST_2FPRS_TRANSACT(n+2, base) 1488b3c34cfSMichael Neuling #define REST_8FPRS_TRANSACT(n, base) REST_4FPRS_TRANSACT(n, base); \ 1498b3c34cfSMichael Neuling REST_4FPRS_TRANSACT(n+4, base) 1508b3c34cfSMichael Neuling #define REST_16FPRS_TRANSACT(n, base) REST_8FPRS_TRANSACT(n, base); \ 1518b3c34cfSMichael Neuling REST_8FPRS_TRANSACT(n+8, base) 1528b3c34cfSMichael Neuling #define REST_32FPRS_TRANSACT(n, base) REST_16FPRS_TRANSACT(n, base); \ 1538b3c34cfSMichael Neuling REST_16FPRS_TRANSACT(n+16, base) 1548b3c34cfSMichael Neuling 1558b3c34cfSMichael Neuling 1568b3c34cfSMichael Neuling #define SAVE_VR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VR0+(16*(n)); \ 1578b3c34cfSMichael Neuling stvx n,b,base 1588b3c34cfSMichael Neuling #define SAVE_2VRS_TRANSACT(n,b,base) SAVE_VR_TRANSACT(n,b,base); \ 1598b3c34cfSMichael Neuling SAVE_VR_TRANSACT(n+1,b,base) 1608b3c34cfSMichael Neuling #define SAVE_4VRS_TRANSACT(n,b,base) SAVE_2VRS_TRANSACT(n,b,base); \ 1618b3c34cfSMichael Neuling SAVE_2VRS_TRANSACT(n+2,b,base) 1628b3c34cfSMichael Neuling #define SAVE_8VRS_TRANSACT(n,b,base) SAVE_4VRS_TRANSACT(n,b,base); \ 1638b3c34cfSMichael Neuling SAVE_4VRS_TRANSACT(n+4,b,base) 1648b3c34cfSMichael Neuling #define SAVE_16VRS_TRANSACT(n,b,base) SAVE_8VRS_TRANSACT(n,b,base); \ 1658b3c34cfSMichael Neuling SAVE_8VRS_TRANSACT(n+8,b,base) 1668b3c34cfSMichael Neuling #define SAVE_32VRS_TRANSACT(n,b,base) SAVE_16VRS_TRANSACT(n,b,base); \ 1678b3c34cfSMichael Neuling SAVE_16VRS_TRANSACT(n+16,b,base) 1688b3c34cfSMichael Neuling 1698b3c34cfSMichael Neuling #define REST_VR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VR0+(16*(n)); \ 1708b3c34cfSMichael Neuling lvx n,b,base 1718b3c34cfSMichael Neuling #define REST_2VRS_TRANSACT(n,b,base) REST_VR_TRANSACT(n,b,base); \ 1728b3c34cfSMichael Neuling REST_VR_TRANSACT(n+1,b,base) 1738b3c34cfSMichael Neuling #define REST_4VRS_TRANSACT(n,b,base) REST_2VRS_TRANSACT(n,b,base); \ 1748b3c34cfSMichael Neuling REST_2VRS_TRANSACT(n+2,b,base) 1758b3c34cfSMichael Neuling #define REST_8VRS_TRANSACT(n,b,base) REST_4VRS_TRANSACT(n,b,base); \ 1768b3c34cfSMichael Neuling REST_4VRS_TRANSACT(n+4,b,base) 1778b3c34cfSMichael Neuling #define REST_16VRS_TRANSACT(n,b,base) REST_8VRS_TRANSACT(n,b,base); \ 1788b3c34cfSMichael Neuling REST_8VRS_TRANSACT(n+8,b,base) 1798b3c34cfSMichael Neuling #define REST_32VRS_TRANSACT(n,b,base) REST_16VRS_TRANSACT(n,b,base); \ 1808b3c34cfSMichael Neuling REST_16VRS_TRANSACT(n+16,b,base) 1818b3c34cfSMichael Neuling 1828b3c34cfSMichael Neuling 1838b3c34cfSMichael Neuling #define SAVE_VSR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VSR0+(16*(n)); \ 1848b3c34cfSMichael Neuling STXVD2X(n,R##base,R##b) 1858b3c34cfSMichael Neuling #define SAVE_2VSRS_TRANSACT(n,b,base) SAVE_VSR_TRANSACT(n,b,base); \ 1868b3c34cfSMichael Neuling SAVE_VSR_TRANSACT(n+1,b,base) 1878b3c34cfSMichael Neuling #define SAVE_4VSRS_TRANSACT(n,b,base) SAVE_2VSRS_TRANSACT(n,b,base); \ 1888b3c34cfSMichael Neuling SAVE_2VSRS_TRANSACT(n+2,b,base) 1898b3c34cfSMichael Neuling #define SAVE_8VSRS_TRANSACT(n,b,base) SAVE_4VSRS_TRANSACT(n,b,base); \ 1908b3c34cfSMichael Neuling SAVE_4VSRS_TRANSACT(n+4,b,base) 1918b3c34cfSMichael Neuling #define SAVE_16VSRS_TRANSACT(n,b,base) SAVE_8VSRS_TRANSACT(n,b,base); \ 1928b3c34cfSMichael Neuling SAVE_8VSRS_TRANSACT(n+8,b,base) 1938b3c34cfSMichael Neuling #define SAVE_32VSRS_TRANSACT(n,b,base) SAVE_16VSRS_TRANSACT(n,b,base); \ 1948b3c34cfSMichael Neuling SAVE_16VSRS_TRANSACT(n+16,b,base) 1958b3c34cfSMichael Neuling 1968b3c34cfSMichael Neuling #define REST_VSR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VSR0+(16*(n)); \ 1978b3c34cfSMichael Neuling LXVD2X(n,R##base,R##b) 1988b3c34cfSMichael Neuling #define REST_2VSRS_TRANSACT(n,b,base) REST_VSR_TRANSACT(n,b,base); \ 1998b3c34cfSMichael Neuling REST_VSR_TRANSACT(n+1,b,base) 2008b3c34cfSMichael Neuling #define REST_4VSRS_TRANSACT(n,b,base) REST_2VSRS_TRANSACT(n,b,base); \ 2018b3c34cfSMichael Neuling REST_2VSRS_TRANSACT(n+2,b,base) 2028b3c34cfSMichael Neuling #define REST_8VSRS_TRANSACT(n,b,base) REST_4VSRS_TRANSACT(n,b,base); \ 2038b3c34cfSMichael Neuling REST_4VSRS_TRANSACT(n+4,b,base) 2048b3c34cfSMichael Neuling #define REST_16VSRS_TRANSACT(n,b,base) REST_8VSRS_TRANSACT(n,b,base); \ 2058b3c34cfSMichael Neuling REST_8VSRS_TRANSACT(n+8,b,base) 2068b3c34cfSMichael Neuling #define REST_32VSRS_TRANSACT(n,b,base) REST_16VSRS_TRANSACT(n,b,base); \ 2078b3c34cfSMichael Neuling REST_16VSRS_TRANSACT(n+16,b,base) 2088b3c34cfSMichael Neuling 209b8b572e1SStephen Rothwell /* Save the lower 32 VSRs in the thread VSR region */ 2100b7673c3SMichael Neuling #define SAVE_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); STXVD2X(n,R##base,R##b) 211b8b572e1SStephen Rothwell #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base) 212b8b572e1SStephen Rothwell #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base) 213b8b572e1SStephen Rothwell #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base) 214b8b572e1SStephen Rothwell #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base) 215b8b572e1SStephen Rothwell #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base) 2160b7673c3SMichael Neuling #define REST_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); LXVD2X(n,R##base,R##b) 217b8b572e1SStephen Rothwell #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base) 218b8b572e1SStephen Rothwell #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base) 219b8b572e1SStephen Rothwell #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base) 220b8b572e1SStephen Rothwell #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base) 221b8b572e1SStephen Rothwell #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base) 222b8b572e1SStephen Rothwell /* Save the upper 32 VSRs (32-63) in the thread VSX region (0-31) */ 2230b7673c3SMichael Neuling #define SAVE_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); STXVD2X(n+32,R##base,R##b) 224b8b572e1SStephen Rothwell #define SAVE_2VSRSU(n,b,base) SAVE_VSRU(n,b,base); SAVE_VSRU(n+1,b,base) 225b8b572e1SStephen Rothwell #define SAVE_4VSRSU(n,b,base) SAVE_2VSRSU(n,b,base); SAVE_2VSRSU(n+2,b,base) 226b8b572e1SStephen Rothwell #define SAVE_8VSRSU(n,b,base) SAVE_4VSRSU(n,b,base); SAVE_4VSRSU(n+4,b,base) 227b8b572e1SStephen Rothwell #define SAVE_16VSRSU(n,b,base) SAVE_8VSRSU(n,b,base); SAVE_8VSRSU(n+8,b,base) 228b8b572e1SStephen Rothwell #define SAVE_32VSRSU(n,b,base) SAVE_16VSRSU(n,b,base); SAVE_16VSRSU(n+16,b,base) 2290b7673c3SMichael Neuling #define REST_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); LXVD2X(n+32,R##base,R##b) 230b8b572e1SStephen Rothwell #define REST_2VSRSU(n,b,base) REST_VSRU(n,b,base); REST_VSRU(n+1,b,base) 231b8b572e1SStephen Rothwell #define REST_4VSRSU(n,b,base) REST_2VSRSU(n,b,base); REST_2VSRSU(n+2,b,base) 232b8b572e1SStephen Rothwell #define REST_8VSRSU(n,b,base) REST_4VSRSU(n,b,base); REST_4VSRSU(n+4,b,base) 233b8b572e1SStephen Rothwell #define REST_16VSRSU(n,b,base) REST_8VSRSU(n,b,base); REST_8VSRSU(n+8,b,base) 234b8b572e1SStephen Rothwell #define REST_32VSRSU(n,b,base) REST_16VSRSU(n,b,base); REST_16VSRSU(n+16,b,base) 235b8b572e1SStephen Rothwell 236c51584d5SScott Wood /* 237c51584d5SScott Wood * b = base register for addressing, o = base offset from register of 1st EVR 238c51584d5SScott Wood * n = first EVR, s = scratch 239c51584d5SScott Wood */ 240c51584d5SScott Wood #define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b) 241c51584d5SScott Wood #define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o) 242c51584d5SScott Wood #define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o) 243c51584d5SScott Wood #define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o) 244c51584d5SScott Wood #define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o) 245c51584d5SScott Wood #define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o) 246c51584d5SScott Wood #define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n 247c51584d5SScott Wood #define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o) 248c51584d5SScott Wood #define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o) 249c51584d5SScott Wood #define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o) 250c51584d5SScott Wood #define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o) 251c51584d5SScott Wood #define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o) 252b8b572e1SStephen Rothwell 253b8b572e1SStephen Rothwell /* Macros to adjust thread priority for hardware multithreading */ 254b8b572e1SStephen Rothwell #define HMT_VERY_LOW or 31,31,31 # very low priority 255b8b572e1SStephen Rothwell #define HMT_LOW or 1,1,1 256b8b572e1SStephen Rothwell #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority 257b8b572e1SStephen Rothwell #define HMT_MEDIUM or 2,2,2 258b8b572e1SStephen Rothwell #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority 259b8b572e1SStephen Rothwell #define HMT_HIGH or 3,3,3 26050fb8ebeSBenjamin Herrenschmidt #define HMT_EXTRA_HIGH or 7,7,7 # power7 only 261b8b572e1SStephen Rothwell 262d72be892SMichael Neuling #ifdef CONFIG_PPC64 263d72be892SMichael Neuling #define ULONG_SIZE 8 264d72be892SMichael Neuling #else 265d72be892SMichael Neuling #define ULONG_SIZE 4 266d72be892SMichael Neuling #endif 2670b7673c3SMichael Neuling #define __VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE)) 2680b7673c3SMichael Neuling #define VCPU_GPR(n) __VCPU_GPR(__REG_##n) 269d72be892SMichael Neuling 270b8b572e1SStephen Rothwell #ifdef __KERNEL__ 271b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 272b8b572e1SStephen Rothwell 27344ce6a5eSMichael Neuling #define STACKFRAMESIZE 256 2740b7673c3SMichael Neuling #define __STK_REG(i) (112 + ((i)-14)*8) 2750b7673c3SMichael Neuling #define STK_REG(i) __STK_REG(__REG_##i) 27644ce6a5eSMichael Neuling 2770b7673c3SMichael Neuling #define __STK_PARAM(i) (48 + ((i)-3)*8) 2780b7673c3SMichael Neuling #define STK_PARAM(i) __STK_PARAM(__REG_##i) 27944ce6a5eSMichael Neuling 280b8b572e1SStephen Rothwell #define XGLUE(a,b) a##b 281b8b572e1SStephen Rothwell #define GLUE(a,b) XGLUE(a,b) 282b8b572e1SStephen Rothwell 283b8b572e1SStephen Rothwell #define _GLOBAL(name) \ 284b8b572e1SStephen Rothwell .section ".text"; \ 285b8b572e1SStephen Rothwell .align 2 ; \ 286b8b572e1SStephen Rothwell .globl name; \ 287b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 288b8b572e1SStephen Rothwell .section ".opd","aw"; \ 289b8b572e1SStephen Rothwell name: \ 290b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 291b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 292b8b572e1SStephen Rothwell .quad 0; \ 293b8b572e1SStephen Rothwell .previous; \ 294b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 295b8b572e1SStephen Rothwell GLUE(.,name): 296b8b572e1SStephen Rothwell 297b8b572e1SStephen Rothwell #define _INIT_GLOBAL(name) \ 2989203fc9cSTim Abbott __REF; \ 299b8b572e1SStephen Rothwell .align 2 ; \ 300b8b572e1SStephen Rothwell .globl name; \ 301b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 302b8b572e1SStephen Rothwell .section ".opd","aw"; \ 303b8b572e1SStephen Rothwell name: \ 304b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 305b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 306b8b572e1SStephen Rothwell .quad 0; \ 307b8b572e1SStephen Rothwell .previous; \ 308b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 309b8b572e1SStephen Rothwell GLUE(.,name): 310b8b572e1SStephen Rothwell 311b8b572e1SStephen Rothwell #define _KPROBE(name) \ 312b8b572e1SStephen Rothwell .section ".kprobes.text","a"; \ 313b8b572e1SStephen Rothwell .align 2 ; \ 314b8b572e1SStephen Rothwell .globl name; \ 315b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 316b8b572e1SStephen Rothwell .section ".opd","aw"; \ 317b8b572e1SStephen Rothwell name: \ 318b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 319b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 320b8b572e1SStephen Rothwell .quad 0; \ 321b8b572e1SStephen Rothwell .previous; \ 322b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 323b8b572e1SStephen Rothwell GLUE(.,name): 324b8b572e1SStephen Rothwell 325b8b572e1SStephen Rothwell #define _STATIC(name) \ 326b8b572e1SStephen Rothwell .section ".text"; \ 327b8b572e1SStephen Rothwell .align 2 ; \ 328b8b572e1SStephen Rothwell .section ".opd","aw"; \ 329b8b572e1SStephen Rothwell name: \ 330b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 331b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 332b8b572e1SStephen Rothwell .quad 0; \ 333b8b572e1SStephen Rothwell .previous; \ 334b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 335b8b572e1SStephen Rothwell GLUE(.,name): 336b8b572e1SStephen Rothwell 337b8b572e1SStephen Rothwell #define _INIT_STATIC(name) \ 3389203fc9cSTim Abbott __REF; \ 339b8b572e1SStephen Rothwell .align 2 ; \ 340b8b572e1SStephen Rothwell .section ".opd","aw"; \ 341b8b572e1SStephen Rothwell name: \ 342b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 343b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 344b8b572e1SStephen Rothwell .quad 0; \ 345b8b572e1SStephen Rothwell .previous; \ 346b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 347b8b572e1SStephen Rothwell GLUE(.,name): 348b8b572e1SStephen Rothwell 349b8b572e1SStephen Rothwell #else /* 32-bit */ 350b8b572e1SStephen Rothwell 351b8b572e1SStephen Rothwell #define _ENTRY(n) \ 352b8b572e1SStephen Rothwell .globl n; \ 353b8b572e1SStephen Rothwell n: 354b8b572e1SStephen Rothwell 355b8b572e1SStephen Rothwell #define _GLOBAL(n) \ 356b8b572e1SStephen Rothwell .text; \ 357b8b572e1SStephen Rothwell .stabs __stringify(n:F-1),N_FUN,0,0,n;\ 358b8b572e1SStephen Rothwell .globl n; \ 359b8b572e1SStephen Rothwell n: 360b8b572e1SStephen Rothwell 361b8b572e1SStephen Rothwell #define _KPROBE(n) \ 362b8b572e1SStephen Rothwell .section ".kprobes.text","a"; \ 363b8b572e1SStephen Rothwell .globl n; \ 364b8b572e1SStephen Rothwell n: 365b8b572e1SStephen Rothwell 366b8b572e1SStephen Rothwell #endif 367b8b572e1SStephen Rothwell 368b8b572e1SStephen Rothwell /* 369b8b572e1SStephen Rothwell * LOAD_REG_IMMEDIATE(rn, expr) 370b8b572e1SStephen Rothwell * Loads the value of the constant expression 'expr' into register 'rn' 371b8b572e1SStephen Rothwell * using immediate instructions only. Use this when it's important not 372b8b572e1SStephen Rothwell * to reference other data (i.e. on ppc64 when the TOC pointer is not 373e31aa453SPaul Mackerras * valid) and when 'expr' is a constant or absolute address. 374b8b572e1SStephen Rothwell * 375b8b572e1SStephen Rothwell * LOAD_REG_ADDR(rn, name) 376b8b572e1SStephen Rothwell * Loads the address of label 'name' into register 'rn'. Use this when 377b8b572e1SStephen Rothwell * you don't particularly need immediate instructions only, but you need 378b8b572e1SStephen Rothwell * the whole address in one register (e.g. it's a structure address and 379b8b572e1SStephen Rothwell * you want to access various offsets within it). On ppc32 this is 380b8b572e1SStephen Rothwell * identical to LOAD_REG_IMMEDIATE. 381b8b572e1SStephen Rothwell * 382b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE(rn, name) 383b8b572e1SStephen Rothwell * ADDROFF(name) 384b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE loads part of the address of label 'name' into 385b8b572e1SStephen Rothwell * register 'rn'. ADDROFF(name) returns the remainder of the address as 386b8b572e1SStephen Rothwell * a constant expression. ADDROFF(name) is a signed expression < 16 bits 387b8b572e1SStephen Rothwell * in size, so is suitable for use directly as an offset in load and store 388b8b572e1SStephen Rothwell * instructions. Use this when loading/storing a single word or less as: 389b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE(rX, name) 390b8b572e1SStephen Rothwell * ld rY,ADDROFF(name)(rX) 391b8b572e1SStephen Rothwell */ 392b8b572e1SStephen Rothwell #ifdef __powerpc64__ 393b8b572e1SStephen Rothwell #define LOAD_REG_IMMEDIATE(reg,expr) \ 394564aa5cfSMichael Neuling lis reg,(expr)@highest; \ 395564aa5cfSMichael Neuling ori reg,reg,(expr)@higher; \ 396564aa5cfSMichael Neuling rldicr reg,reg,32,31; \ 397564aa5cfSMichael Neuling oris reg,reg,(expr)@h; \ 398564aa5cfSMichael Neuling ori reg,reg,(expr)@l; 399b8b572e1SStephen Rothwell 400b8b572e1SStephen Rothwell #define LOAD_REG_ADDR(reg,name) \ 401564aa5cfSMichael Neuling ld reg,name@got(r2) 402b8b572e1SStephen Rothwell 403b8b572e1SStephen Rothwell #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name) 404b8b572e1SStephen Rothwell #define ADDROFF(name) 0 405b8b572e1SStephen Rothwell 406b8b572e1SStephen Rothwell /* offsets for stack frame layout */ 407b8b572e1SStephen Rothwell #define LRSAVE 16 408b8b572e1SStephen Rothwell 409b8b572e1SStephen Rothwell #else /* 32-bit */ 410b8b572e1SStephen Rothwell 411b8b572e1SStephen Rothwell #define LOAD_REG_IMMEDIATE(reg,expr) \ 412564aa5cfSMichael Neuling lis reg,(expr)@ha; \ 413564aa5cfSMichael Neuling addi reg,reg,(expr)@l; 414b8b572e1SStephen Rothwell 415b8b572e1SStephen Rothwell #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name) 416b8b572e1SStephen Rothwell 417564aa5cfSMichael Neuling #define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha 418b8b572e1SStephen Rothwell #define ADDROFF(name) name@l 419b8b572e1SStephen Rothwell 420b8b572e1SStephen Rothwell /* offsets for stack frame layout */ 421b8b572e1SStephen Rothwell #define LRSAVE 4 422b8b572e1SStephen Rothwell 423b8b572e1SStephen Rothwell #endif 424b8b572e1SStephen Rothwell 425b8b572e1SStephen Rothwell /* various errata or part fixups */ 426b8b572e1SStephen Rothwell #ifdef CONFIG_PPC601_SYNC_FIX 427b8b572e1SStephen Rothwell #define SYNC \ 428b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 429b8b572e1SStephen Rothwell sync; \ 430b8b572e1SStephen Rothwell isync; \ 431b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 432b8b572e1SStephen Rothwell #define SYNC_601 \ 433b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 434b8b572e1SStephen Rothwell sync; \ 435b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 436b8b572e1SStephen Rothwell #define ISYNC_601 \ 437b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 438b8b572e1SStephen Rothwell isync; \ 439b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 440b8b572e1SStephen Rothwell #else 441b8b572e1SStephen Rothwell #define SYNC 442b8b572e1SStephen Rothwell #define SYNC_601 443b8b572e1SStephen Rothwell #define ISYNC_601 444b8b572e1SStephen Rothwell #endif 445b8b572e1SStephen Rothwell 446b8b572e1SStephen Rothwell #ifdef CONFIG_PPC_CELL 447b8b572e1SStephen Rothwell #define MFTB(dest) \ 448b8b572e1SStephen Rothwell 90: mftb dest; \ 449b8b572e1SStephen Rothwell BEGIN_FTR_SECTION_NESTED(96); \ 450b8b572e1SStephen Rothwell cmpwi dest,0; \ 451b8b572e1SStephen Rothwell beq- 90b; \ 452b8b572e1SStephen Rothwell END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96) 453b8b572e1SStephen Rothwell #else 454b8b572e1SStephen Rothwell #define MFTB(dest) mftb dest 455b8b572e1SStephen Rothwell #endif 456b8b572e1SStephen Rothwell 457b8b572e1SStephen Rothwell #ifndef CONFIG_SMP 458b8b572e1SStephen Rothwell #define TLBSYNC 459b8b572e1SStephen Rothwell #else /* CONFIG_SMP */ 460b8b572e1SStephen Rothwell /* tlbsync is not implemented on 601 */ 461b8b572e1SStephen Rothwell #define TLBSYNC \ 462b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 463b8b572e1SStephen Rothwell tlbsync; \ 464b8b572e1SStephen Rothwell sync; \ 465b8b572e1SStephen Rothwell END_FTR_SECTION_IFCLR(CPU_FTR_601) 466b8b572e1SStephen Rothwell #endif 467b8b572e1SStephen Rothwell 468694caf02SAnton Blanchard #ifdef CONFIG_PPC64 469694caf02SAnton Blanchard #define MTOCRF(FXM, RS) \ 470694caf02SAnton Blanchard BEGIN_FTR_SECTION_NESTED(848); \ 47186e32fdcSMichael Neuling mtcrf (FXM), RS; \ 472694caf02SAnton Blanchard FTR_SECTION_ELSE_NESTED(848); \ 47386e32fdcSMichael Neuling mtocrf (FXM), RS; \ 474694caf02SAnton Blanchard ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848) 47513e7a8e8SHaren Myneni 47613e7a8e8SHaren Myneni /* 47713e7a8e8SHaren Myneni * PPR restore macros used in entry_64.S 47813e7a8e8SHaren Myneni * Used for P7 or later processors 47913e7a8e8SHaren Myneni */ 48013e7a8e8SHaren Myneni #define HMT_MEDIUM_LOW_HAS_PPR \ 48113e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(944) \ 48213e7a8e8SHaren Myneni HMT_MEDIUM_LOW; \ 48313e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,944) 48413e7a8e8SHaren Myneni 48513e7a8e8SHaren Myneni #define SET_DEFAULT_THREAD_PPR(ra, rb) \ 48613e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(945) \ 48713e7a8e8SHaren Myneni lis ra,INIT_PPR@highest; /* default ppr=3 */ \ 48813e7a8e8SHaren Myneni ld rb,PACACURRENT(r13); \ 48913e7a8e8SHaren Myneni sldi ra,ra,32; /* 11- 13 bits are used for ppr */ \ 49013e7a8e8SHaren Myneni std ra,TASKTHREADPPR(rb); \ 49113e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,945) 49213e7a8e8SHaren Myneni 49313e7a8e8SHaren Myneni #define RESTORE_PPR(ra, rb) \ 49413e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(946) \ 49513e7a8e8SHaren Myneni ld ra,PACACURRENT(r13); \ 49613e7a8e8SHaren Myneni ld rb,TASKTHREADPPR(ra); \ 49713e7a8e8SHaren Myneni mtspr SPRN_PPR,rb; /* Restore PPR */ \ 49813e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,946) 49913e7a8e8SHaren Myneni 500694caf02SAnton Blanchard #endif 501b8b572e1SStephen Rothwell 502b8b572e1SStephen Rothwell /* 503b8b572e1SStephen Rothwell * This instruction is not implemented on the PPC 603 or 601; however, on 504b8b572e1SStephen Rothwell * the 403GCX and 405GP tlbia IS defined and tlbie is not. 505b8b572e1SStephen Rothwell * All of these instructions exist in the 8xx, they have magical powers, 506b8b572e1SStephen Rothwell * and they must be used. 507b8b572e1SStephen Rothwell */ 508b8b572e1SStephen Rothwell 509b8b572e1SStephen Rothwell #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx) 510b8b572e1SStephen Rothwell #define tlbia \ 511b8b572e1SStephen Rothwell li r4,1024; \ 512b8b572e1SStephen Rothwell mtctr r4; \ 513b8b572e1SStephen Rothwell lis r4,KERNELBASE@h; \ 514b8b572e1SStephen Rothwell 0: tlbie r4; \ 515b8b572e1SStephen Rothwell addi r4,r4,0x1000; \ 516b8b572e1SStephen Rothwell bdnz 0b 517b8b572e1SStephen Rothwell #endif 518b8b572e1SStephen Rothwell 519b8b572e1SStephen Rothwell 520b8b572e1SStephen Rothwell #ifdef CONFIG_IBM440EP_ERR42 521b8b572e1SStephen Rothwell #define PPC440EP_ERR42 isync 522b8b572e1SStephen Rothwell #else 523b8b572e1SStephen Rothwell #define PPC440EP_ERR42 524b8b572e1SStephen Rothwell #endif 525b8b572e1SStephen Rothwell 52644c58cccSBenjamin Herrenschmidt /* 52744c58cccSBenjamin Herrenschmidt * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them 52844c58cccSBenjamin Herrenschmidt * keep the address intact to be compatible with code shared with 52944c58cccSBenjamin Herrenschmidt * 32-bit classic. 53044c58cccSBenjamin Herrenschmidt * 53144c58cccSBenjamin Herrenschmidt * On the other hand, I find it useful to have them behave as expected 53244c58cccSBenjamin Herrenschmidt * by their name (ie always do the addition) on 64-bit BookE 53344c58cccSBenjamin Herrenschmidt */ 53444c58cccSBenjamin Herrenschmidt #if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64) 535b8b572e1SStephen Rothwell #define toreal(rd) 536b8b572e1SStephen Rothwell #define fromreal(rd) 537b8b572e1SStephen Rothwell 538b8b572e1SStephen Rothwell /* 539b8b572e1SStephen Rothwell * We use addis to ensure compatibility with the "classic" ppc versions of 540b8b572e1SStephen Rothwell * these macros, which use rs = 0 to get the tophys offset in rd, rather than 541b8b572e1SStephen Rothwell * converting the address in r0, and so this version has to do that too 542b8b572e1SStephen Rothwell * (i.e. set register rd to 0 when rs == 0). 543b8b572e1SStephen Rothwell */ 544b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 545b8b572e1SStephen Rothwell addis rd,rs,0 546b8b572e1SStephen Rothwell 547b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 548b8b572e1SStephen Rothwell addis rd,rs,0 549b8b572e1SStephen Rothwell 550b8b572e1SStephen Rothwell #elif defined(CONFIG_PPC64) 551b8b572e1SStephen Rothwell #define toreal(rd) /* we can access c000... in real mode */ 552b8b572e1SStephen Rothwell #define fromreal(rd) 553b8b572e1SStephen Rothwell 554b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 555b8b572e1SStephen Rothwell clrldi rd,rs,2 556b8b572e1SStephen Rothwell 557b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 558b8b572e1SStephen Rothwell rotldi rd,rs,16; \ 559b8b572e1SStephen Rothwell ori rd,rd,((KERNELBASE>>48)&0xFFFF);\ 560b8b572e1SStephen Rothwell rotldi rd,rd,48 561b8b572e1SStephen Rothwell #else 562b8b572e1SStephen Rothwell /* 563b8b572e1SStephen Rothwell * On APUS (Amiga PowerPC cpu upgrade board), we don't know the 564b8b572e1SStephen Rothwell * physical base address of RAM at compile time. 565b8b572e1SStephen Rothwell */ 566b8b572e1SStephen Rothwell #define toreal(rd) tophys(rd,rd) 567b8b572e1SStephen Rothwell #define fromreal(rd) tovirt(rd,rd) 568b8b572e1SStephen Rothwell 569b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 570ccdcef72SDale Farnsworth 0: addis rd,rs,-PAGE_OFFSET@h; \ 571b8b572e1SStephen Rothwell .section ".vtop_fixup","aw"; \ 572b8b572e1SStephen Rothwell .align 1; \ 573b8b572e1SStephen Rothwell .long 0b; \ 574b8b572e1SStephen Rothwell .previous 575b8b572e1SStephen Rothwell 576b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 577ccdcef72SDale Farnsworth 0: addis rd,rs,PAGE_OFFSET@h; \ 578b8b572e1SStephen Rothwell .section ".ptov_fixup","aw"; \ 579b8b572e1SStephen Rothwell .align 1; \ 580b8b572e1SStephen Rothwell .long 0b; \ 581b8b572e1SStephen Rothwell .previous 582b8b572e1SStephen Rothwell #endif 583b8b572e1SStephen Rothwell 58444c58cccSBenjamin Herrenschmidt #ifdef CONFIG_PPC_BOOK3S_64 585b8b572e1SStephen Rothwell #define RFI rfid 586b8b572e1SStephen Rothwell #define MTMSRD(r) mtmsrd r 587b38c77d8SBenjamin Herrenschmidt #define MTMSR_EERI(reg) mtmsrd reg,1 588b8b572e1SStephen Rothwell #else 589b8b572e1SStephen Rothwell #define FIX_SRR1(ra, rb) 590b8b572e1SStephen Rothwell #ifndef CONFIG_40x 591b8b572e1SStephen Rothwell #define RFI rfi 592b8b572e1SStephen Rothwell #else 593b8b572e1SStephen Rothwell #define RFI rfi; b . /* Prevent prefetch past rfi */ 594b8b572e1SStephen Rothwell #endif 595b8b572e1SStephen Rothwell #define MTMSRD(r) mtmsr r 596b38c77d8SBenjamin Herrenschmidt #define MTMSR_EERI(reg) mtmsr reg 597b8b572e1SStephen Rothwell #define CLR_TOP32(r) 598b8b572e1SStephen Rothwell #endif 599b8b572e1SStephen Rothwell 600b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 601b8b572e1SStephen Rothwell 602b8b572e1SStephen Rothwell /* The boring bits... */ 603b8b572e1SStephen Rothwell 604b8b572e1SStephen Rothwell /* Condition Register Bit Fields */ 605b8b572e1SStephen Rothwell 606b8b572e1SStephen Rothwell #define cr0 0 607b8b572e1SStephen Rothwell #define cr1 1 608b8b572e1SStephen Rothwell #define cr2 2 609b8b572e1SStephen Rothwell #define cr3 3 610b8b572e1SStephen Rothwell #define cr4 4 611b8b572e1SStephen Rothwell #define cr5 5 612b8b572e1SStephen Rothwell #define cr6 6 613b8b572e1SStephen Rothwell #define cr7 7 614b8b572e1SStephen Rothwell 615b8b572e1SStephen Rothwell 6169a13a524SMichael Neuling /* 6179a13a524SMichael Neuling * General Purpose Registers (GPRs) 6189a13a524SMichael Neuling * 6199a13a524SMichael Neuling * The lower case r0-r31 should be used in preference to the upper 6209a13a524SMichael Neuling * case R0-R31 as they provide more error checking in the assembler. 6219a13a524SMichael Neuling * Use R0-31 only when really nessesary. 6229a13a524SMichael Neuling */ 623b8b572e1SStephen Rothwell 6249a13a524SMichael Neuling #define r0 %r0 6259a13a524SMichael Neuling #define r1 %r1 6269a13a524SMichael Neuling #define r2 %r2 6279a13a524SMichael Neuling #define r3 %r3 6289a13a524SMichael Neuling #define r4 %r4 6299a13a524SMichael Neuling #define r5 %r5 6309a13a524SMichael Neuling #define r6 %r6 6319a13a524SMichael Neuling #define r7 %r7 6329a13a524SMichael Neuling #define r8 %r8 6339a13a524SMichael Neuling #define r9 %r9 6349a13a524SMichael Neuling #define r10 %r10 6359a13a524SMichael Neuling #define r11 %r11 6369a13a524SMichael Neuling #define r12 %r12 6379a13a524SMichael Neuling #define r13 %r13 6389a13a524SMichael Neuling #define r14 %r14 6399a13a524SMichael Neuling #define r15 %r15 6409a13a524SMichael Neuling #define r16 %r16 6419a13a524SMichael Neuling #define r17 %r17 6429a13a524SMichael Neuling #define r18 %r18 6439a13a524SMichael Neuling #define r19 %r19 6449a13a524SMichael Neuling #define r20 %r20 6459a13a524SMichael Neuling #define r21 %r21 6469a13a524SMichael Neuling #define r22 %r22 6479a13a524SMichael Neuling #define r23 %r23 6489a13a524SMichael Neuling #define r24 %r24 6499a13a524SMichael Neuling #define r25 %r25 6509a13a524SMichael Neuling #define r26 %r26 6519a13a524SMichael Neuling #define r27 %r27 6529a13a524SMichael Neuling #define r28 %r28 6539a13a524SMichael Neuling #define r29 %r29 6549a13a524SMichael Neuling #define r30 %r30 6559a13a524SMichael Neuling #define r31 %r31 656b8b572e1SStephen Rothwell 657b8b572e1SStephen Rothwell 658b8b572e1SStephen Rothwell /* Floating Point Registers (FPRs) */ 659b8b572e1SStephen Rothwell 660b8b572e1SStephen Rothwell #define fr0 0 661b8b572e1SStephen Rothwell #define fr1 1 662b8b572e1SStephen Rothwell #define fr2 2 663b8b572e1SStephen Rothwell #define fr3 3 664b8b572e1SStephen Rothwell #define fr4 4 665b8b572e1SStephen Rothwell #define fr5 5 666b8b572e1SStephen Rothwell #define fr6 6 667b8b572e1SStephen Rothwell #define fr7 7 668b8b572e1SStephen Rothwell #define fr8 8 669b8b572e1SStephen Rothwell #define fr9 9 670b8b572e1SStephen Rothwell #define fr10 10 671b8b572e1SStephen Rothwell #define fr11 11 672b8b572e1SStephen Rothwell #define fr12 12 673b8b572e1SStephen Rothwell #define fr13 13 674b8b572e1SStephen Rothwell #define fr14 14 675b8b572e1SStephen Rothwell #define fr15 15 676b8b572e1SStephen Rothwell #define fr16 16 677b8b572e1SStephen Rothwell #define fr17 17 678b8b572e1SStephen Rothwell #define fr18 18 679b8b572e1SStephen Rothwell #define fr19 19 680b8b572e1SStephen Rothwell #define fr20 20 681b8b572e1SStephen Rothwell #define fr21 21 682b8b572e1SStephen Rothwell #define fr22 22 683b8b572e1SStephen Rothwell #define fr23 23 684b8b572e1SStephen Rothwell #define fr24 24 685b8b572e1SStephen Rothwell #define fr25 25 686b8b572e1SStephen Rothwell #define fr26 26 687b8b572e1SStephen Rothwell #define fr27 27 688b8b572e1SStephen Rothwell #define fr28 28 689b8b572e1SStephen Rothwell #define fr29 29 690b8b572e1SStephen Rothwell #define fr30 30 691b8b572e1SStephen Rothwell #define fr31 31 692b8b572e1SStephen Rothwell 693b8b572e1SStephen Rothwell /* AltiVec Registers (VPRs) */ 694b8b572e1SStephen Rothwell 695b8b572e1SStephen Rothwell #define vr0 0 696b8b572e1SStephen Rothwell #define vr1 1 697b8b572e1SStephen Rothwell #define vr2 2 698b8b572e1SStephen Rothwell #define vr3 3 699b8b572e1SStephen Rothwell #define vr4 4 700b8b572e1SStephen Rothwell #define vr5 5 701b8b572e1SStephen Rothwell #define vr6 6 702b8b572e1SStephen Rothwell #define vr7 7 703b8b572e1SStephen Rothwell #define vr8 8 704b8b572e1SStephen Rothwell #define vr9 9 705b8b572e1SStephen Rothwell #define vr10 10 706b8b572e1SStephen Rothwell #define vr11 11 707b8b572e1SStephen Rothwell #define vr12 12 708b8b572e1SStephen Rothwell #define vr13 13 709b8b572e1SStephen Rothwell #define vr14 14 710b8b572e1SStephen Rothwell #define vr15 15 711b8b572e1SStephen Rothwell #define vr16 16 712b8b572e1SStephen Rothwell #define vr17 17 713b8b572e1SStephen Rothwell #define vr18 18 714b8b572e1SStephen Rothwell #define vr19 19 715b8b572e1SStephen Rothwell #define vr20 20 716b8b572e1SStephen Rothwell #define vr21 21 717b8b572e1SStephen Rothwell #define vr22 22 718b8b572e1SStephen Rothwell #define vr23 23 719b8b572e1SStephen Rothwell #define vr24 24 720b8b572e1SStephen Rothwell #define vr25 25 721b8b572e1SStephen Rothwell #define vr26 26 722b8b572e1SStephen Rothwell #define vr27 27 723b8b572e1SStephen Rothwell #define vr28 28 724b8b572e1SStephen Rothwell #define vr29 29 725b8b572e1SStephen Rothwell #define vr30 30 726b8b572e1SStephen Rothwell #define vr31 31 727b8b572e1SStephen Rothwell 728b8b572e1SStephen Rothwell /* VSX Registers (VSRs) */ 729b8b572e1SStephen Rothwell 730b8b572e1SStephen Rothwell #define vsr0 0 731b8b572e1SStephen Rothwell #define vsr1 1 732b8b572e1SStephen Rothwell #define vsr2 2 733b8b572e1SStephen Rothwell #define vsr3 3 734b8b572e1SStephen Rothwell #define vsr4 4 735b8b572e1SStephen Rothwell #define vsr5 5 736b8b572e1SStephen Rothwell #define vsr6 6 737b8b572e1SStephen Rothwell #define vsr7 7 738b8b572e1SStephen Rothwell #define vsr8 8 739b8b572e1SStephen Rothwell #define vsr9 9 740b8b572e1SStephen Rothwell #define vsr10 10 741b8b572e1SStephen Rothwell #define vsr11 11 742b8b572e1SStephen Rothwell #define vsr12 12 743b8b572e1SStephen Rothwell #define vsr13 13 744b8b572e1SStephen Rothwell #define vsr14 14 745b8b572e1SStephen Rothwell #define vsr15 15 746b8b572e1SStephen Rothwell #define vsr16 16 747b8b572e1SStephen Rothwell #define vsr17 17 748b8b572e1SStephen Rothwell #define vsr18 18 749b8b572e1SStephen Rothwell #define vsr19 19 750b8b572e1SStephen Rothwell #define vsr20 20 751b8b572e1SStephen Rothwell #define vsr21 21 752b8b572e1SStephen Rothwell #define vsr22 22 753b8b572e1SStephen Rothwell #define vsr23 23 754b8b572e1SStephen Rothwell #define vsr24 24 755b8b572e1SStephen Rothwell #define vsr25 25 756b8b572e1SStephen Rothwell #define vsr26 26 757b8b572e1SStephen Rothwell #define vsr27 27 758b8b572e1SStephen Rothwell #define vsr28 28 759b8b572e1SStephen Rothwell #define vsr29 29 760b8b572e1SStephen Rothwell #define vsr30 30 761b8b572e1SStephen Rothwell #define vsr31 31 762b8b572e1SStephen Rothwell #define vsr32 32 763b8b572e1SStephen Rothwell #define vsr33 33 764b8b572e1SStephen Rothwell #define vsr34 34 765b8b572e1SStephen Rothwell #define vsr35 35 766b8b572e1SStephen Rothwell #define vsr36 36 767b8b572e1SStephen Rothwell #define vsr37 37 768b8b572e1SStephen Rothwell #define vsr38 38 769b8b572e1SStephen Rothwell #define vsr39 39 770b8b572e1SStephen Rothwell #define vsr40 40 771b8b572e1SStephen Rothwell #define vsr41 41 772b8b572e1SStephen Rothwell #define vsr42 42 773b8b572e1SStephen Rothwell #define vsr43 43 774b8b572e1SStephen Rothwell #define vsr44 44 775b8b572e1SStephen Rothwell #define vsr45 45 776b8b572e1SStephen Rothwell #define vsr46 46 777b8b572e1SStephen Rothwell #define vsr47 47 778b8b572e1SStephen Rothwell #define vsr48 48 779b8b572e1SStephen Rothwell #define vsr49 49 780b8b572e1SStephen Rothwell #define vsr50 50 781b8b572e1SStephen Rothwell #define vsr51 51 782b8b572e1SStephen Rothwell #define vsr52 52 783b8b572e1SStephen Rothwell #define vsr53 53 784b8b572e1SStephen Rothwell #define vsr54 54 785b8b572e1SStephen Rothwell #define vsr55 55 786b8b572e1SStephen Rothwell #define vsr56 56 787b8b572e1SStephen Rothwell #define vsr57 57 788b8b572e1SStephen Rothwell #define vsr58 58 789b8b572e1SStephen Rothwell #define vsr59 59 790b8b572e1SStephen Rothwell #define vsr60 60 791b8b572e1SStephen Rothwell #define vsr61 61 792b8b572e1SStephen Rothwell #define vsr62 62 793b8b572e1SStephen Rothwell #define vsr63 63 794b8b572e1SStephen Rothwell 795b8b572e1SStephen Rothwell /* SPE Registers (EVPRs) */ 796b8b572e1SStephen Rothwell 797b8b572e1SStephen Rothwell #define evr0 0 798b8b572e1SStephen Rothwell #define evr1 1 799b8b572e1SStephen Rothwell #define evr2 2 800b8b572e1SStephen Rothwell #define evr3 3 801b8b572e1SStephen Rothwell #define evr4 4 802b8b572e1SStephen Rothwell #define evr5 5 803b8b572e1SStephen Rothwell #define evr6 6 804b8b572e1SStephen Rothwell #define evr7 7 805b8b572e1SStephen Rothwell #define evr8 8 806b8b572e1SStephen Rothwell #define evr9 9 807b8b572e1SStephen Rothwell #define evr10 10 808b8b572e1SStephen Rothwell #define evr11 11 809b8b572e1SStephen Rothwell #define evr12 12 810b8b572e1SStephen Rothwell #define evr13 13 811b8b572e1SStephen Rothwell #define evr14 14 812b8b572e1SStephen Rothwell #define evr15 15 813b8b572e1SStephen Rothwell #define evr16 16 814b8b572e1SStephen Rothwell #define evr17 17 815b8b572e1SStephen Rothwell #define evr18 18 816b8b572e1SStephen Rothwell #define evr19 19 817b8b572e1SStephen Rothwell #define evr20 20 818b8b572e1SStephen Rothwell #define evr21 21 819b8b572e1SStephen Rothwell #define evr22 22 820b8b572e1SStephen Rothwell #define evr23 23 821b8b572e1SStephen Rothwell #define evr24 24 822b8b572e1SStephen Rothwell #define evr25 25 823b8b572e1SStephen Rothwell #define evr26 26 824b8b572e1SStephen Rothwell #define evr27 27 825b8b572e1SStephen Rothwell #define evr28 28 826b8b572e1SStephen Rothwell #define evr29 29 827b8b572e1SStephen Rothwell #define evr30 30 828b8b572e1SStephen Rothwell #define evr31 31 829b8b572e1SStephen Rothwell 830b8b572e1SStephen Rothwell /* some stab codes */ 831b8b572e1SStephen Rothwell #define N_FUN 36 832b8b572e1SStephen Rothwell #define N_RSYM 64 833b8b572e1SStephen Rothwell #define N_SLINE 68 834b8b572e1SStephen Rothwell #define N_SO 100 835b8b572e1SStephen Rothwell 836b8b572e1SStephen Rothwell #endif /* __ASSEMBLY__ */ 837b8b572e1SStephen Rothwell 838b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PPC_ASM_H */ 839