1b8b572e1SStephen Rothwell /* 2b8b572e1SStephen Rothwell * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan. 3b8b572e1SStephen Rothwell */ 4b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PPC_ASM_H 5b8b572e1SStephen Rothwell #define _ASM_POWERPC_PPC_ASM_H 6b8b572e1SStephen Rothwell 79203fc9cSTim Abbott #include <linux/init.h> 8b8b572e1SStephen Rothwell #include <linux/stringify.h> 9b8b572e1SStephen Rothwell #include <asm/asm-compat.h> 10b8b572e1SStephen Rothwell #include <asm/processor.h> 1116c57b36SKumar Gala #include <asm/ppc-opcode.h> 12cf9efce0SPaul Mackerras #include <asm/firmware.h> 13b8b572e1SStephen Rothwell 14b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 15b8b572e1SStephen Rothwell #error __FILE__ should only be used in assembler files 16b8b572e1SStephen Rothwell #else 17b8b572e1SStephen Rothwell 18b8b572e1SStephen Rothwell #define SZL (BITS_PER_LONG/8) 19b8b572e1SStephen Rothwell 20b8b572e1SStephen Rothwell /* 21b8b572e1SStephen Rothwell * Stuff for accurate CPU time accounting. 22b8b572e1SStephen Rothwell * These macros handle transitions between user and system state 23b8b572e1SStephen Rothwell * in exception entry and exit and accumulate time to the 24b8b572e1SStephen Rothwell * user_time and system_time fields in the paca. 25b8b572e1SStephen Rothwell */ 26b8b572e1SStephen Rothwell 27b8b572e1SStephen Rothwell #ifndef CONFIG_VIRT_CPU_ACCOUNTING 28b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_ENTRY(ra, rb) 29b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_EXIT(ra, rb) 30cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME 31b8b572e1SStephen Rothwell #else 32b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \ 33b8b572e1SStephen Rothwell beq 2f; /* if from kernel mode */ \ 34cf9efce0SPaul Mackerras MFTB(ra); /* get timebase */ \ 35cf9efce0SPaul Mackerras ld rb,PACA_STARTTIME_USER(r13); \ 36cf9efce0SPaul Mackerras std ra,PACA_STARTTIME(r13); \ 37b8b572e1SStephen Rothwell subf rb,rb,ra; /* subtract start value */ \ 38b8b572e1SStephen Rothwell ld ra,PACA_USER_TIME(r13); \ 39b8b572e1SStephen Rothwell add ra,ra,rb; /* add on to user time */ \ 40b8b572e1SStephen Rothwell std ra,PACA_USER_TIME(r13); \ 41b8b572e1SStephen Rothwell 2: 42b8b572e1SStephen Rothwell 43b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_EXIT(ra, rb) \ 44cf9efce0SPaul Mackerras MFTB(ra); /* get timebase */ \ 45cf9efce0SPaul Mackerras ld rb,PACA_STARTTIME(r13); \ 46cf9efce0SPaul Mackerras std ra,PACA_STARTTIME_USER(r13); \ 47b8b572e1SStephen Rothwell subf rb,rb,ra; /* subtract start value */ \ 48b8b572e1SStephen Rothwell ld ra,PACA_SYSTEM_TIME(r13); \ 49cf9efce0SPaul Mackerras add ra,ra,rb; /* add on to system time */ \ 50cf9efce0SPaul Mackerras std ra,PACA_SYSTEM_TIME(r13) 51cf9efce0SPaul Mackerras 52cf9efce0SPaul Mackerras #ifdef CONFIG_PPC_SPLPAR 53cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME \ 54cf9efce0SPaul Mackerras BEGIN_FW_FTR_SECTION; \ 55cf9efce0SPaul Mackerras beq 33f; \ 56cf9efce0SPaul Mackerras /* from user - see if there are any DTL entries to process */ \ 57cf9efce0SPaul Mackerras ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \ 58cf9efce0SPaul Mackerras ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \ 59cf9efce0SPaul Mackerras ld r10,LPPACA_DTLIDX(r10); /* get log write index */ \ 60cf9efce0SPaul Mackerras cmpd cr1,r11,r10; \ 61cf9efce0SPaul Mackerras beq+ cr1,33f; \ 62cf9efce0SPaul Mackerras bl .accumulate_stolen_time; \ 63990118c8SBenjamin Herrenschmidt ld r12,_MSR(r1); \ 64990118c8SBenjamin Herrenschmidt andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \ 65cf9efce0SPaul Mackerras 33: \ 66cf9efce0SPaul Mackerras END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR) 67cf9efce0SPaul Mackerras 68cf9efce0SPaul Mackerras #else /* CONFIG_PPC_SPLPAR */ 69cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME 70cf9efce0SPaul Mackerras 71cf9efce0SPaul Mackerras #endif /* CONFIG_PPC_SPLPAR */ 72cf9efce0SPaul Mackerras 73cf9efce0SPaul Mackerras #endif /* CONFIG_VIRT_CPU_ACCOUNTING */ 74b8b572e1SStephen Rothwell 75b8b572e1SStephen Rothwell /* 76b8b572e1SStephen Rothwell * Macros for storing registers into and loading registers from 77b8b572e1SStephen Rothwell * exception frames. 78b8b572e1SStephen Rothwell */ 79b8b572e1SStephen Rothwell #ifdef __powerpc64__ 80b8b572e1SStephen Rothwell #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base) 81b8b572e1SStephen Rothwell #define REST_GPR(n, base) ld n,GPR0+8*(n)(base) 82b8b572e1SStephen Rothwell #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base) 83b8b572e1SStephen Rothwell #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base) 84b8b572e1SStephen Rothwell #else 85b8b572e1SStephen Rothwell #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base) 86b8b572e1SStephen Rothwell #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base) 87b8b572e1SStephen Rothwell #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \ 88b8b572e1SStephen Rothwell SAVE_10GPRS(22, base) 89b8b572e1SStephen Rothwell #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \ 90b8b572e1SStephen Rothwell REST_10GPRS(22, base) 91b8b572e1SStephen Rothwell #endif 92b8b572e1SStephen Rothwell 93b8b572e1SStephen Rothwell #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base) 94b8b572e1SStephen Rothwell #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base) 95b8b572e1SStephen Rothwell #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base) 96b8b572e1SStephen Rothwell #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base) 97b8b572e1SStephen Rothwell #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base) 98b8b572e1SStephen Rothwell #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base) 99b8b572e1SStephen Rothwell #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base) 100b8b572e1SStephen Rothwell #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base) 101b8b572e1SStephen Rothwell 102b8b572e1SStephen Rothwell #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base) 103b8b572e1SStephen Rothwell #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base) 104b8b572e1SStephen Rothwell #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base) 105b8b572e1SStephen Rothwell #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base) 106b8b572e1SStephen Rothwell #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base) 107b8b572e1SStephen Rothwell #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base) 108b8b572e1SStephen Rothwell #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base) 109b8b572e1SStephen Rothwell #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base) 110b8b572e1SStephen Rothwell #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base) 111b8b572e1SStephen Rothwell #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base) 112b8b572e1SStephen Rothwell #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base) 113b8b572e1SStephen Rothwell #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base) 114b8b572e1SStephen Rothwell 11523e55f92SMichael Wolf #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,base,b 116b8b572e1SStephen Rothwell #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base) 117b8b572e1SStephen Rothwell #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base) 118b8b572e1SStephen Rothwell #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base) 119b8b572e1SStephen Rothwell #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base) 120b8b572e1SStephen Rothwell #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base) 12123e55f92SMichael Wolf #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,base,b 122b8b572e1SStephen Rothwell #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base) 123b8b572e1SStephen Rothwell #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base) 124b8b572e1SStephen Rothwell #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base) 125b8b572e1SStephen Rothwell #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base) 126b8b572e1SStephen Rothwell #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base) 127b8b572e1SStephen Rothwell 128b8b572e1SStephen Rothwell /* Save the lower 32 VSRs in the thread VSR region */ 12923e55f92SMichael Wolf #define SAVE_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); STXVD2X(n,base,b) 130b8b572e1SStephen Rothwell #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base) 131b8b572e1SStephen Rothwell #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base) 132b8b572e1SStephen Rothwell #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base) 133b8b572e1SStephen Rothwell #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base) 134b8b572e1SStephen Rothwell #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base) 13523e55f92SMichael Wolf #define REST_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); LXVD2X(n,base,b) 136b8b572e1SStephen Rothwell #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base) 137b8b572e1SStephen Rothwell #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base) 138b8b572e1SStephen Rothwell #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base) 139b8b572e1SStephen Rothwell #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base) 140b8b572e1SStephen Rothwell #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base) 141b8b572e1SStephen Rothwell /* Save the upper 32 VSRs (32-63) in the thread VSX region (0-31) */ 14223e55f92SMichael Wolf #define SAVE_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); STXVD2X(n+32,base,b) 143b8b572e1SStephen Rothwell #define SAVE_2VSRSU(n,b,base) SAVE_VSRU(n,b,base); SAVE_VSRU(n+1,b,base) 144b8b572e1SStephen Rothwell #define SAVE_4VSRSU(n,b,base) SAVE_2VSRSU(n,b,base); SAVE_2VSRSU(n+2,b,base) 145b8b572e1SStephen Rothwell #define SAVE_8VSRSU(n,b,base) SAVE_4VSRSU(n,b,base); SAVE_4VSRSU(n+4,b,base) 146b8b572e1SStephen Rothwell #define SAVE_16VSRSU(n,b,base) SAVE_8VSRSU(n,b,base); SAVE_8VSRSU(n+8,b,base) 147b8b572e1SStephen Rothwell #define SAVE_32VSRSU(n,b,base) SAVE_16VSRSU(n,b,base); SAVE_16VSRSU(n+16,b,base) 14823e55f92SMichael Wolf #define REST_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); LXVD2X(n+32,base,b) 149b8b572e1SStephen Rothwell #define REST_2VSRSU(n,b,base) REST_VSRU(n,b,base); REST_VSRU(n+1,b,base) 150b8b572e1SStephen Rothwell #define REST_4VSRSU(n,b,base) REST_2VSRSU(n,b,base); REST_2VSRSU(n+2,b,base) 151b8b572e1SStephen Rothwell #define REST_8VSRSU(n,b,base) REST_4VSRSU(n,b,base); REST_4VSRSU(n+4,b,base) 152b8b572e1SStephen Rothwell #define REST_16VSRSU(n,b,base) REST_8VSRSU(n,b,base); REST_8VSRSU(n+8,b,base) 153b8b572e1SStephen Rothwell #define REST_32VSRSU(n,b,base) REST_16VSRSU(n,b,base); REST_16VSRSU(n+16,b,base) 154b8b572e1SStephen Rothwell 155c51584d5SScott Wood /* 156c51584d5SScott Wood * b = base register for addressing, o = base offset from register of 1st EVR 157c51584d5SScott Wood * n = first EVR, s = scratch 158c51584d5SScott Wood */ 159c51584d5SScott Wood #define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b) 160c51584d5SScott Wood #define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o) 161c51584d5SScott Wood #define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o) 162c51584d5SScott Wood #define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o) 163c51584d5SScott Wood #define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o) 164c51584d5SScott Wood #define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o) 165c51584d5SScott Wood #define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n 166c51584d5SScott Wood #define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o) 167c51584d5SScott Wood #define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o) 168c51584d5SScott Wood #define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o) 169c51584d5SScott Wood #define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o) 170c51584d5SScott Wood #define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o) 171b8b572e1SStephen Rothwell 172b8b572e1SStephen Rothwell /* Macros to adjust thread priority for hardware multithreading */ 173b8b572e1SStephen Rothwell #define HMT_VERY_LOW or 31,31,31 # very low priority 174b8b572e1SStephen Rothwell #define HMT_LOW or 1,1,1 175b8b572e1SStephen Rothwell #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority 176b8b572e1SStephen Rothwell #define HMT_MEDIUM or 2,2,2 177b8b572e1SStephen Rothwell #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority 178b8b572e1SStephen Rothwell #define HMT_HIGH or 3,3,3 17950fb8ebeSBenjamin Herrenschmidt #define HMT_EXTRA_HIGH or 7,7,7 # power7 only 180b8b572e1SStephen Rothwell 181b8b572e1SStephen Rothwell #ifdef __KERNEL__ 182b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 183b8b572e1SStephen Rothwell 184b8b572e1SStephen Rothwell #define XGLUE(a,b) a##b 185b8b572e1SStephen Rothwell #define GLUE(a,b) XGLUE(a,b) 186b8b572e1SStephen Rothwell 187b8b572e1SStephen Rothwell #define _GLOBAL(name) \ 188b8b572e1SStephen Rothwell .section ".text"; \ 189b8b572e1SStephen Rothwell .align 2 ; \ 190b8b572e1SStephen Rothwell .globl name; \ 191b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 192b8b572e1SStephen Rothwell .section ".opd","aw"; \ 193b8b572e1SStephen Rothwell name: \ 194b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 195b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 196b8b572e1SStephen Rothwell .quad 0; \ 197b8b572e1SStephen Rothwell .previous; \ 198b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 199b8b572e1SStephen Rothwell GLUE(.,name): 200b8b572e1SStephen Rothwell 201b8b572e1SStephen Rothwell #define _INIT_GLOBAL(name) \ 2029203fc9cSTim Abbott __REF; \ 203b8b572e1SStephen Rothwell .align 2 ; \ 204b8b572e1SStephen Rothwell .globl name; \ 205b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 206b8b572e1SStephen Rothwell .section ".opd","aw"; \ 207b8b572e1SStephen Rothwell name: \ 208b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 209b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 210b8b572e1SStephen Rothwell .quad 0; \ 211b8b572e1SStephen Rothwell .previous; \ 212b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 213b8b572e1SStephen Rothwell GLUE(.,name): 214b8b572e1SStephen Rothwell 215b8b572e1SStephen Rothwell #define _KPROBE(name) \ 216b8b572e1SStephen Rothwell .section ".kprobes.text","a"; \ 217b8b572e1SStephen Rothwell .align 2 ; \ 218b8b572e1SStephen Rothwell .globl name; \ 219b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 220b8b572e1SStephen Rothwell .section ".opd","aw"; \ 221b8b572e1SStephen Rothwell name: \ 222b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 223b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 224b8b572e1SStephen Rothwell .quad 0; \ 225b8b572e1SStephen Rothwell .previous; \ 226b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 227b8b572e1SStephen Rothwell GLUE(.,name): 228b8b572e1SStephen Rothwell 229b8b572e1SStephen Rothwell #define _STATIC(name) \ 230b8b572e1SStephen Rothwell .section ".text"; \ 231b8b572e1SStephen Rothwell .align 2 ; \ 232b8b572e1SStephen Rothwell .section ".opd","aw"; \ 233b8b572e1SStephen Rothwell name: \ 234b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 235b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 236b8b572e1SStephen Rothwell .quad 0; \ 237b8b572e1SStephen Rothwell .previous; \ 238b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 239b8b572e1SStephen Rothwell GLUE(.,name): 240b8b572e1SStephen Rothwell 241b8b572e1SStephen Rothwell #define _INIT_STATIC(name) \ 2429203fc9cSTim Abbott __REF; \ 243b8b572e1SStephen Rothwell .align 2 ; \ 244b8b572e1SStephen Rothwell .section ".opd","aw"; \ 245b8b572e1SStephen Rothwell name: \ 246b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 247b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 248b8b572e1SStephen Rothwell .quad 0; \ 249b8b572e1SStephen Rothwell .previous; \ 250b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 251b8b572e1SStephen Rothwell GLUE(.,name): 252b8b572e1SStephen Rothwell 253b8b572e1SStephen Rothwell #else /* 32-bit */ 254b8b572e1SStephen Rothwell 255b8b572e1SStephen Rothwell #define _ENTRY(n) \ 256b8b572e1SStephen Rothwell .globl n; \ 257b8b572e1SStephen Rothwell n: 258b8b572e1SStephen Rothwell 259b8b572e1SStephen Rothwell #define _GLOBAL(n) \ 260b8b572e1SStephen Rothwell .text; \ 261b8b572e1SStephen Rothwell .stabs __stringify(n:F-1),N_FUN,0,0,n;\ 262b8b572e1SStephen Rothwell .globl n; \ 263b8b572e1SStephen Rothwell n: 264b8b572e1SStephen Rothwell 265b8b572e1SStephen Rothwell #define _KPROBE(n) \ 266b8b572e1SStephen Rothwell .section ".kprobes.text","a"; \ 267b8b572e1SStephen Rothwell .globl n; \ 268b8b572e1SStephen Rothwell n: 269b8b572e1SStephen Rothwell 270b8b572e1SStephen Rothwell #endif 271b8b572e1SStephen Rothwell 272b8b572e1SStephen Rothwell /* 273b8b572e1SStephen Rothwell * LOAD_REG_IMMEDIATE(rn, expr) 274b8b572e1SStephen Rothwell * Loads the value of the constant expression 'expr' into register 'rn' 275b8b572e1SStephen Rothwell * using immediate instructions only. Use this when it's important not 276b8b572e1SStephen Rothwell * to reference other data (i.e. on ppc64 when the TOC pointer is not 277e31aa453SPaul Mackerras * valid) and when 'expr' is a constant or absolute address. 278b8b572e1SStephen Rothwell * 279b8b572e1SStephen Rothwell * LOAD_REG_ADDR(rn, name) 280b8b572e1SStephen Rothwell * Loads the address of label 'name' into register 'rn'. Use this when 281b8b572e1SStephen Rothwell * you don't particularly need immediate instructions only, but you need 282b8b572e1SStephen Rothwell * the whole address in one register (e.g. it's a structure address and 283b8b572e1SStephen Rothwell * you want to access various offsets within it). On ppc32 this is 284b8b572e1SStephen Rothwell * identical to LOAD_REG_IMMEDIATE. 285b8b572e1SStephen Rothwell * 286b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE(rn, name) 287b8b572e1SStephen Rothwell * ADDROFF(name) 288b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE loads part of the address of label 'name' into 289b8b572e1SStephen Rothwell * register 'rn'. ADDROFF(name) returns the remainder of the address as 290b8b572e1SStephen Rothwell * a constant expression. ADDROFF(name) is a signed expression < 16 bits 291b8b572e1SStephen Rothwell * in size, so is suitable for use directly as an offset in load and store 292b8b572e1SStephen Rothwell * instructions. Use this when loading/storing a single word or less as: 293b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE(rX, name) 294b8b572e1SStephen Rothwell * ld rY,ADDROFF(name)(rX) 295b8b572e1SStephen Rothwell */ 296b8b572e1SStephen Rothwell #ifdef __powerpc64__ 297b8b572e1SStephen Rothwell #define LOAD_REG_IMMEDIATE(reg,expr) \ 298564aa5cfSMichael Neuling lis reg,(expr)@highest; \ 299564aa5cfSMichael Neuling ori reg,reg,(expr)@higher; \ 300564aa5cfSMichael Neuling rldicr reg,reg,32,31; \ 301564aa5cfSMichael Neuling oris reg,reg,(expr)@h; \ 302564aa5cfSMichael Neuling ori reg,reg,(expr)@l; 303b8b572e1SStephen Rothwell 304b8b572e1SStephen Rothwell #define LOAD_REG_ADDR(reg,name) \ 305564aa5cfSMichael Neuling ld reg,name@got(r2) 306b8b572e1SStephen Rothwell 307b8b572e1SStephen Rothwell #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name) 308b8b572e1SStephen Rothwell #define ADDROFF(name) 0 309b8b572e1SStephen Rothwell 310b8b572e1SStephen Rothwell /* offsets for stack frame layout */ 311b8b572e1SStephen Rothwell #define LRSAVE 16 312b8b572e1SStephen Rothwell 313b8b572e1SStephen Rothwell #else /* 32-bit */ 314b8b572e1SStephen Rothwell 315b8b572e1SStephen Rothwell #define LOAD_REG_IMMEDIATE(reg,expr) \ 316564aa5cfSMichael Neuling lis reg,(expr)@ha; \ 317564aa5cfSMichael Neuling addi reg,reg,(expr)@l; 318b8b572e1SStephen Rothwell 319b8b572e1SStephen Rothwell #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name) 320b8b572e1SStephen Rothwell 321564aa5cfSMichael Neuling #define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha 322b8b572e1SStephen Rothwell #define ADDROFF(name) name@l 323b8b572e1SStephen Rothwell 324b8b572e1SStephen Rothwell /* offsets for stack frame layout */ 325b8b572e1SStephen Rothwell #define LRSAVE 4 326b8b572e1SStephen Rothwell 327b8b572e1SStephen Rothwell #endif 328b8b572e1SStephen Rothwell 329b8b572e1SStephen Rothwell /* various errata or part fixups */ 330b8b572e1SStephen Rothwell #ifdef CONFIG_PPC601_SYNC_FIX 331b8b572e1SStephen Rothwell #define SYNC \ 332b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 333b8b572e1SStephen Rothwell sync; \ 334b8b572e1SStephen Rothwell isync; \ 335b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 336b8b572e1SStephen Rothwell #define SYNC_601 \ 337b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 338b8b572e1SStephen Rothwell sync; \ 339b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 340b8b572e1SStephen Rothwell #define ISYNC_601 \ 341b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 342b8b572e1SStephen Rothwell isync; \ 343b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 344b8b572e1SStephen Rothwell #else 345b8b572e1SStephen Rothwell #define SYNC 346b8b572e1SStephen Rothwell #define SYNC_601 347b8b572e1SStephen Rothwell #define ISYNC_601 348b8b572e1SStephen Rothwell #endif 349b8b572e1SStephen Rothwell 350b8b572e1SStephen Rothwell #ifdef CONFIG_PPC_CELL 351b8b572e1SStephen Rothwell #define MFTB(dest) \ 352b8b572e1SStephen Rothwell 90: mftb dest; \ 353b8b572e1SStephen Rothwell BEGIN_FTR_SECTION_NESTED(96); \ 354b8b572e1SStephen Rothwell cmpwi dest,0; \ 355b8b572e1SStephen Rothwell beq- 90b; \ 356b8b572e1SStephen Rothwell END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96) 357b8b572e1SStephen Rothwell #else 358b8b572e1SStephen Rothwell #define MFTB(dest) mftb dest 359b8b572e1SStephen Rothwell #endif 360b8b572e1SStephen Rothwell 361b8b572e1SStephen Rothwell #ifndef CONFIG_SMP 362b8b572e1SStephen Rothwell #define TLBSYNC 363b8b572e1SStephen Rothwell #else /* CONFIG_SMP */ 364b8b572e1SStephen Rothwell /* tlbsync is not implemented on 601 */ 365b8b572e1SStephen Rothwell #define TLBSYNC \ 366b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 367b8b572e1SStephen Rothwell tlbsync; \ 368b8b572e1SStephen Rothwell sync; \ 369b8b572e1SStephen Rothwell END_FTR_SECTION_IFCLR(CPU_FTR_601) 370b8b572e1SStephen Rothwell #endif 371b8b572e1SStephen Rothwell 372694caf02SAnton Blanchard #ifdef CONFIG_PPC64 373694caf02SAnton Blanchard #define MTOCRF(FXM, RS) \ 374694caf02SAnton Blanchard BEGIN_FTR_SECTION_NESTED(848); \ 375694caf02SAnton Blanchard mtcrf (FXM), (RS); \ 376694caf02SAnton Blanchard FTR_SECTION_ELSE_NESTED(848); \ 377694caf02SAnton Blanchard mtocrf (FXM), (RS); \ 378694caf02SAnton Blanchard ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848) 379694caf02SAnton Blanchard #endif 380b8b572e1SStephen Rothwell 381b8b572e1SStephen Rothwell /* 382b8b572e1SStephen Rothwell * This instruction is not implemented on the PPC 603 or 601; however, on 383b8b572e1SStephen Rothwell * the 403GCX and 405GP tlbia IS defined and tlbie is not. 384b8b572e1SStephen Rothwell * All of these instructions exist in the 8xx, they have magical powers, 385b8b572e1SStephen Rothwell * and they must be used. 386b8b572e1SStephen Rothwell */ 387b8b572e1SStephen Rothwell 388b8b572e1SStephen Rothwell #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx) 389b8b572e1SStephen Rothwell #define tlbia \ 390b8b572e1SStephen Rothwell li r4,1024; \ 391b8b572e1SStephen Rothwell mtctr r4; \ 392b8b572e1SStephen Rothwell lis r4,KERNELBASE@h; \ 393b8b572e1SStephen Rothwell 0: tlbie r4; \ 394b8b572e1SStephen Rothwell addi r4,r4,0x1000; \ 395b8b572e1SStephen Rothwell bdnz 0b 396b8b572e1SStephen Rothwell #endif 397b8b572e1SStephen Rothwell 398b8b572e1SStephen Rothwell 399b8b572e1SStephen Rothwell #ifdef CONFIG_IBM440EP_ERR42 400b8b572e1SStephen Rothwell #define PPC440EP_ERR42 isync 401b8b572e1SStephen Rothwell #else 402b8b572e1SStephen Rothwell #define PPC440EP_ERR42 403b8b572e1SStephen Rothwell #endif 404b8b572e1SStephen Rothwell 40544c58cccSBenjamin Herrenschmidt /* 40644c58cccSBenjamin Herrenschmidt * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them 40744c58cccSBenjamin Herrenschmidt * keep the address intact to be compatible with code shared with 40844c58cccSBenjamin Herrenschmidt * 32-bit classic. 40944c58cccSBenjamin Herrenschmidt * 41044c58cccSBenjamin Herrenschmidt * On the other hand, I find it useful to have them behave as expected 41144c58cccSBenjamin Herrenschmidt * by their name (ie always do the addition) on 64-bit BookE 41244c58cccSBenjamin Herrenschmidt */ 41344c58cccSBenjamin Herrenschmidt #if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64) 414b8b572e1SStephen Rothwell #define toreal(rd) 415b8b572e1SStephen Rothwell #define fromreal(rd) 416b8b572e1SStephen Rothwell 417b8b572e1SStephen Rothwell /* 418b8b572e1SStephen Rothwell * We use addis to ensure compatibility with the "classic" ppc versions of 419b8b572e1SStephen Rothwell * these macros, which use rs = 0 to get the tophys offset in rd, rather than 420b8b572e1SStephen Rothwell * converting the address in r0, and so this version has to do that too 421b8b572e1SStephen Rothwell * (i.e. set register rd to 0 when rs == 0). 422b8b572e1SStephen Rothwell */ 423b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 424b8b572e1SStephen Rothwell addis rd,rs,0 425b8b572e1SStephen Rothwell 426b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 427b8b572e1SStephen Rothwell addis rd,rs,0 428b8b572e1SStephen Rothwell 429b8b572e1SStephen Rothwell #elif defined(CONFIG_PPC64) 430b8b572e1SStephen Rothwell #define toreal(rd) /* we can access c000... in real mode */ 431b8b572e1SStephen Rothwell #define fromreal(rd) 432b8b572e1SStephen Rothwell 433b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 434b8b572e1SStephen Rothwell clrldi rd,rs,2 435b8b572e1SStephen Rothwell 436b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 437b8b572e1SStephen Rothwell rotldi rd,rs,16; \ 438b8b572e1SStephen Rothwell ori rd,rd,((KERNELBASE>>48)&0xFFFF);\ 439b8b572e1SStephen Rothwell rotldi rd,rd,48 440b8b572e1SStephen Rothwell #else 441b8b572e1SStephen Rothwell /* 442b8b572e1SStephen Rothwell * On APUS (Amiga PowerPC cpu upgrade board), we don't know the 443b8b572e1SStephen Rothwell * physical base address of RAM at compile time. 444b8b572e1SStephen Rothwell */ 445b8b572e1SStephen Rothwell #define toreal(rd) tophys(rd,rd) 446b8b572e1SStephen Rothwell #define fromreal(rd) tovirt(rd,rd) 447b8b572e1SStephen Rothwell 448b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 449ccdcef72SDale Farnsworth 0: addis rd,rs,-PAGE_OFFSET@h; \ 450b8b572e1SStephen Rothwell .section ".vtop_fixup","aw"; \ 451b8b572e1SStephen Rothwell .align 1; \ 452b8b572e1SStephen Rothwell .long 0b; \ 453b8b572e1SStephen Rothwell .previous 454b8b572e1SStephen Rothwell 455b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 456ccdcef72SDale Farnsworth 0: addis rd,rs,PAGE_OFFSET@h; \ 457b8b572e1SStephen Rothwell .section ".ptov_fixup","aw"; \ 458b8b572e1SStephen Rothwell .align 1; \ 459b8b572e1SStephen Rothwell .long 0b; \ 460b8b572e1SStephen Rothwell .previous 461b8b572e1SStephen Rothwell #endif 462b8b572e1SStephen Rothwell 46344c58cccSBenjamin Herrenschmidt #ifdef CONFIG_PPC_BOOK3S_64 464b8b572e1SStephen Rothwell #define RFI rfid 465b8b572e1SStephen Rothwell #define MTMSRD(r) mtmsrd r 466b8b572e1SStephen Rothwell #else 467b8b572e1SStephen Rothwell #define FIX_SRR1(ra, rb) 468b8b572e1SStephen Rothwell #ifndef CONFIG_40x 469b8b572e1SStephen Rothwell #define RFI rfi 470b8b572e1SStephen Rothwell #else 471b8b572e1SStephen Rothwell #define RFI rfi; b . /* Prevent prefetch past rfi */ 472b8b572e1SStephen Rothwell #endif 473b8b572e1SStephen Rothwell #define MTMSRD(r) mtmsr r 474b8b572e1SStephen Rothwell #define CLR_TOP32(r) 475b8b572e1SStephen Rothwell #endif 476b8b572e1SStephen Rothwell 477b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 478b8b572e1SStephen Rothwell 479b8b572e1SStephen Rothwell /* The boring bits... */ 480b8b572e1SStephen Rothwell 481b8b572e1SStephen Rothwell /* Condition Register Bit Fields */ 482b8b572e1SStephen Rothwell 483b8b572e1SStephen Rothwell #define cr0 0 484b8b572e1SStephen Rothwell #define cr1 1 485b8b572e1SStephen Rothwell #define cr2 2 486b8b572e1SStephen Rothwell #define cr3 3 487b8b572e1SStephen Rothwell #define cr4 4 488b8b572e1SStephen Rothwell #define cr5 5 489b8b572e1SStephen Rothwell #define cr6 6 490b8b572e1SStephen Rothwell #define cr7 7 491b8b572e1SStephen Rothwell 492b8b572e1SStephen Rothwell 493b8b572e1SStephen Rothwell /* General Purpose Registers (GPRs) */ 494b8b572e1SStephen Rothwell 495b8b572e1SStephen Rothwell #define r0 0 496b8b572e1SStephen Rothwell #define r1 1 497b8b572e1SStephen Rothwell #define r2 2 498b8b572e1SStephen Rothwell #define r3 3 499b8b572e1SStephen Rothwell #define r4 4 500b8b572e1SStephen Rothwell #define r5 5 501b8b572e1SStephen Rothwell #define r6 6 502b8b572e1SStephen Rothwell #define r7 7 503b8b572e1SStephen Rothwell #define r8 8 504b8b572e1SStephen Rothwell #define r9 9 505b8b572e1SStephen Rothwell #define r10 10 506b8b572e1SStephen Rothwell #define r11 11 507b8b572e1SStephen Rothwell #define r12 12 508b8b572e1SStephen Rothwell #define r13 13 509b8b572e1SStephen Rothwell #define r14 14 510b8b572e1SStephen Rothwell #define r15 15 511b8b572e1SStephen Rothwell #define r16 16 512b8b572e1SStephen Rothwell #define r17 17 513b8b572e1SStephen Rothwell #define r18 18 514b8b572e1SStephen Rothwell #define r19 19 515b8b572e1SStephen Rothwell #define r20 20 516b8b572e1SStephen Rothwell #define r21 21 517b8b572e1SStephen Rothwell #define r22 22 518b8b572e1SStephen Rothwell #define r23 23 519b8b572e1SStephen Rothwell #define r24 24 520b8b572e1SStephen Rothwell #define r25 25 521b8b572e1SStephen Rothwell #define r26 26 522b8b572e1SStephen Rothwell #define r27 27 523b8b572e1SStephen Rothwell #define r28 28 524b8b572e1SStephen Rothwell #define r29 29 525b8b572e1SStephen Rothwell #define r30 30 526b8b572e1SStephen Rothwell #define r31 31 527b8b572e1SStephen Rothwell 528b8b572e1SStephen Rothwell 529b8b572e1SStephen Rothwell /* Floating Point Registers (FPRs) */ 530b8b572e1SStephen Rothwell 531b8b572e1SStephen Rothwell #define fr0 0 532b8b572e1SStephen Rothwell #define fr1 1 533b8b572e1SStephen Rothwell #define fr2 2 534b8b572e1SStephen Rothwell #define fr3 3 535b8b572e1SStephen Rothwell #define fr4 4 536b8b572e1SStephen Rothwell #define fr5 5 537b8b572e1SStephen Rothwell #define fr6 6 538b8b572e1SStephen Rothwell #define fr7 7 539b8b572e1SStephen Rothwell #define fr8 8 540b8b572e1SStephen Rothwell #define fr9 9 541b8b572e1SStephen Rothwell #define fr10 10 542b8b572e1SStephen Rothwell #define fr11 11 543b8b572e1SStephen Rothwell #define fr12 12 544b8b572e1SStephen Rothwell #define fr13 13 545b8b572e1SStephen Rothwell #define fr14 14 546b8b572e1SStephen Rothwell #define fr15 15 547b8b572e1SStephen Rothwell #define fr16 16 548b8b572e1SStephen Rothwell #define fr17 17 549b8b572e1SStephen Rothwell #define fr18 18 550b8b572e1SStephen Rothwell #define fr19 19 551b8b572e1SStephen Rothwell #define fr20 20 552b8b572e1SStephen Rothwell #define fr21 21 553b8b572e1SStephen Rothwell #define fr22 22 554b8b572e1SStephen Rothwell #define fr23 23 555b8b572e1SStephen Rothwell #define fr24 24 556b8b572e1SStephen Rothwell #define fr25 25 557b8b572e1SStephen Rothwell #define fr26 26 558b8b572e1SStephen Rothwell #define fr27 27 559b8b572e1SStephen Rothwell #define fr28 28 560b8b572e1SStephen Rothwell #define fr29 29 561b8b572e1SStephen Rothwell #define fr30 30 562b8b572e1SStephen Rothwell #define fr31 31 563b8b572e1SStephen Rothwell 564b8b572e1SStephen Rothwell /* AltiVec Registers (VPRs) */ 565b8b572e1SStephen Rothwell 566b8b572e1SStephen Rothwell #define vr0 0 567b8b572e1SStephen Rothwell #define vr1 1 568b8b572e1SStephen Rothwell #define vr2 2 569b8b572e1SStephen Rothwell #define vr3 3 570b8b572e1SStephen Rothwell #define vr4 4 571b8b572e1SStephen Rothwell #define vr5 5 572b8b572e1SStephen Rothwell #define vr6 6 573b8b572e1SStephen Rothwell #define vr7 7 574b8b572e1SStephen Rothwell #define vr8 8 575b8b572e1SStephen Rothwell #define vr9 9 576b8b572e1SStephen Rothwell #define vr10 10 577b8b572e1SStephen Rothwell #define vr11 11 578b8b572e1SStephen Rothwell #define vr12 12 579b8b572e1SStephen Rothwell #define vr13 13 580b8b572e1SStephen Rothwell #define vr14 14 581b8b572e1SStephen Rothwell #define vr15 15 582b8b572e1SStephen Rothwell #define vr16 16 583b8b572e1SStephen Rothwell #define vr17 17 584b8b572e1SStephen Rothwell #define vr18 18 585b8b572e1SStephen Rothwell #define vr19 19 586b8b572e1SStephen Rothwell #define vr20 20 587b8b572e1SStephen Rothwell #define vr21 21 588b8b572e1SStephen Rothwell #define vr22 22 589b8b572e1SStephen Rothwell #define vr23 23 590b8b572e1SStephen Rothwell #define vr24 24 591b8b572e1SStephen Rothwell #define vr25 25 592b8b572e1SStephen Rothwell #define vr26 26 593b8b572e1SStephen Rothwell #define vr27 27 594b8b572e1SStephen Rothwell #define vr28 28 595b8b572e1SStephen Rothwell #define vr29 29 596b8b572e1SStephen Rothwell #define vr30 30 597b8b572e1SStephen Rothwell #define vr31 31 598b8b572e1SStephen Rothwell 599b8b572e1SStephen Rothwell /* VSX Registers (VSRs) */ 600b8b572e1SStephen Rothwell 601b8b572e1SStephen Rothwell #define vsr0 0 602b8b572e1SStephen Rothwell #define vsr1 1 603b8b572e1SStephen Rothwell #define vsr2 2 604b8b572e1SStephen Rothwell #define vsr3 3 605b8b572e1SStephen Rothwell #define vsr4 4 606b8b572e1SStephen Rothwell #define vsr5 5 607b8b572e1SStephen Rothwell #define vsr6 6 608b8b572e1SStephen Rothwell #define vsr7 7 609b8b572e1SStephen Rothwell #define vsr8 8 610b8b572e1SStephen Rothwell #define vsr9 9 611b8b572e1SStephen Rothwell #define vsr10 10 612b8b572e1SStephen Rothwell #define vsr11 11 613b8b572e1SStephen Rothwell #define vsr12 12 614b8b572e1SStephen Rothwell #define vsr13 13 615b8b572e1SStephen Rothwell #define vsr14 14 616b8b572e1SStephen Rothwell #define vsr15 15 617b8b572e1SStephen Rothwell #define vsr16 16 618b8b572e1SStephen Rothwell #define vsr17 17 619b8b572e1SStephen Rothwell #define vsr18 18 620b8b572e1SStephen Rothwell #define vsr19 19 621b8b572e1SStephen Rothwell #define vsr20 20 622b8b572e1SStephen Rothwell #define vsr21 21 623b8b572e1SStephen Rothwell #define vsr22 22 624b8b572e1SStephen Rothwell #define vsr23 23 625b8b572e1SStephen Rothwell #define vsr24 24 626b8b572e1SStephen Rothwell #define vsr25 25 627b8b572e1SStephen Rothwell #define vsr26 26 628b8b572e1SStephen Rothwell #define vsr27 27 629b8b572e1SStephen Rothwell #define vsr28 28 630b8b572e1SStephen Rothwell #define vsr29 29 631b8b572e1SStephen Rothwell #define vsr30 30 632b8b572e1SStephen Rothwell #define vsr31 31 633b8b572e1SStephen Rothwell #define vsr32 32 634b8b572e1SStephen Rothwell #define vsr33 33 635b8b572e1SStephen Rothwell #define vsr34 34 636b8b572e1SStephen Rothwell #define vsr35 35 637b8b572e1SStephen Rothwell #define vsr36 36 638b8b572e1SStephen Rothwell #define vsr37 37 639b8b572e1SStephen Rothwell #define vsr38 38 640b8b572e1SStephen Rothwell #define vsr39 39 641b8b572e1SStephen Rothwell #define vsr40 40 642b8b572e1SStephen Rothwell #define vsr41 41 643b8b572e1SStephen Rothwell #define vsr42 42 644b8b572e1SStephen Rothwell #define vsr43 43 645b8b572e1SStephen Rothwell #define vsr44 44 646b8b572e1SStephen Rothwell #define vsr45 45 647b8b572e1SStephen Rothwell #define vsr46 46 648b8b572e1SStephen Rothwell #define vsr47 47 649b8b572e1SStephen Rothwell #define vsr48 48 650b8b572e1SStephen Rothwell #define vsr49 49 651b8b572e1SStephen Rothwell #define vsr50 50 652b8b572e1SStephen Rothwell #define vsr51 51 653b8b572e1SStephen Rothwell #define vsr52 52 654b8b572e1SStephen Rothwell #define vsr53 53 655b8b572e1SStephen Rothwell #define vsr54 54 656b8b572e1SStephen Rothwell #define vsr55 55 657b8b572e1SStephen Rothwell #define vsr56 56 658b8b572e1SStephen Rothwell #define vsr57 57 659b8b572e1SStephen Rothwell #define vsr58 58 660b8b572e1SStephen Rothwell #define vsr59 59 661b8b572e1SStephen Rothwell #define vsr60 60 662b8b572e1SStephen Rothwell #define vsr61 61 663b8b572e1SStephen Rothwell #define vsr62 62 664b8b572e1SStephen Rothwell #define vsr63 63 665b8b572e1SStephen Rothwell 666b8b572e1SStephen Rothwell /* SPE Registers (EVPRs) */ 667b8b572e1SStephen Rothwell 668b8b572e1SStephen Rothwell #define evr0 0 669b8b572e1SStephen Rothwell #define evr1 1 670b8b572e1SStephen Rothwell #define evr2 2 671b8b572e1SStephen Rothwell #define evr3 3 672b8b572e1SStephen Rothwell #define evr4 4 673b8b572e1SStephen Rothwell #define evr5 5 674b8b572e1SStephen Rothwell #define evr6 6 675b8b572e1SStephen Rothwell #define evr7 7 676b8b572e1SStephen Rothwell #define evr8 8 677b8b572e1SStephen Rothwell #define evr9 9 678b8b572e1SStephen Rothwell #define evr10 10 679b8b572e1SStephen Rothwell #define evr11 11 680b8b572e1SStephen Rothwell #define evr12 12 681b8b572e1SStephen Rothwell #define evr13 13 682b8b572e1SStephen Rothwell #define evr14 14 683b8b572e1SStephen Rothwell #define evr15 15 684b8b572e1SStephen Rothwell #define evr16 16 685b8b572e1SStephen Rothwell #define evr17 17 686b8b572e1SStephen Rothwell #define evr18 18 687b8b572e1SStephen Rothwell #define evr19 19 688b8b572e1SStephen Rothwell #define evr20 20 689b8b572e1SStephen Rothwell #define evr21 21 690b8b572e1SStephen Rothwell #define evr22 22 691b8b572e1SStephen Rothwell #define evr23 23 692b8b572e1SStephen Rothwell #define evr24 24 693b8b572e1SStephen Rothwell #define evr25 25 694b8b572e1SStephen Rothwell #define evr26 26 695b8b572e1SStephen Rothwell #define evr27 27 696b8b572e1SStephen Rothwell #define evr28 28 697b8b572e1SStephen Rothwell #define evr29 29 698b8b572e1SStephen Rothwell #define evr30 30 699b8b572e1SStephen Rothwell #define evr31 31 700b8b572e1SStephen Rothwell 701b8b572e1SStephen Rothwell /* some stab codes */ 702b8b572e1SStephen Rothwell #define N_FUN 36 703b8b572e1SStephen Rothwell #define N_RSYM 64 704b8b572e1SStephen Rothwell #define N_SLINE 68 705b8b572e1SStephen Rothwell #define N_SO 100 706b8b572e1SStephen Rothwell 707b8b572e1SStephen Rothwell #endif /* __ASSEMBLY__ */ 708b8b572e1SStephen Rothwell 709b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PPC_ASM_H */ 710