1b8b572e1SStephen Rothwell /* 2b8b572e1SStephen Rothwell * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan. 3b8b572e1SStephen Rothwell */ 4b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PPC_ASM_H 5b8b572e1SStephen Rothwell #define _ASM_POWERPC_PPC_ASM_H 6b8b572e1SStephen Rothwell 7b8b572e1SStephen Rothwell #include <linux/stringify.h> 8b8b572e1SStephen Rothwell #include <asm/asm-compat.h> 9b8b572e1SStephen Rothwell #include <asm/processor.h> 1016c57b36SKumar Gala #include <asm/ppc-opcode.h> 11cf9efce0SPaul Mackerras #include <asm/firmware.h> 12b8b572e1SStephen Rothwell 13b8b572e1SStephen Rothwell #ifndef __ASSEMBLY__ 14b8b572e1SStephen Rothwell #error __FILE__ should only be used in assembler files 15b8b572e1SStephen Rothwell #else 16b8b572e1SStephen Rothwell 17b8b572e1SStephen Rothwell #define SZL (BITS_PER_LONG/8) 18b8b572e1SStephen Rothwell 19b8b572e1SStephen Rothwell /* 20b8b572e1SStephen Rothwell * Stuff for accurate CPU time accounting. 21b8b572e1SStephen Rothwell * These macros handle transitions between user and system state 22b8b572e1SStephen Rothwell * in exception entry and exit and accumulate time to the 23b8b572e1SStephen Rothwell * user_time and system_time fields in the paca. 24b8b572e1SStephen Rothwell */ 25b8b572e1SStephen Rothwell 26abf917cdSFrederic Weisbecker #ifndef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE 27b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_ENTRY(ra, rb) 28b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_EXIT(ra, rb) 29cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME 30b8b572e1SStephen Rothwell #else 31b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \ 32cf9efce0SPaul Mackerras MFTB(ra); /* get timebase */ \ 33cf9efce0SPaul Mackerras ld rb,PACA_STARTTIME_USER(r13); \ 34cf9efce0SPaul Mackerras std ra,PACA_STARTTIME(r13); \ 35b8b572e1SStephen Rothwell subf rb,rb,ra; /* subtract start value */ \ 36b8b572e1SStephen Rothwell ld ra,PACA_USER_TIME(r13); \ 37b8b572e1SStephen Rothwell add ra,ra,rb; /* add on to user time */ \ 38b8b572e1SStephen Rothwell std ra,PACA_USER_TIME(r13); \ 39b8b572e1SStephen Rothwell 40b8b572e1SStephen Rothwell #define ACCOUNT_CPU_USER_EXIT(ra, rb) \ 41cf9efce0SPaul Mackerras MFTB(ra); /* get timebase */ \ 42cf9efce0SPaul Mackerras ld rb,PACA_STARTTIME(r13); \ 43cf9efce0SPaul Mackerras std ra,PACA_STARTTIME_USER(r13); \ 44b8b572e1SStephen Rothwell subf rb,rb,ra; /* subtract start value */ \ 45b8b572e1SStephen Rothwell ld ra,PACA_SYSTEM_TIME(r13); \ 46cf9efce0SPaul Mackerras add ra,ra,rb; /* add on to system time */ \ 47cf9efce0SPaul Mackerras std ra,PACA_SYSTEM_TIME(r13) 48cf9efce0SPaul Mackerras 49cf9efce0SPaul Mackerras #ifdef CONFIG_PPC_SPLPAR 50cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME \ 51cf9efce0SPaul Mackerras BEGIN_FW_FTR_SECTION; \ 52cf9efce0SPaul Mackerras beq 33f; \ 53cf9efce0SPaul Mackerras /* from user - see if there are any DTL entries to process */ \ 54cf9efce0SPaul Mackerras ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \ 55cf9efce0SPaul Mackerras ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \ 567ffcf8ecSAnton Blanchard addi r10,r10,LPPACA_DTLIDX; \ 577ffcf8ecSAnton Blanchard LDX_BE r10,0,r10; /* get log write index */ \ 58cf9efce0SPaul Mackerras cmpd cr1,r11,r10; \ 59cf9efce0SPaul Mackerras beq+ cr1,33f; \ 60b1576fecSAnton Blanchard bl accumulate_stolen_time; \ 61990118c8SBenjamin Herrenschmidt ld r12,_MSR(r1); \ 62990118c8SBenjamin Herrenschmidt andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \ 63cf9efce0SPaul Mackerras 33: \ 64cf9efce0SPaul Mackerras END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR) 65cf9efce0SPaul Mackerras 66cf9efce0SPaul Mackerras #else /* CONFIG_PPC_SPLPAR */ 67cf9efce0SPaul Mackerras #define ACCOUNT_STOLEN_TIME 68cf9efce0SPaul Mackerras 69cf9efce0SPaul Mackerras #endif /* CONFIG_PPC_SPLPAR */ 70cf9efce0SPaul Mackerras 71abf917cdSFrederic Weisbecker #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */ 72b8b572e1SStephen Rothwell 73b8b572e1SStephen Rothwell /* 74b8b572e1SStephen Rothwell * Macros for storing registers into and loading registers from 75b8b572e1SStephen Rothwell * exception frames. 76b8b572e1SStephen Rothwell */ 77b8b572e1SStephen Rothwell #ifdef __powerpc64__ 78b8b572e1SStephen Rothwell #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base) 79b8b572e1SStephen Rothwell #define REST_GPR(n, base) ld n,GPR0+8*(n)(base) 80b8b572e1SStephen Rothwell #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base) 81b8b572e1SStephen Rothwell #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base) 82b8b572e1SStephen Rothwell #else 83b8b572e1SStephen Rothwell #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base) 84b8b572e1SStephen Rothwell #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base) 85b8b572e1SStephen Rothwell #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \ 86b8b572e1SStephen Rothwell SAVE_10GPRS(22, base) 87b8b572e1SStephen Rothwell #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \ 88b8b572e1SStephen Rothwell REST_10GPRS(22, base) 89b8b572e1SStephen Rothwell #endif 90b8b572e1SStephen Rothwell 91b8b572e1SStephen Rothwell #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base) 92b8b572e1SStephen Rothwell #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base) 93b8b572e1SStephen Rothwell #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base) 94b8b572e1SStephen Rothwell #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base) 95b8b572e1SStephen Rothwell #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base) 96b8b572e1SStephen Rothwell #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base) 97b8b572e1SStephen Rothwell #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base) 98b8b572e1SStephen Rothwell #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base) 99b8b572e1SStephen Rothwell 100de79f7b9SPaul Mackerras #define SAVE_FPR(n, base) stfd n,8*TS_FPRWIDTH*(n)(base) 101b8b572e1SStephen Rothwell #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base) 102b8b572e1SStephen Rothwell #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base) 103b8b572e1SStephen Rothwell #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base) 104b8b572e1SStephen Rothwell #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base) 105b8b572e1SStephen Rothwell #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base) 106de79f7b9SPaul Mackerras #define REST_FPR(n, base) lfd n,8*TS_FPRWIDTH*(n)(base) 107b8b572e1SStephen Rothwell #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base) 108b8b572e1SStephen Rothwell #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base) 109b8b572e1SStephen Rothwell #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base) 110b8b572e1SStephen Rothwell #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base) 111b8b572e1SStephen Rothwell #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base) 112b8b572e1SStephen Rothwell 113de79f7b9SPaul Mackerras #define SAVE_VR(n,b,base) li b,16*(n); stvx n,base,b 114b8b572e1SStephen Rothwell #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base) 115b8b572e1SStephen Rothwell #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base) 116b8b572e1SStephen Rothwell #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base) 117b8b572e1SStephen Rothwell #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base) 118b8b572e1SStephen Rothwell #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base) 119de79f7b9SPaul Mackerras #define REST_VR(n,b,base) li b,16*(n); lvx n,base,b 120b8b572e1SStephen Rothwell #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base) 121b8b572e1SStephen Rothwell #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base) 122b8b572e1SStephen Rothwell #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base) 123b8b572e1SStephen Rothwell #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base) 124b8b572e1SStephen Rothwell #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base) 125b8b572e1SStephen Rothwell 126926f160fSAnton Blanchard #ifdef __BIG_ENDIAN__ 127926f160fSAnton Blanchard #define STXVD2X_ROT(n,b,base) STXVD2X(n,b,base) 128926f160fSAnton Blanchard #define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base) 129926f160fSAnton Blanchard #else 130926f160fSAnton Blanchard #define STXVD2X_ROT(n,b,base) XXSWAPD(n,n); \ 131926f160fSAnton Blanchard STXVD2X(n,b,base); \ 132926f160fSAnton Blanchard XXSWAPD(n,n) 133926f160fSAnton Blanchard 134926f160fSAnton Blanchard #define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base); \ 135926f160fSAnton Blanchard XXSWAPD(n,n) 136926f160fSAnton Blanchard #endif 137b8b572e1SStephen Rothwell /* Save the lower 32 VSRs in the thread VSR region */ 1383ad26e5cSBenjamin Herrenschmidt #define SAVE_VSR(n,b,base) li b,16*(n); STXVD2X_ROT(n,R##base,R##b) 139b8b572e1SStephen Rothwell #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base) 140b8b572e1SStephen Rothwell #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base) 141b8b572e1SStephen Rothwell #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base) 142b8b572e1SStephen Rothwell #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base) 143b8b572e1SStephen Rothwell #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base) 1443ad26e5cSBenjamin Herrenschmidt #define REST_VSR(n,b,base) li b,16*(n); LXVD2X_ROT(n,R##base,R##b) 145b8b572e1SStephen Rothwell #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base) 146b8b572e1SStephen Rothwell #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base) 147b8b572e1SStephen Rothwell #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base) 148b8b572e1SStephen Rothwell #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base) 149b8b572e1SStephen Rothwell #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base) 150b8b572e1SStephen Rothwell 151c51584d5SScott Wood /* 152c51584d5SScott Wood * b = base register for addressing, o = base offset from register of 1st EVR 153c51584d5SScott Wood * n = first EVR, s = scratch 154c51584d5SScott Wood */ 155c51584d5SScott Wood #define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b) 156c51584d5SScott Wood #define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o) 157c51584d5SScott Wood #define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o) 158c51584d5SScott Wood #define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o) 159c51584d5SScott Wood #define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o) 160c51584d5SScott Wood #define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o) 161c51584d5SScott Wood #define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n 162c51584d5SScott Wood #define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o) 163c51584d5SScott Wood #define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o) 164c51584d5SScott Wood #define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o) 165c51584d5SScott Wood #define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o) 166c51584d5SScott Wood #define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o) 167b8b572e1SStephen Rothwell 168b8b572e1SStephen Rothwell /* Macros to adjust thread priority for hardware multithreading */ 169b8b572e1SStephen Rothwell #define HMT_VERY_LOW or 31,31,31 # very low priority 170b8b572e1SStephen Rothwell #define HMT_LOW or 1,1,1 171b8b572e1SStephen Rothwell #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority 172b8b572e1SStephen Rothwell #define HMT_MEDIUM or 2,2,2 173b8b572e1SStephen Rothwell #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority 174b8b572e1SStephen Rothwell #define HMT_HIGH or 3,3,3 17550fb8ebeSBenjamin Herrenschmidt #define HMT_EXTRA_HIGH or 7,7,7 # power7 only 176b8b572e1SStephen Rothwell 177d72be892SMichael Neuling #ifdef CONFIG_PPC64 178d72be892SMichael Neuling #define ULONG_SIZE 8 179d72be892SMichael Neuling #else 180d72be892SMichael Neuling #define ULONG_SIZE 4 181d72be892SMichael Neuling #endif 1820b7673c3SMichael Neuling #define __VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE)) 1830b7673c3SMichael Neuling #define VCPU_GPR(n) __VCPU_GPR(__REG_##n) 184d72be892SMichael Neuling 185b8b572e1SStephen Rothwell #ifdef __KERNEL__ 186b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64 187b8b572e1SStephen Rothwell 18844ce6a5eSMichael Neuling #define STACKFRAMESIZE 256 1890b7673c3SMichael Neuling #define __STK_REG(i) (112 + ((i)-14)*8) 1900b7673c3SMichael Neuling #define STK_REG(i) __STK_REG(__REG_##i) 19144ce6a5eSMichael Neuling 192b37c10d1SAnton Blanchard #if defined(_CALL_ELF) && _CALL_ELF == 2 1936403105bSAnton Blanchard #define STK_GOT 24 194b37c10d1SAnton Blanchard #define __STK_PARAM(i) (32 + ((i)-3)*8) 195b37c10d1SAnton Blanchard #else 1966403105bSAnton Blanchard #define STK_GOT 40 1970b7673c3SMichael Neuling #define __STK_PARAM(i) (48 + ((i)-3)*8) 198b37c10d1SAnton Blanchard #endif 1990b7673c3SMichael Neuling #define STK_PARAM(i) __STK_PARAM(__REG_##i) 20044ce6a5eSMichael Neuling 2017167af7cSAnton Blanchard #if defined(_CALL_ELF) && _CALL_ELF == 2 2027167af7cSAnton Blanchard 2037167af7cSAnton Blanchard #define _GLOBAL(name) \ 2047167af7cSAnton Blanchard .section ".text"; \ 2057167af7cSAnton Blanchard .align 2 ; \ 2067167af7cSAnton Blanchard .type name,@function; \ 2077167af7cSAnton Blanchard .globl name; \ 2087167af7cSAnton Blanchard name: 2097167af7cSAnton Blanchard 210169c7ceeSAnton Blanchard #define _GLOBAL_TOC(name) \ 211169c7ceeSAnton Blanchard .section ".text"; \ 212169c7ceeSAnton Blanchard .align 2 ; \ 213169c7ceeSAnton Blanchard .type name,@function; \ 214169c7ceeSAnton Blanchard .globl name; \ 215169c7ceeSAnton Blanchard name: \ 216169c7ceeSAnton Blanchard 0: addis r2,r12,(.TOC.-0b)@ha; \ 217169c7ceeSAnton Blanchard addi r2,r2,(.TOC.-0b)@l; \ 218169c7ceeSAnton Blanchard .localentry name,.-name 219169c7ceeSAnton Blanchard 2207167af7cSAnton Blanchard #define _KPROBE(name) \ 2217167af7cSAnton Blanchard .section ".kprobes.text","a"; \ 2227167af7cSAnton Blanchard .align 2 ; \ 2237167af7cSAnton Blanchard .type name,@function; \ 2247167af7cSAnton Blanchard .globl name; \ 2257167af7cSAnton Blanchard name: 2267167af7cSAnton Blanchard 2277167af7cSAnton Blanchard #define DOTSYM(a) a 2287167af7cSAnton Blanchard 2297167af7cSAnton Blanchard #else 2307167af7cSAnton Blanchard 231b8b572e1SStephen Rothwell #define XGLUE(a,b) a##b 232b8b572e1SStephen Rothwell #define GLUE(a,b) XGLUE(a,b) 233b8b572e1SStephen Rothwell 234b8b572e1SStephen Rothwell #define _GLOBAL(name) \ 235b8b572e1SStephen Rothwell .section ".text"; \ 236b8b572e1SStephen Rothwell .align 2 ; \ 237b8b572e1SStephen Rothwell .globl name; \ 238b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 239b8b572e1SStephen Rothwell .section ".opd","aw"; \ 240b8b572e1SStephen Rothwell name: \ 241b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 242b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 243b8b572e1SStephen Rothwell .quad 0; \ 244b8b572e1SStephen Rothwell .previous; \ 245b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 246b8b572e1SStephen Rothwell GLUE(.,name): 247b8b572e1SStephen Rothwell 248169c7ceeSAnton Blanchard #define _GLOBAL_TOC(name) _GLOBAL(name) 249169c7ceeSAnton Blanchard 250b8b572e1SStephen Rothwell #define _KPROBE(name) \ 251b8b572e1SStephen Rothwell .section ".kprobes.text","a"; \ 252b8b572e1SStephen Rothwell .align 2 ; \ 253b8b572e1SStephen Rothwell .globl name; \ 254b8b572e1SStephen Rothwell .globl GLUE(.,name); \ 255b8b572e1SStephen Rothwell .section ".opd","aw"; \ 256b8b572e1SStephen Rothwell name: \ 257b8b572e1SStephen Rothwell .quad GLUE(.,name); \ 258b8b572e1SStephen Rothwell .quad .TOC.@tocbase; \ 259b8b572e1SStephen Rothwell .quad 0; \ 260b8b572e1SStephen Rothwell .previous; \ 261b8b572e1SStephen Rothwell .type GLUE(.,name),@function; \ 262b8b572e1SStephen Rothwell GLUE(.,name): 263b8b572e1SStephen Rothwell 264c1fb0194SAnton Blanchard #define DOTSYM(a) GLUE(.,a) 265c1fb0194SAnton Blanchard 2667167af7cSAnton Blanchard #endif 2677167af7cSAnton Blanchard 268b8b572e1SStephen Rothwell #else /* 32-bit */ 269b8b572e1SStephen Rothwell 270b8b572e1SStephen Rothwell #define _ENTRY(n) \ 271b8b572e1SStephen Rothwell .globl n; \ 272b8b572e1SStephen Rothwell n: 273b8b572e1SStephen Rothwell 274b8b572e1SStephen Rothwell #define _GLOBAL(n) \ 275b8b572e1SStephen Rothwell .text; \ 276b8b572e1SStephen Rothwell .stabs __stringify(n:F-1),N_FUN,0,0,n;\ 277b8b572e1SStephen Rothwell .globl n; \ 278b8b572e1SStephen Rothwell n: 279b8b572e1SStephen Rothwell 280b8b572e1SStephen Rothwell #define _KPROBE(n) \ 281b8b572e1SStephen Rothwell .section ".kprobes.text","a"; \ 282b8b572e1SStephen Rothwell .globl n; \ 283b8b572e1SStephen Rothwell n: 284b8b572e1SStephen Rothwell 285b8b572e1SStephen Rothwell #endif 286b8b572e1SStephen Rothwell 287b8b572e1SStephen Rothwell /* 288b8b572e1SStephen Rothwell * LOAD_REG_IMMEDIATE(rn, expr) 289b8b572e1SStephen Rothwell * Loads the value of the constant expression 'expr' into register 'rn' 290b8b572e1SStephen Rothwell * using immediate instructions only. Use this when it's important not 291b8b572e1SStephen Rothwell * to reference other data (i.e. on ppc64 when the TOC pointer is not 292e31aa453SPaul Mackerras * valid) and when 'expr' is a constant or absolute address. 293b8b572e1SStephen Rothwell * 294b8b572e1SStephen Rothwell * LOAD_REG_ADDR(rn, name) 295b8b572e1SStephen Rothwell * Loads the address of label 'name' into register 'rn'. Use this when 296b8b572e1SStephen Rothwell * you don't particularly need immediate instructions only, but you need 297b8b572e1SStephen Rothwell * the whole address in one register (e.g. it's a structure address and 298b8b572e1SStephen Rothwell * you want to access various offsets within it). On ppc32 this is 299b8b572e1SStephen Rothwell * identical to LOAD_REG_IMMEDIATE. 300b8b572e1SStephen Rothwell * 3011c49abecSKevin Hao * LOAD_REG_ADDR_PIC(rn, name) 3021c49abecSKevin Hao * Loads the address of label 'name' into register 'run'. Use this when 3031c49abecSKevin Hao * the kernel doesn't run at the linked or relocated address. Please 3041c49abecSKevin Hao * note that this macro will clobber the lr register. 3051c49abecSKevin Hao * 306b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE(rn, name) 307b8b572e1SStephen Rothwell * ADDROFF(name) 308b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE loads part of the address of label 'name' into 309b8b572e1SStephen Rothwell * register 'rn'. ADDROFF(name) returns the remainder of the address as 310b8b572e1SStephen Rothwell * a constant expression. ADDROFF(name) is a signed expression < 16 bits 311b8b572e1SStephen Rothwell * in size, so is suitable for use directly as an offset in load and store 312b8b572e1SStephen Rothwell * instructions. Use this when loading/storing a single word or less as: 313b8b572e1SStephen Rothwell * LOAD_REG_ADDRBASE(rX, name) 314b8b572e1SStephen Rothwell * ld rY,ADDROFF(name)(rX) 315b8b572e1SStephen Rothwell */ 3161c49abecSKevin Hao 3171c49abecSKevin Hao /* Be careful, this will clobber the lr register. */ 3181c49abecSKevin Hao #define LOAD_REG_ADDR_PIC(reg, name) \ 3191c49abecSKevin Hao bl 0f; \ 3201c49abecSKevin Hao 0: mflr reg; \ 3211c49abecSKevin Hao addis reg,reg,(name - 0b)@ha; \ 3221c49abecSKevin Hao addi reg,reg,(name - 0b)@l; 3231c49abecSKevin Hao 324b8b572e1SStephen Rothwell #ifdef __powerpc64__ 325b8b572e1SStephen Rothwell #define LOAD_REG_IMMEDIATE(reg,expr) \ 326564aa5cfSMichael Neuling lis reg,(expr)@highest; \ 327564aa5cfSMichael Neuling ori reg,reg,(expr)@higher; \ 328564aa5cfSMichael Neuling rldicr reg,reg,32,31; \ 329564aa5cfSMichael Neuling oris reg,reg,(expr)@h; \ 330564aa5cfSMichael Neuling ori reg,reg,(expr)@l; 331b8b572e1SStephen Rothwell 332b8b572e1SStephen Rothwell #define LOAD_REG_ADDR(reg,name) \ 333564aa5cfSMichael Neuling ld reg,name@got(r2) 334b8b572e1SStephen Rothwell 335b8b572e1SStephen Rothwell #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name) 336b8b572e1SStephen Rothwell #define ADDROFF(name) 0 337b8b572e1SStephen Rothwell 338b8b572e1SStephen Rothwell /* offsets for stack frame layout */ 339b8b572e1SStephen Rothwell #define LRSAVE 16 340b8b572e1SStephen Rothwell 341b8b572e1SStephen Rothwell #else /* 32-bit */ 342b8b572e1SStephen Rothwell 343b8b572e1SStephen Rothwell #define LOAD_REG_IMMEDIATE(reg,expr) \ 344564aa5cfSMichael Neuling lis reg,(expr)@ha; \ 345564aa5cfSMichael Neuling addi reg,reg,(expr)@l; 346b8b572e1SStephen Rothwell 347b8b572e1SStephen Rothwell #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name) 348b8b572e1SStephen Rothwell 349564aa5cfSMichael Neuling #define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha 350b8b572e1SStephen Rothwell #define ADDROFF(name) name@l 351b8b572e1SStephen Rothwell 352b8b572e1SStephen Rothwell /* offsets for stack frame layout */ 353b8b572e1SStephen Rothwell #define LRSAVE 4 354b8b572e1SStephen Rothwell 355b8b572e1SStephen Rothwell #endif 356b8b572e1SStephen Rothwell 357b8b572e1SStephen Rothwell /* various errata or part fixups */ 358b8b572e1SStephen Rothwell #ifdef CONFIG_PPC601_SYNC_FIX 359b8b572e1SStephen Rothwell #define SYNC \ 360b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 361b8b572e1SStephen Rothwell sync; \ 362b8b572e1SStephen Rothwell isync; \ 363b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 364b8b572e1SStephen Rothwell #define SYNC_601 \ 365b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 366b8b572e1SStephen Rothwell sync; \ 367b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 368b8b572e1SStephen Rothwell #define ISYNC_601 \ 369b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 370b8b572e1SStephen Rothwell isync; \ 371b8b572e1SStephen Rothwell END_FTR_SECTION_IFSET(CPU_FTR_601) 372b8b572e1SStephen Rothwell #else 373b8b572e1SStephen Rothwell #define SYNC 374b8b572e1SStephen Rothwell #define SYNC_601 375b8b572e1SStephen Rothwell #define ISYNC_601 376b8b572e1SStephen Rothwell #endif 377b8b572e1SStephen Rothwell 378d52459caSScott Wood #if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E) 379b8b572e1SStephen Rothwell #define MFTB(dest) \ 380beb2dc0aSScott Wood 90: mfspr dest, SPRN_TBRL; \ 381b8b572e1SStephen Rothwell BEGIN_FTR_SECTION_NESTED(96); \ 382b8b572e1SStephen Rothwell cmpwi dest,0; \ 383b8b572e1SStephen Rothwell beq- 90b; \ 384b8b572e1SStephen Rothwell END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96) 385ae2163beSLEROY Christophe #elif defined(CONFIG_8xx) 386ae2163beSLEROY Christophe #define MFTB(dest) mftb dest 387b8b572e1SStephen Rothwell #else 388beb2dc0aSScott Wood #define MFTB(dest) mfspr dest, SPRN_TBRL 389b8b572e1SStephen Rothwell #endif 390b8b572e1SStephen Rothwell 391b8b572e1SStephen Rothwell #ifndef CONFIG_SMP 392b8b572e1SStephen Rothwell #define TLBSYNC 393b8b572e1SStephen Rothwell #else /* CONFIG_SMP */ 394b8b572e1SStephen Rothwell /* tlbsync is not implemented on 601 */ 395b8b572e1SStephen Rothwell #define TLBSYNC \ 396b8b572e1SStephen Rothwell BEGIN_FTR_SECTION \ 397b8b572e1SStephen Rothwell tlbsync; \ 398b8b572e1SStephen Rothwell sync; \ 399b8b572e1SStephen Rothwell END_FTR_SECTION_IFCLR(CPU_FTR_601) 400b8b572e1SStephen Rothwell #endif 401b8b572e1SStephen Rothwell 402694caf02SAnton Blanchard #ifdef CONFIG_PPC64 403694caf02SAnton Blanchard #define MTOCRF(FXM, RS) \ 404694caf02SAnton Blanchard BEGIN_FTR_SECTION_NESTED(848); \ 40586e32fdcSMichael Neuling mtcrf (FXM), RS; \ 406694caf02SAnton Blanchard FTR_SECTION_ELSE_NESTED(848); \ 40786e32fdcSMichael Neuling mtocrf (FXM), RS; \ 408694caf02SAnton Blanchard ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848) 40913e7a8e8SHaren Myneni 41013e7a8e8SHaren Myneni /* 41113e7a8e8SHaren Myneni * PPR restore macros used in entry_64.S 41213e7a8e8SHaren Myneni * Used for P7 or later processors 41313e7a8e8SHaren Myneni */ 41413e7a8e8SHaren Myneni #define HMT_MEDIUM_LOW_HAS_PPR \ 41513e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(944) \ 41613e7a8e8SHaren Myneni HMT_MEDIUM_LOW; \ 41713e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,944) 41813e7a8e8SHaren Myneni 41913e7a8e8SHaren Myneni #define SET_DEFAULT_THREAD_PPR(ra, rb) \ 42013e7a8e8SHaren Myneni BEGIN_FTR_SECTION_NESTED(945) \ 42113e7a8e8SHaren Myneni lis ra,INIT_PPR@highest; /* default ppr=3 */ \ 42213e7a8e8SHaren Myneni ld rb,PACACURRENT(r13); \ 42313e7a8e8SHaren Myneni sldi ra,ra,32; /* 11- 13 bits are used for ppr */ \ 42413e7a8e8SHaren Myneni std ra,TASKTHREADPPR(rb); \ 42513e7a8e8SHaren Myneni END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,945) 42613e7a8e8SHaren Myneni 427694caf02SAnton Blanchard #endif 428b8b572e1SStephen Rothwell 429b8b572e1SStephen Rothwell /* 430b8b572e1SStephen Rothwell * This instruction is not implemented on the PPC 603 or 601; however, on 431b8b572e1SStephen Rothwell * the 403GCX and 405GP tlbia IS defined and tlbie is not. 432b8b572e1SStephen Rothwell * All of these instructions exist in the 8xx, they have magical powers, 433b8b572e1SStephen Rothwell * and they must be used. 434b8b572e1SStephen Rothwell */ 435b8b572e1SStephen Rothwell 436b8b572e1SStephen Rothwell #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx) 437b8b572e1SStephen Rothwell #define tlbia \ 438b8b572e1SStephen Rothwell li r4,1024; \ 439b8b572e1SStephen Rothwell mtctr r4; \ 440b8b572e1SStephen Rothwell lis r4,KERNELBASE@h; \ 441b8b572e1SStephen Rothwell 0: tlbie r4; \ 442b8b572e1SStephen Rothwell addi r4,r4,0x1000; \ 443b8b572e1SStephen Rothwell bdnz 0b 444b8b572e1SStephen Rothwell #endif 445b8b572e1SStephen Rothwell 446b8b572e1SStephen Rothwell 447b8b572e1SStephen Rothwell #ifdef CONFIG_IBM440EP_ERR42 448b8b572e1SStephen Rothwell #define PPC440EP_ERR42 isync 449b8b572e1SStephen Rothwell #else 450b8b572e1SStephen Rothwell #define PPC440EP_ERR42 451b8b572e1SStephen Rothwell #endif 452b8b572e1SStephen Rothwell 453a515348fSMichael Neuling /* The following stops all load and store data streams associated with stream 454a515348fSMichael Neuling * ID (ie. streams created explicitly). The embedded and server mnemonics for 455a515348fSMichael Neuling * dcbt are different so we use machine "power4" here explicitly. 456a515348fSMichael Neuling */ 457a515348fSMichael Neuling #define DCBT_STOP_ALL_STREAM_IDS(scratch) \ 458a515348fSMichael Neuling .machine push ; \ 459a515348fSMichael Neuling .machine "power4" ; \ 460a515348fSMichael Neuling lis scratch,0x60000000@h; \ 461a515348fSMichael Neuling dcbt r0,scratch,0b01010; \ 462a515348fSMichael Neuling .machine pop 463a515348fSMichael Neuling 46444c58cccSBenjamin Herrenschmidt /* 46544c58cccSBenjamin Herrenschmidt * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them 46644c58cccSBenjamin Herrenschmidt * keep the address intact to be compatible with code shared with 46744c58cccSBenjamin Herrenschmidt * 32-bit classic. 46844c58cccSBenjamin Herrenschmidt * 46944c58cccSBenjamin Herrenschmidt * On the other hand, I find it useful to have them behave as expected 47044c58cccSBenjamin Herrenschmidt * by their name (ie always do the addition) on 64-bit BookE 47144c58cccSBenjamin Herrenschmidt */ 47244c58cccSBenjamin Herrenschmidt #if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64) 473b8b572e1SStephen Rothwell #define toreal(rd) 474b8b572e1SStephen Rothwell #define fromreal(rd) 475b8b572e1SStephen Rothwell 476b8b572e1SStephen Rothwell /* 477b8b572e1SStephen Rothwell * We use addis to ensure compatibility with the "classic" ppc versions of 478b8b572e1SStephen Rothwell * these macros, which use rs = 0 to get the tophys offset in rd, rather than 479b8b572e1SStephen Rothwell * converting the address in r0, and so this version has to do that too 480b8b572e1SStephen Rothwell * (i.e. set register rd to 0 when rs == 0). 481b8b572e1SStephen Rothwell */ 482b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 483b8b572e1SStephen Rothwell addis rd,rs,0 484b8b572e1SStephen Rothwell 485b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 486b8b572e1SStephen Rothwell addis rd,rs,0 487b8b572e1SStephen Rothwell 488b8b572e1SStephen Rothwell #elif defined(CONFIG_PPC64) 489b8b572e1SStephen Rothwell #define toreal(rd) /* we can access c000... in real mode */ 490b8b572e1SStephen Rothwell #define fromreal(rd) 491b8b572e1SStephen Rothwell 492b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 493b8b572e1SStephen Rothwell clrldi rd,rs,2 494b8b572e1SStephen Rothwell 495b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 496b8b572e1SStephen Rothwell rotldi rd,rs,16; \ 497b8b572e1SStephen Rothwell ori rd,rd,((KERNELBASE>>48)&0xFFFF);\ 498b8b572e1SStephen Rothwell rotldi rd,rd,48 499b8b572e1SStephen Rothwell #else 500b8b572e1SStephen Rothwell /* 501b8b572e1SStephen Rothwell * On APUS (Amiga PowerPC cpu upgrade board), we don't know the 502b8b572e1SStephen Rothwell * physical base address of RAM at compile time. 503b8b572e1SStephen Rothwell */ 504b8b572e1SStephen Rothwell #define toreal(rd) tophys(rd,rd) 505b8b572e1SStephen Rothwell #define fromreal(rd) tovirt(rd,rd) 506b8b572e1SStephen Rothwell 507b8b572e1SStephen Rothwell #define tophys(rd,rs) \ 508ccdcef72SDale Farnsworth 0: addis rd,rs,-PAGE_OFFSET@h; \ 509b8b572e1SStephen Rothwell .section ".vtop_fixup","aw"; \ 510b8b572e1SStephen Rothwell .align 1; \ 511b8b572e1SStephen Rothwell .long 0b; \ 512b8b572e1SStephen Rothwell .previous 513b8b572e1SStephen Rothwell 514b8b572e1SStephen Rothwell #define tovirt(rd,rs) \ 515ccdcef72SDale Farnsworth 0: addis rd,rs,PAGE_OFFSET@h; \ 516b8b572e1SStephen Rothwell .section ".ptov_fixup","aw"; \ 517b8b572e1SStephen Rothwell .align 1; \ 518b8b572e1SStephen Rothwell .long 0b; \ 519b8b572e1SStephen Rothwell .previous 520b8b572e1SStephen Rothwell #endif 521b8b572e1SStephen Rothwell 52244c58cccSBenjamin Herrenschmidt #ifdef CONFIG_PPC_BOOK3S_64 523b8b572e1SStephen Rothwell #define RFI rfid 524b8b572e1SStephen Rothwell #define MTMSRD(r) mtmsrd r 525b38c77d8SBenjamin Herrenschmidt #define MTMSR_EERI(reg) mtmsrd reg,1 526b8b572e1SStephen Rothwell #else 527b8b572e1SStephen Rothwell #define FIX_SRR1(ra, rb) 528b8b572e1SStephen Rothwell #ifndef CONFIG_40x 529b8b572e1SStephen Rothwell #define RFI rfi 530b8b572e1SStephen Rothwell #else 531b8b572e1SStephen Rothwell #define RFI rfi; b . /* Prevent prefetch past rfi */ 532b8b572e1SStephen Rothwell #endif 533b8b572e1SStephen Rothwell #define MTMSRD(r) mtmsr r 534b38c77d8SBenjamin Herrenschmidt #define MTMSR_EERI(reg) mtmsr reg 535b8b572e1SStephen Rothwell #define CLR_TOP32(r) 536b8b572e1SStephen Rothwell #endif 537b8b572e1SStephen Rothwell 538b8b572e1SStephen Rothwell #endif /* __KERNEL__ */ 539b8b572e1SStephen Rothwell 540b8b572e1SStephen Rothwell /* The boring bits... */ 541b8b572e1SStephen Rothwell 542b8b572e1SStephen Rothwell /* Condition Register Bit Fields */ 543b8b572e1SStephen Rothwell 544b8b572e1SStephen Rothwell #define cr0 0 545b8b572e1SStephen Rothwell #define cr1 1 546b8b572e1SStephen Rothwell #define cr2 2 547b8b572e1SStephen Rothwell #define cr3 3 548b8b572e1SStephen Rothwell #define cr4 4 549b8b572e1SStephen Rothwell #define cr5 5 550b8b572e1SStephen Rothwell #define cr6 6 551b8b572e1SStephen Rothwell #define cr7 7 552b8b572e1SStephen Rothwell 553b8b572e1SStephen Rothwell 5549a13a524SMichael Neuling /* 5559a13a524SMichael Neuling * General Purpose Registers (GPRs) 5569a13a524SMichael Neuling * 5579a13a524SMichael Neuling * The lower case r0-r31 should be used in preference to the upper 5589a13a524SMichael Neuling * case R0-R31 as they provide more error checking in the assembler. 5599a13a524SMichael Neuling * Use R0-31 only when really nessesary. 5609a13a524SMichael Neuling */ 561b8b572e1SStephen Rothwell 5629a13a524SMichael Neuling #define r0 %r0 5639a13a524SMichael Neuling #define r1 %r1 5649a13a524SMichael Neuling #define r2 %r2 5659a13a524SMichael Neuling #define r3 %r3 5669a13a524SMichael Neuling #define r4 %r4 5679a13a524SMichael Neuling #define r5 %r5 5689a13a524SMichael Neuling #define r6 %r6 5699a13a524SMichael Neuling #define r7 %r7 5709a13a524SMichael Neuling #define r8 %r8 5719a13a524SMichael Neuling #define r9 %r9 5729a13a524SMichael Neuling #define r10 %r10 5739a13a524SMichael Neuling #define r11 %r11 5749a13a524SMichael Neuling #define r12 %r12 5759a13a524SMichael Neuling #define r13 %r13 5769a13a524SMichael Neuling #define r14 %r14 5779a13a524SMichael Neuling #define r15 %r15 5789a13a524SMichael Neuling #define r16 %r16 5799a13a524SMichael Neuling #define r17 %r17 5809a13a524SMichael Neuling #define r18 %r18 5819a13a524SMichael Neuling #define r19 %r19 5829a13a524SMichael Neuling #define r20 %r20 5839a13a524SMichael Neuling #define r21 %r21 5849a13a524SMichael Neuling #define r22 %r22 5859a13a524SMichael Neuling #define r23 %r23 5869a13a524SMichael Neuling #define r24 %r24 5879a13a524SMichael Neuling #define r25 %r25 5889a13a524SMichael Neuling #define r26 %r26 5899a13a524SMichael Neuling #define r27 %r27 5909a13a524SMichael Neuling #define r28 %r28 5919a13a524SMichael Neuling #define r29 %r29 5929a13a524SMichael Neuling #define r30 %r30 5939a13a524SMichael Neuling #define r31 %r31 594b8b572e1SStephen Rothwell 595b8b572e1SStephen Rothwell 596b8b572e1SStephen Rothwell /* Floating Point Registers (FPRs) */ 597b8b572e1SStephen Rothwell 598b8b572e1SStephen Rothwell #define fr0 0 599b8b572e1SStephen Rothwell #define fr1 1 600b8b572e1SStephen Rothwell #define fr2 2 601b8b572e1SStephen Rothwell #define fr3 3 602b8b572e1SStephen Rothwell #define fr4 4 603b8b572e1SStephen Rothwell #define fr5 5 604b8b572e1SStephen Rothwell #define fr6 6 605b8b572e1SStephen Rothwell #define fr7 7 606b8b572e1SStephen Rothwell #define fr8 8 607b8b572e1SStephen Rothwell #define fr9 9 608b8b572e1SStephen Rothwell #define fr10 10 609b8b572e1SStephen Rothwell #define fr11 11 610b8b572e1SStephen Rothwell #define fr12 12 611b8b572e1SStephen Rothwell #define fr13 13 612b8b572e1SStephen Rothwell #define fr14 14 613b8b572e1SStephen Rothwell #define fr15 15 614b8b572e1SStephen Rothwell #define fr16 16 615b8b572e1SStephen Rothwell #define fr17 17 616b8b572e1SStephen Rothwell #define fr18 18 617b8b572e1SStephen Rothwell #define fr19 19 618b8b572e1SStephen Rothwell #define fr20 20 619b8b572e1SStephen Rothwell #define fr21 21 620b8b572e1SStephen Rothwell #define fr22 22 621b8b572e1SStephen Rothwell #define fr23 23 622b8b572e1SStephen Rothwell #define fr24 24 623b8b572e1SStephen Rothwell #define fr25 25 624b8b572e1SStephen Rothwell #define fr26 26 625b8b572e1SStephen Rothwell #define fr27 27 626b8b572e1SStephen Rothwell #define fr28 28 627b8b572e1SStephen Rothwell #define fr29 29 628b8b572e1SStephen Rothwell #define fr30 30 629b8b572e1SStephen Rothwell #define fr31 31 630b8b572e1SStephen Rothwell 631b8b572e1SStephen Rothwell /* AltiVec Registers (VPRs) */ 632b8b572e1SStephen Rothwell 633b8b572e1SStephen Rothwell #define vr0 0 634b8b572e1SStephen Rothwell #define vr1 1 635b8b572e1SStephen Rothwell #define vr2 2 636b8b572e1SStephen Rothwell #define vr3 3 637b8b572e1SStephen Rothwell #define vr4 4 638b8b572e1SStephen Rothwell #define vr5 5 639b8b572e1SStephen Rothwell #define vr6 6 640b8b572e1SStephen Rothwell #define vr7 7 641b8b572e1SStephen Rothwell #define vr8 8 642b8b572e1SStephen Rothwell #define vr9 9 643b8b572e1SStephen Rothwell #define vr10 10 644b8b572e1SStephen Rothwell #define vr11 11 645b8b572e1SStephen Rothwell #define vr12 12 646b8b572e1SStephen Rothwell #define vr13 13 647b8b572e1SStephen Rothwell #define vr14 14 648b8b572e1SStephen Rothwell #define vr15 15 649b8b572e1SStephen Rothwell #define vr16 16 650b8b572e1SStephen Rothwell #define vr17 17 651b8b572e1SStephen Rothwell #define vr18 18 652b8b572e1SStephen Rothwell #define vr19 19 653b8b572e1SStephen Rothwell #define vr20 20 654b8b572e1SStephen Rothwell #define vr21 21 655b8b572e1SStephen Rothwell #define vr22 22 656b8b572e1SStephen Rothwell #define vr23 23 657b8b572e1SStephen Rothwell #define vr24 24 658b8b572e1SStephen Rothwell #define vr25 25 659b8b572e1SStephen Rothwell #define vr26 26 660b8b572e1SStephen Rothwell #define vr27 27 661b8b572e1SStephen Rothwell #define vr28 28 662b8b572e1SStephen Rothwell #define vr29 29 663b8b572e1SStephen Rothwell #define vr30 30 664b8b572e1SStephen Rothwell #define vr31 31 665b8b572e1SStephen Rothwell 666b8b572e1SStephen Rothwell /* VSX Registers (VSRs) */ 667b8b572e1SStephen Rothwell 668b8b572e1SStephen Rothwell #define vsr0 0 669b8b572e1SStephen Rothwell #define vsr1 1 670b8b572e1SStephen Rothwell #define vsr2 2 671b8b572e1SStephen Rothwell #define vsr3 3 672b8b572e1SStephen Rothwell #define vsr4 4 673b8b572e1SStephen Rothwell #define vsr5 5 674b8b572e1SStephen Rothwell #define vsr6 6 675b8b572e1SStephen Rothwell #define vsr7 7 676b8b572e1SStephen Rothwell #define vsr8 8 677b8b572e1SStephen Rothwell #define vsr9 9 678b8b572e1SStephen Rothwell #define vsr10 10 679b8b572e1SStephen Rothwell #define vsr11 11 680b8b572e1SStephen Rothwell #define vsr12 12 681b8b572e1SStephen Rothwell #define vsr13 13 682b8b572e1SStephen Rothwell #define vsr14 14 683b8b572e1SStephen Rothwell #define vsr15 15 684b8b572e1SStephen Rothwell #define vsr16 16 685b8b572e1SStephen Rothwell #define vsr17 17 686b8b572e1SStephen Rothwell #define vsr18 18 687b8b572e1SStephen Rothwell #define vsr19 19 688b8b572e1SStephen Rothwell #define vsr20 20 689b8b572e1SStephen Rothwell #define vsr21 21 690b8b572e1SStephen Rothwell #define vsr22 22 691b8b572e1SStephen Rothwell #define vsr23 23 692b8b572e1SStephen Rothwell #define vsr24 24 693b8b572e1SStephen Rothwell #define vsr25 25 694b8b572e1SStephen Rothwell #define vsr26 26 695b8b572e1SStephen Rothwell #define vsr27 27 696b8b572e1SStephen Rothwell #define vsr28 28 697b8b572e1SStephen Rothwell #define vsr29 29 698b8b572e1SStephen Rothwell #define vsr30 30 699b8b572e1SStephen Rothwell #define vsr31 31 700b8b572e1SStephen Rothwell #define vsr32 32 701b8b572e1SStephen Rothwell #define vsr33 33 702b8b572e1SStephen Rothwell #define vsr34 34 703b8b572e1SStephen Rothwell #define vsr35 35 704b8b572e1SStephen Rothwell #define vsr36 36 705b8b572e1SStephen Rothwell #define vsr37 37 706b8b572e1SStephen Rothwell #define vsr38 38 707b8b572e1SStephen Rothwell #define vsr39 39 708b8b572e1SStephen Rothwell #define vsr40 40 709b8b572e1SStephen Rothwell #define vsr41 41 710b8b572e1SStephen Rothwell #define vsr42 42 711b8b572e1SStephen Rothwell #define vsr43 43 712b8b572e1SStephen Rothwell #define vsr44 44 713b8b572e1SStephen Rothwell #define vsr45 45 714b8b572e1SStephen Rothwell #define vsr46 46 715b8b572e1SStephen Rothwell #define vsr47 47 716b8b572e1SStephen Rothwell #define vsr48 48 717b8b572e1SStephen Rothwell #define vsr49 49 718b8b572e1SStephen Rothwell #define vsr50 50 719b8b572e1SStephen Rothwell #define vsr51 51 720b8b572e1SStephen Rothwell #define vsr52 52 721b8b572e1SStephen Rothwell #define vsr53 53 722b8b572e1SStephen Rothwell #define vsr54 54 723b8b572e1SStephen Rothwell #define vsr55 55 724b8b572e1SStephen Rothwell #define vsr56 56 725b8b572e1SStephen Rothwell #define vsr57 57 726b8b572e1SStephen Rothwell #define vsr58 58 727b8b572e1SStephen Rothwell #define vsr59 59 728b8b572e1SStephen Rothwell #define vsr60 60 729b8b572e1SStephen Rothwell #define vsr61 61 730b8b572e1SStephen Rothwell #define vsr62 62 731b8b572e1SStephen Rothwell #define vsr63 63 732b8b572e1SStephen Rothwell 733b8b572e1SStephen Rothwell /* SPE Registers (EVPRs) */ 734b8b572e1SStephen Rothwell 735b8b572e1SStephen Rothwell #define evr0 0 736b8b572e1SStephen Rothwell #define evr1 1 737b8b572e1SStephen Rothwell #define evr2 2 738b8b572e1SStephen Rothwell #define evr3 3 739b8b572e1SStephen Rothwell #define evr4 4 740b8b572e1SStephen Rothwell #define evr5 5 741b8b572e1SStephen Rothwell #define evr6 6 742b8b572e1SStephen Rothwell #define evr7 7 743b8b572e1SStephen Rothwell #define evr8 8 744b8b572e1SStephen Rothwell #define evr9 9 745b8b572e1SStephen Rothwell #define evr10 10 746b8b572e1SStephen Rothwell #define evr11 11 747b8b572e1SStephen Rothwell #define evr12 12 748b8b572e1SStephen Rothwell #define evr13 13 749b8b572e1SStephen Rothwell #define evr14 14 750b8b572e1SStephen Rothwell #define evr15 15 751b8b572e1SStephen Rothwell #define evr16 16 752b8b572e1SStephen Rothwell #define evr17 17 753b8b572e1SStephen Rothwell #define evr18 18 754b8b572e1SStephen Rothwell #define evr19 19 755b8b572e1SStephen Rothwell #define evr20 20 756b8b572e1SStephen Rothwell #define evr21 21 757b8b572e1SStephen Rothwell #define evr22 22 758b8b572e1SStephen Rothwell #define evr23 23 759b8b572e1SStephen Rothwell #define evr24 24 760b8b572e1SStephen Rothwell #define evr25 25 761b8b572e1SStephen Rothwell #define evr26 26 762b8b572e1SStephen Rothwell #define evr27 27 763b8b572e1SStephen Rothwell #define evr28 28 764b8b572e1SStephen Rothwell #define evr29 29 765b8b572e1SStephen Rothwell #define evr30 30 766b8b572e1SStephen Rothwell #define evr31 31 767b8b572e1SStephen Rothwell 768b8b572e1SStephen Rothwell /* some stab codes */ 769b8b572e1SStephen Rothwell #define N_FUN 36 770b8b572e1SStephen Rothwell #define N_RSYM 64 771b8b572e1SStephen Rothwell #define N_SLINE 68 772b8b572e1SStephen Rothwell #define N_SO 100 773b8b572e1SStephen Rothwell 7745c0484e2SBenjamin Herrenschmidt /* 7755c0484e2SBenjamin Herrenschmidt * Create an endian fixup trampoline 7765c0484e2SBenjamin Herrenschmidt * 7775c0484e2SBenjamin Herrenschmidt * This starts with a "tdi 0,0,0x48" instruction which is 7785c0484e2SBenjamin Herrenschmidt * essentially a "trap never", and thus akin to a nop. 7795c0484e2SBenjamin Herrenschmidt * 7805c0484e2SBenjamin Herrenschmidt * The opcode for this instruction read with the wrong endian 7815c0484e2SBenjamin Herrenschmidt * however results in a b . + 8 7825c0484e2SBenjamin Herrenschmidt * 7835c0484e2SBenjamin Herrenschmidt * So essentially we use that trick to execute the following 7845c0484e2SBenjamin Herrenschmidt * trampoline in "reverse endian" if we are running with the 7855c0484e2SBenjamin Herrenschmidt * MSR_LE bit set the "wrong" way for whatever endianness the 7865c0484e2SBenjamin Herrenschmidt * kernel is built for. 7875c0484e2SBenjamin Herrenschmidt */ 788b8b572e1SStephen Rothwell 7895c0484e2SBenjamin Herrenschmidt #ifdef CONFIG_PPC_BOOK3E 7905c0484e2SBenjamin Herrenschmidt #define FIXUP_ENDIAN 7915c0484e2SBenjamin Herrenschmidt #else 7925c0484e2SBenjamin Herrenschmidt #define FIXUP_ENDIAN \ 7935c0484e2SBenjamin Herrenschmidt tdi 0,0,0x48; /* Reverse endian of b . + 8 */ \ 7945c0484e2SBenjamin Herrenschmidt b $+36; /* Skip trampoline if endian is good */ \ 7955c0484e2SBenjamin Herrenschmidt .long 0x05009f42; /* bcl 20,31,$+4 */ \ 7965c0484e2SBenjamin Herrenschmidt .long 0xa602487d; /* mflr r10 */ \ 7975c0484e2SBenjamin Herrenschmidt .long 0x1c004a39; /* addi r10,r10,28 */ \ 7985c0484e2SBenjamin Herrenschmidt .long 0xa600607d; /* mfmsr r11 */ \ 7995c0484e2SBenjamin Herrenschmidt .long 0x01006b69; /* xori r11,r11,1 */ \ 8005c0484e2SBenjamin Herrenschmidt .long 0xa6035a7d; /* mtsrr0 r10 */ \ 8015c0484e2SBenjamin Herrenschmidt .long 0xa6037b7d; /* mtsrr1 r11 */ \ 8025c0484e2SBenjamin Herrenschmidt .long 0x2400004c /* rfid */ 8035c0484e2SBenjamin Herrenschmidt #endif /* !CONFIG_PPC_BOOK3E */ 8045c0484e2SBenjamin Herrenschmidt #endif /* __ASSEMBLY__ */ 805b8b572e1SStephen Rothwell #endif /* _ASM_POWERPC_PPC_ASM_H */ 806