1b8b572e1SStephen Rothwell #ifndef _ASM_POWERPC_PCI_BRIDGE_H
2b8b572e1SStephen Rothwell #define _ASM_POWERPC_PCI_BRIDGE_H
3b8b572e1SStephen Rothwell #ifdef __KERNEL__
4b8b572e1SStephen Rothwell /*
5b8b572e1SStephen Rothwell  * This program is free software; you can redistribute it and/or
6b8b572e1SStephen Rothwell  * modify it under the terms of the GNU General Public License
7b8b572e1SStephen Rothwell  * as published by the Free Software Foundation; either version
8b8b572e1SStephen Rothwell  * 2 of the License, or (at your option) any later version.
9b8b572e1SStephen Rothwell  */
10b8b572e1SStephen Rothwell #include <linux/pci.h>
11b8b572e1SStephen Rothwell #include <linux/list.h>
12b8b572e1SStephen Rothwell #include <linux/ioport.h>
13f4ffd5e5SRob Herring #include <asm-generic/pci-bridge.h>
14b8b572e1SStephen Rothwell 
15b8b572e1SStephen Rothwell struct device_node;
16b8b572e1SStephen Rothwell 
17b8b572e1SStephen Rothwell /*
18b8b572e1SStephen Rothwell  * Structure of a PCI controller (host bridge)
19b8b572e1SStephen Rothwell  */
20b8b572e1SStephen Rothwell struct pci_controller {
21b8b572e1SStephen Rothwell 	struct pci_bus *bus;
22b8b572e1SStephen Rothwell 	char is_dynamic;
23b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64
24b8b572e1SStephen Rothwell 	int node;
25b8b572e1SStephen Rothwell #endif
26b8b572e1SStephen Rothwell 	struct device_node *dn;
27b8b572e1SStephen Rothwell 	struct list_head list_node;
28b8b572e1SStephen Rothwell 	struct device *parent;
29b8b572e1SStephen Rothwell 
30b8b572e1SStephen Rothwell 	int first_busno;
31b8b572e1SStephen Rothwell 	int last_busno;
32b8b572e1SStephen Rothwell 	int self_busno;
33be8e60d8SYinghai Lu 	struct resource busn;
34b8b572e1SStephen Rothwell 
35b8b572e1SStephen Rothwell 	void __iomem *io_base_virt;
36b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64
37b8b572e1SStephen Rothwell 	void *io_base_alloc;
38b8b572e1SStephen Rothwell #endif
39b8b572e1SStephen Rothwell 	resource_size_t io_base_phys;
40b8b572e1SStephen Rothwell 	resource_size_t pci_io_size;
41b8b572e1SStephen Rothwell 
42b8b572e1SStephen Rothwell 	/* Some machines (PReP) have a non 1:1 mapping of
43b8b572e1SStephen Rothwell 	 * the PCI memory space in the CPU bus space
44b8b572e1SStephen Rothwell 	 */
45b8b572e1SStephen Rothwell 	resource_size_t pci_mem_offset;
46b8b572e1SStephen Rothwell 
47e9f82cb7SBenjamin Herrenschmidt 	/* Some machines have a special region to forward the ISA
48e9f82cb7SBenjamin Herrenschmidt 	 * "memory" cycles such as VGA memory regions. Left to 0
49e9f82cb7SBenjamin Herrenschmidt 	 * if unsupported
50e9f82cb7SBenjamin Herrenschmidt 	 */
51e9f82cb7SBenjamin Herrenschmidt 	resource_size_t	isa_mem_phys;
52e9f82cb7SBenjamin Herrenschmidt 	resource_size_t	isa_mem_size;
53e9f82cb7SBenjamin Herrenschmidt 
54b8b572e1SStephen Rothwell 	struct pci_ops *ops;
55b8b572e1SStephen Rothwell 	unsigned int __iomem *cfg_addr;
56b8b572e1SStephen Rothwell 	void __iomem *cfg_data;
57b8b572e1SStephen Rothwell 
58b8b572e1SStephen Rothwell 	/*
59b8b572e1SStephen Rothwell 	 * Used for variants of PCI indirect handling and possible quirks:
60b8b572e1SStephen Rothwell 	 *  SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
61b8b572e1SStephen Rothwell 	 *  EXT_REG - provides access to PCI-e extended registers
6225985edcSLucas De Marchi 	 *  SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
63b8b572e1SStephen Rothwell 	 *   on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
64b8b572e1SStephen Rothwell 	 *   to determine which bus number to match on when generating type0
65b8b572e1SStephen Rothwell 	 *   config cycles
66b8b572e1SStephen Rothwell 	 *  NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
67b8b572e1SStephen Rothwell 	 *   hanging if we don't have link and try to do config cycles to
68b8b572e1SStephen Rothwell 	 *   anything but the PHB.  Only allow talking to the PHB if this is
69b8b572e1SStephen Rothwell 	 *   set.
70b8b572e1SStephen Rothwell 	 *  BIG_ENDIAN - cfg_addr is a big endian register
71b8b572e1SStephen Rothwell 	 *  BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
72b8b572e1SStephen Rothwell 	 *   the PLB4.  Effectively disable MRM commands by setting this.
73b8b572e1SStephen Rothwell 	 */
74b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SET_CFG_TYPE		0x00000001
75b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_EXT_REG		0x00000002
76b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS	0x00000004
77b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_NO_PCIE_LINK		0x00000008
78b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BIG_ENDIAN		0x00000010
79b8b572e1SStephen Rothwell #define PPC_INDIRECT_TYPE_BROKEN_MRM		0x00000020
80b8b572e1SStephen Rothwell 	u32 indirect_type;
81b8b572e1SStephen Rothwell 	/* Currently, we limit ourselves to 1 IO range and 3 mem
82b8b572e1SStephen Rothwell 	 * ranges since the common pci_bus structure can't handle more
83b8b572e1SStephen Rothwell 	 */
84b8b572e1SStephen Rothwell 	struct resource	io_resource;
85b8b572e1SStephen Rothwell 	struct resource mem_resources[3];
86b8b572e1SStephen Rothwell 	int global_number;		/* PCI domain number */
8789d93347SBecky Bruce 
8889d93347SBecky Bruce 	resource_size_t dma_window_base_cur;
8989d93347SBecky Bruce 	resource_size_t dma_window_size;
9089d93347SBecky Bruce 
91b8b572e1SStephen Rothwell #ifdef CONFIG_PPC64
92b8b572e1SStephen Rothwell 	unsigned long buid;
93b8b572e1SStephen Rothwell 
94b8b572e1SStephen Rothwell 	void *private_data;
95b8b572e1SStephen Rothwell #endif	/* CONFIG_PPC64 */
96b8b572e1SStephen Rothwell };
97b8b572e1SStephen Rothwell 
98b8b572e1SStephen Rothwell /* These are used for config access before all the PCI probing
99b8b572e1SStephen Rothwell    has been done. */
100b8b572e1SStephen Rothwell extern int early_read_config_byte(struct pci_controller *hose, int bus,
101b8b572e1SStephen Rothwell 			int dev_fn, int where, u8 *val);
102b8b572e1SStephen Rothwell extern int early_read_config_word(struct pci_controller *hose, int bus,
103b8b572e1SStephen Rothwell 			int dev_fn, int where, u16 *val);
104b8b572e1SStephen Rothwell extern int early_read_config_dword(struct pci_controller *hose, int bus,
105b8b572e1SStephen Rothwell 			int dev_fn, int where, u32 *val);
106b8b572e1SStephen Rothwell extern int early_write_config_byte(struct pci_controller *hose, int bus,
107b8b572e1SStephen Rothwell 			int dev_fn, int where, u8 val);
108b8b572e1SStephen Rothwell extern int early_write_config_word(struct pci_controller *hose, int bus,
109b8b572e1SStephen Rothwell 			int dev_fn, int where, u16 val);
110b8b572e1SStephen Rothwell extern int early_write_config_dword(struct pci_controller *hose, int bus,
111b8b572e1SStephen Rothwell 			int dev_fn, int where, u32 val);
112b8b572e1SStephen Rothwell 
113b8b572e1SStephen Rothwell extern int early_find_capability(struct pci_controller *hose, int bus,
114b8b572e1SStephen Rothwell 				 int dev_fn, int cap);
115b8b572e1SStephen Rothwell 
116b8b572e1SStephen Rothwell extern void setup_indirect_pci(struct pci_controller* hose,
117b8b572e1SStephen Rothwell 			       resource_size_t cfg_addr,
118b8b572e1SStephen Rothwell 			       resource_size_t cfg_data, u32 flags);
11989c2dd62SKumar Gala 
12089c2dd62SKumar Gala static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
12189c2dd62SKumar Gala {
12289c2dd62SKumar Gala 	return bus->sysdata;
12389c2dd62SKumar Gala }
12489c2dd62SKumar Gala 
12598d9f30cSBenjamin Herrenschmidt #ifndef CONFIG_PPC64
12698d9f30cSBenjamin Herrenschmidt 
12798d9f30cSBenjamin Herrenschmidt extern int pci_device_from_OF_node(struct device_node *node,
12898d9f30cSBenjamin Herrenschmidt 				   u8 *bus, u8 *devfn);
12998d9f30cSBenjamin Herrenschmidt extern void pci_create_OF_bus_map(void);
13098d9f30cSBenjamin Herrenschmidt 
13189c2dd62SKumar Gala static inline int isa_vaddr_is_ioport(void __iomem *address)
13289c2dd62SKumar Gala {
13389c2dd62SKumar Gala 	/* No specific ISA handling on ppc32 at this stage, it
13489c2dd62SKumar Gala 	 * all goes through PCI
13589c2dd62SKumar Gala 	 */
13689c2dd62SKumar Gala 	return 0;
13789c2dd62SKumar Gala }
13889c2dd62SKumar Gala 
139b8b572e1SStephen Rothwell #else	/* CONFIG_PPC64 */
140b8b572e1SStephen Rothwell 
141b8b572e1SStephen Rothwell /*
142b8b572e1SStephen Rothwell  * PCI stuff, for nodes representing PCI devices, pointed to
143b8b572e1SStephen Rothwell  * by device_node->data.
144b8b572e1SStephen Rothwell  */
145b8b572e1SStephen Rothwell struct iommu_table;
146b8b572e1SStephen Rothwell 
147b8b572e1SStephen Rothwell struct pci_dn {
148b8b572e1SStephen Rothwell 	int	busno;			/* pci bus number */
149b8b572e1SStephen Rothwell 	int	devfn;			/* pci device and function number */
150b8b572e1SStephen Rothwell 
151b8b572e1SStephen Rothwell 	struct  pci_controller *phb;	/* for pci devices */
152b8b572e1SStephen Rothwell 	struct	iommu_table *iommu_table;	/* for phb's or bridges */
153b8b572e1SStephen Rothwell 	struct	device_node *node;	/* back-pointer to the device_node */
154b8b572e1SStephen Rothwell 
155b8b572e1SStephen Rothwell 	int	pci_ext_config_space;	/* for pci devices */
156b8b572e1SStephen Rothwell 
157b8b572e1SStephen Rothwell 	struct	pci_dev *pcidev;	/* back-pointer to the pci device */
158184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_EEH
1592a0352faSGavin Shan 	struct eeh_dev *edev;		/* eeh device */
160b8b572e1SStephen Rothwell #endif
161184cd4a3SBenjamin Herrenschmidt #define IODA_INVALID_PE		(-1)
162184cd4a3SBenjamin Herrenschmidt #ifdef CONFIG_PPC_POWERNV
163184cd4a3SBenjamin Herrenschmidt 	int	pe_number;
164184cd4a3SBenjamin Herrenschmidt #endif
165b8b572e1SStephen Rothwell };
166b8b572e1SStephen Rothwell 
167b8b572e1SStephen Rothwell /* Get the pointer to a device_node's pci_dn */
168b8b572e1SStephen Rothwell #define PCI_DN(dn)	((struct pci_dn *) (dn)->data)
169b8b572e1SStephen Rothwell 
1702eb4afb6SKumar Gala extern void * update_dn_pci_info(struct device_node *dn, void *data);
171b8b572e1SStephen Rothwell 
172b8b572e1SStephen Rothwell static inline int pci_device_from_OF_node(struct device_node *np,
173b8b572e1SStephen Rothwell 					  u8 *bus, u8 *devfn)
174b8b572e1SStephen Rothwell {
175b8b572e1SStephen Rothwell 	if (!PCI_DN(np))
176b8b572e1SStephen Rothwell 		return -ENODEV;
177b8b572e1SStephen Rothwell 	*bus = PCI_DN(np)->busno;
178b8b572e1SStephen Rothwell 	*devfn = PCI_DN(np)->devfn;
179b8b572e1SStephen Rothwell 	return 0;
180b8b572e1SStephen Rothwell }
181b8b572e1SStephen Rothwell 
1822a0352faSGavin Shan #if defined(CONFIG_EEH)
1832a0352faSGavin Shan static inline struct eeh_dev *of_node_to_eeh_dev(struct device_node *dn)
1842a0352faSGavin Shan {
1852a0352faSGavin Shan 	return PCI_DN(dn)->edev;
1862a0352faSGavin Shan }
187f8f7d63fSGavin Shan #else
188f8f7d63fSGavin Shan #define of_node_to_eeh_dev(x) (NULL)
1892a0352faSGavin Shan #endif
1902a0352faSGavin Shan 
191b8b572e1SStephen Rothwell /** Find the bus corresponding to the indicated device node */
192b8b572e1SStephen Rothwell extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
193b8b572e1SStephen Rothwell 
194b8b572e1SStephen Rothwell /** Remove all of the PCI devices under this bus */
19520ee6a97SGavin Shan extern void __pcibios_remove_pci_devices(struct pci_bus *bus, int purge_pe);
196b8b572e1SStephen Rothwell extern void pcibios_remove_pci_devices(struct pci_bus *bus);
197b8b572e1SStephen Rothwell 
198b8b572e1SStephen Rothwell /** Discover new pci devices under this bus, and add them */
199b8b572e1SStephen Rothwell extern void pcibios_add_pci_devices(struct pci_bus *bus);
200b8b572e1SStephen Rothwell 
201b8b572e1SStephen Rothwell 
202b8b572e1SStephen Rothwell extern void isa_bridge_find_early(struct pci_controller *hose);
203b8b572e1SStephen Rothwell 
204b8b572e1SStephen Rothwell static inline int isa_vaddr_is_ioport(void __iomem *address)
205b8b572e1SStephen Rothwell {
206b8b572e1SStephen Rothwell 	/* Check if address hits the reserved legacy IO range */
207b8b572e1SStephen Rothwell 	unsigned long ea = (unsigned long)address;
208b8b572e1SStephen Rothwell 	return ea >= ISA_IO_BASE && ea < ISA_IO_END;
209b8b572e1SStephen Rothwell }
210b8b572e1SStephen Rothwell 
211b8b572e1SStephen Rothwell extern int pcibios_unmap_io_space(struct pci_bus *bus);
212b8b572e1SStephen Rothwell extern int pcibios_map_io_space(struct pci_bus *bus);
213b8b572e1SStephen Rothwell 
214b8b572e1SStephen Rothwell #ifdef CONFIG_NUMA
215b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE)		((PHB)->node = (NODE))
216b8b572e1SStephen Rothwell #else
217b8b572e1SStephen Rothwell #define PHB_SET_NODE(PHB, NODE)		((PHB)->node = -1)
218b8b572e1SStephen Rothwell #endif
219b8b572e1SStephen Rothwell 
220b8b572e1SStephen Rothwell #endif	/* CONFIG_PPC64 */
221b8b572e1SStephen Rothwell 
222b8b572e1SStephen Rothwell /* Get the PCI host controller for an OF device */
223b8b572e1SStephen Rothwell extern struct pci_controller *pci_find_hose_for_OF_device(
224b8b572e1SStephen Rothwell 			struct device_node* node);
225b8b572e1SStephen Rothwell 
226b8b572e1SStephen Rothwell /* Fill up host controller resources from the OF node */
227b8b572e1SStephen Rothwell extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
228b8b572e1SStephen Rothwell 			struct device_node *dev, int primary);
229b8b572e1SStephen Rothwell 
230b8b572e1SStephen Rothwell /* Allocate & free a PCI host bridge structure */
231b8b572e1SStephen Rothwell extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
232b8b572e1SStephen Rothwell extern void pcibios_free_controller(struct pci_controller *phb);
233b8b572e1SStephen Rothwell 
234b8b572e1SStephen Rothwell #ifdef CONFIG_PCI
235b8b572e1SStephen Rothwell extern int pcibios_vaddr_is_ioport(void __iomem *address);
236b8b572e1SStephen Rothwell #else
237b8b572e1SStephen Rothwell static inline int pcibios_vaddr_is_ioport(void __iomem *address)
238b8b572e1SStephen Rothwell {
239b8b572e1SStephen Rothwell 	return 0;
240b8b572e1SStephen Rothwell }
241b8b572e1SStephen Rothwell #endif	/* CONFIG_PCI */
242b8b572e1SStephen Rothwell 
243b8b572e1SStephen Rothwell #endif	/* __KERNEL__ */
244b8b572e1SStephen Rothwell #endif	/* _ASM_POWERPC_PCI_BRIDGE_H */
245