1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_POWERPC_PGTABLE_RADIX_H
3 #define _ASM_POWERPC_PGTABLE_RADIX_H
4 
5 #include <asm/asm-const.h>
6 
7 #ifndef __ASSEMBLY__
8 #include <asm/cmpxchg.h>
9 #endif
10 
11 #ifdef CONFIG_PPC_64K_PAGES
12 #include <asm/book3s/64/radix-64k.h>
13 #else
14 #include <asm/book3s/64/radix-4k.h>
15 #endif
16 
17 #ifndef __ASSEMBLY__
18 #include <asm/book3s/64/tlbflush-radix.h>
19 #include <asm/cpu_has_feature.h>
20 #endif
21 
22 /* An empty PTE can still have a R or C writeback */
23 #define RADIX_PTE_NONE_MASK		(_PAGE_DIRTY | _PAGE_ACCESSED)
24 
25 /* Bits to set in a RPMD/RPUD/RPGD */
26 #define RADIX_PMD_VAL_BITS		(0x8000000000000000UL | RADIX_PTE_INDEX_SIZE)
27 #define RADIX_PUD_VAL_BITS		(0x8000000000000000UL | RADIX_PMD_INDEX_SIZE)
28 #define RADIX_PGD_VAL_BITS		(0x8000000000000000UL | RADIX_PUD_INDEX_SIZE)
29 
30 /* Don't have anything in the reserved bits and leaf bits */
31 #define RADIX_PMD_BAD_BITS		0x60000000000000e0UL
32 #define RADIX_PUD_BAD_BITS		0x60000000000000e0UL
33 #define RADIX_PGD_BAD_BITS		0x60000000000000e0UL
34 
35 #define RADIX_PMD_SHIFT		(PAGE_SHIFT + RADIX_PTE_INDEX_SIZE)
36 #define RADIX_PUD_SHIFT		(RADIX_PMD_SHIFT + RADIX_PMD_INDEX_SIZE)
37 #define RADIX_PGD_SHIFT		(RADIX_PUD_SHIFT + RADIX_PUD_INDEX_SIZE)
38 /*
39  * Size of EA range mapped by our pagetables.
40  */
41 #define RADIX_PGTABLE_EADDR_SIZE (RADIX_PTE_INDEX_SIZE + RADIX_PMD_INDEX_SIZE +	\
42 			      RADIX_PUD_INDEX_SIZE + RADIX_PGD_INDEX_SIZE + PAGE_SHIFT)
43 #define RADIX_PGTABLE_RANGE (ASM_CONST(1) << RADIX_PGTABLE_EADDR_SIZE)
44 
45 /*
46  * We support 52 bit address space, Use top bit for kernel
47  * virtual mapping. Also make sure kernel fit in the top
48  * quadrant.
49  *
50  *           +------------------+
51  *           +------------------+  Kernel virtual map (0xc008000000000000)
52  *           |                  |
53  *           |                  |
54  *           |                  |
55  * 0b11......+------------------+  Kernel linear map (0xc....)
56  *           |                  |
57  *           |     2 quadrant   |
58  *           |                  |
59  * 0b10......+------------------+
60  *           |                  |
61  *           |    1 quadrant    |
62  *           |                  |
63  * 0b01......+------------------+
64  *           |                  |
65  *           |    0 quadrant    |
66  *           |                  |
67  * 0b00......+------------------+
68  *
69  *
70  * 3rd quadrant expanded:
71  * +------------------------------+
72  * |                              |
73  * |                              |
74  * |                              |
75  * +------------------------------+  Kernel IO map end (0xc010000000000000)
76  * |                              |
77  * |                              |
78  * |      1/2 of virtual map      |
79  * |                              |
80  * |                              |
81  * +------------------------------+  Kernel IO map start
82  * |                              |
83  * |      1/4 of virtual map      |
84  * |                              |
85  * +------------------------------+  Kernel vmemap start
86  * |                              |
87  * |     1/4 of virtual map       |
88  * |                              |
89  * +------------------------------+  Kernel virt start (0xc008000000000000)
90  * |                              |
91  * |                              |
92  * |                              |
93  * +------------------------------+  Kernel linear (0xc.....)
94  */
95 
96 #define RADIX_KERN_VIRT_START ASM_CONST(0xc008000000000000)
97 #define RADIX_KERN_VIRT_SIZE  ASM_CONST(0x0008000000000000)
98 
99 /*
100  * The vmalloc space starts at the beginning of that region, and
101  * occupies a quarter of it on radix config.
102  * (we keep a quarter for the virtual memmap)
103  */
104 #define RADIX_VMALLOC_START	RADIX_KERN_VIRT_START
105 #define RADIX_VMALLOC_SIZE	(RADIX_KERN_VIRT_SIZE >> 2)
106 #define RADIX_VMALLOC_END	(RADIX_VMALLOC_START + RADIX_VMALLOC_SIZE)
107 /*
108  * Defines the address of the vmemap area, in its own region on
109  * hash table CPUs.
110  */
111 #define RADIX_VMEMMAP_BASE		(RADIX_VMALLOC_END)
112 
113 #define RADIX_KERN_IO_START	(RADIX_KERN_VIRT_START + (RADIX_KERN_VIRT_SIZE >> 1))
114 
115 #ifndef __ASSEMBLY__
116 #define RADIX_PTE_TABLE_SIZE	(sizeof(pte_t) << RADIX_PTE_INDEX_SIZE)
117 #define RADIX_PMD_TABLE_SIZE	(sizeof(pmd_t) << RADIX_PMD_INDEX_SIZE)
118 #define RADIX_PUD_TABLE_SIZE	(sizeof(pud_t) << RADIX_PUD_INDEX_SIZE)
119 #define RADIX_PGD_TABLE_SIZE	(sizeof(pgd_t) << RADIX_PGD_INDEX_SIZE)
120 
121 #ifdef CONFIG_STRICT_KERNEL_RWX
122 extern void radix__mark_rodata_ro(void);
123 extern void radix__mark_initmem_nx(void);
124 #endif
125 
126 extern void radix__ptep_set_access_flags(struct vm_area_struct *vma, pte_t *ptep,
127 					 pte_t entry, unsigned long address,
128 					 int psize);
129 
130 extern void radix__ptep_modify_prot_commit(struct vm_area_struct *vma,
131 					   unsigned long addr, pte_t *ptep,
132 					   pte_t old_pte, pte_t pte);
133 
134 static inline unsigned long __radix_pte_update(pte_t *ptep, unsigned long clr,
135 					       unsigned long set)
136 {
137 	__be64 old_be, tmp_be;
138 
139 	__asm__ __volatile__(
140 	"1:	ldarx	%0,0,%3		# pte_update\n"
141 	"	andc	%1,%0,%5	\n"
142 	"	or	%1,%1,%4	\n"
143 	"	stdcx.	%1,0,%3		\n"
144 	"	bne-	1b"
145 	: "=&r" (old_be), "=&r" (tmp_be), "=m" (*ptep)
146 	: "r" (ptep), "r" (cpu_to_be64(set)), "r" (cpu_to_be64(clr))
147 	: "cc" );
148 
149 	return be64_to_cpu(old_be);
150 }
151 
152 static inline unsigned long radix__pte_update(struct mm_struct *mm,
153 					unsigned long addr,
154 					pte_t *ptep, unsigned long clr,
155 					unsigned long set,
156 					int huge)
157 {
158 	unsigned long old_pte;
159 
160 	old_pte = __radix_pte_update(ptep, clr, set);
161 	if (!huge)
162 		assert_pte_locked(mm, addr);
163 
164 	return old_pte;
165 }
166 
167 static inline pte_t radix__ptep_get_and_clear_full(struct mm_struct *mm,
168 						   unsigned long addr,
169 						   pte_t *ptep, int full)
170 {
171 	unsigned long old_pte;
172 
173 	if (full) {
174 		old_pte = pte_val(*ptep);
175 		*ptep = __pte(0);
176 	} else
177 		old_pte = radix__pte_update(mm, addr, ptep, ~0ul, 0, 0);
178 
179 	return __pte(old_pte);
180 }
181 
182 static inline int radix__pte_same(pte_t pte_a, pte_t pte_b)
183 {
184 	return ((pte_raw(pte_a) ^ pte_raw(pte_b)) == 0);
185 }
186 
187 static inline int radix__pte_none(pte_t pte)
188 {
189 	return (pte_val(pte) & ~RADIX_PTE_NONE_MASK) == 0;
190 }
191 
192 static inline void radix__set_pte_at(struct mm_struct *mm, unsigned long addr,
193 				 pte_t *ptep, pte_t pte, int percpu)
194 {
195 	*ptep = pte;
196 
197 	/*
198 	 * The architecture suggests a ptesync after setting the pte, which
199 	 * orders the store that updates the pte with subsequent page table
200 	 * walk accesses which may load the pte. Without this it may be
201 	 * possible for a subsequent access to result in spurious fault.
202 	 *
203 	 * This is not necessary for correctness, because a spurious fault
204 	 * is tolerated by the page fault handler, and this store will
205 	 * eventually be seen. In testing, there was no noticable increase
206 	 * in user faults on POWER9. Avoiding ptesync here is a significant
207 	 * win for things like fork. If a future microarchitecture benefits
208 	 * from ptesync, it should probably go into update_mmu_cache, rather
209 	 * than set_pte_at (which is used to set ptes unrelated to faults).
210 	 *
211 	 * Spurious faults to vmalloc region are not tolerated, so there is
212 	 * a ptesync in flush_cache_vmap.
213 	 */
214 }
215 
216 static inline int radix__pmd_bad(pmd_t pmd)
217 {
218 	return !!(pmd_val(pmd) & RADIX_PMD_BAD_BITS);
219 }
220 
221 static inline int radix__pmd_same(pmd_t pmd_a, pmd_t pmd_b)
222 {
223 	return ((pmd_raw(pmd_a) ^ pmd_raw(pmd_b)) == 0);
224 }
225 
226 static inline int radix__pud_bad(pud_t pud)
227 {
228 	return !!(pud_val(pud) & RADIX_PUD_BAD_BITS);
229 }
230 
231 
232 static inline int radix__pgd_bad(pgd_t pgd)
233 {
234 	return !!(pgd_val(pgd) & RADIX_PGD_BAD_BITS);
235 }
236 
237 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
238 
239 static inline int radix__pmd_trans_huge(pmd_t pmd)
240 {
241 	return (pmd_val(pmd) & (_PAGE_PTE | _PAGE_DEVMAP)) == _PAGE_PTE;
242 }
243 
244 static inline pmd_t radix__pmd_mkhuge(pmd_t pmd)
245 {
246 	return __pmd(pmd_val(pmd) | _PAGE_PTE);
247 }
248 
249 extern unsigned long radix__pmd_hugepage_update(struct mm_struct *mm, unsigned long addr,
250 					  pmd_t *pmdp, unsigned long clr,
251 					  unsigned long set);
252 extern pmd_t radix__pmdp_collapse_flush(struct vm_area_struct *vma,
253 				  unsigned long address, pmd_t *pmdp);
254 extern void radix__pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
255 					pgtable_t pgtable);
256 extern pgtable_t radix__pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
257 extern pmd_t radix__pmdp_huge_get_and_clear(struct mm_struct *mm,
258 				      unsigned long addr, pmd_t *pmdp);
259 extern int radix__has_transparent_hugepage(void);
260 #endif
261 
262 extern int __meminit radix__vmemmap_create_mapping(unsigned long start,
263 					     unsigned long page_size,
264 					     unsigned long phys);
265 extern void radix__vmemmap_remove_mapping(unsigned long start,
266 				    unsigned long page_size);
267 
268 extern int radix__map_kernel_page(unsigned long ea, unsigned long pa,
269 				 pgprot_t flags, unsigned int psz);
270 
271 static inline unsigned long radix__get_tree_size(void)
272 {
273 	unsigned long rts_field;
274 	/*
275 	 * We support 52 bits, hence:
276 	 * bits 52 - 31 = 21, 0b10101
277 	 * RTS encoding details
278 	 * bits 0 - 3 of rts -> bits 6 - 8 unsigned long
279 	 * bits 4 - 5 of rts -> bits 62 - 63 of unsigned long
280 	 */
281 	rts_field = (0x5UL << 5); /* 6 - 8 bits */
282 	rts_field |= (0x2UL << 61);
283 
284 	return rts_field;
285 }
286 
287 #ifdef CONFIG_MEMORY_HOTPLUG
288 int radix__create_section_mapping(unsigned long start, unsigned long end, int nid);
289 int radix__remove_section_mapping(unsigned long start, unsigned long end);
290 #endif /* CONFIG_MEMORY_HOTPLUG */
291 #endif /* __ASSEMBLY__ */
292 #endif
293