1/* 2 * MPC8377E RDB Device Tree Source 3 * 4 * Copyright 2007, 2008 Freescale Semiconductor Inc. 5 * 6 * This program is free software; you can redistribute it and/or modify it 7 * under the terms of the GNU General Public License as published by the 8 * Free Software Foundation; either version 2 of the License, or (at your 9 * option) any later version. 10 */ 11 12/dts-v1/; 13 14/ { 15 compatible = "fsl,mpc8377rdb"; 16 #address-cells = <1>; 17 #size-cells = <1>; 18 19 aliases { 20 ethernet0 = &enet0; 21 ethernet1 = &enet1; 22 serial0 = &serial0; 23 serial1 = &serial1; 24 pci0 = &pci0; 25 }; 26 27 cpus { 28 #address-cells = <1>; 29 #size-cells = <0>; 30 31 PowerPC,8377@0 { 32 device_type = "cpu"; 33 reg = <0x0>; 34 d-cache-line-size = <32>; 35 i-cache-line-size = <32>; 36 d-cache-size = <32768>; 37 i-cache-size = <32768>; 38 timebase-frequency = <0>; 39 bus-frequency = <0>; 40 clock-frequency = <0>; 41 }; 42 }; 43 44 memory { 45 device_type = "memory"; 46 reg = <0x00000000 0x10000000>; // 256MB at 0 47 }; 48 49 localbus@e0005000 { 50 #address-cells = <2>; 51 #size-cells = <1>; 52 compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus"; 53 reg = <0xe0005000 0x1000>; 54 interrupts = <77 0x8>; 55 interrupt-parent = <&ipic>; 56 57 // CS0 and CS1 are swapped when 58 // booting from nand, but the 59 // addresses are the same. 60 ranges = <0x0 0x0 0xfe000000 0x00800000 61 0x1 0x0 0xe0600000 0x00008000 62 0x2 0x0 0xf0000000 0x00020000 63 0x3 0x0 0xfa000000 0x00008000>; 64 65 flash@0,0 { 66 #address-cells = <1>; 67 #size-cells = <1>; 68 compatible = "cfi-flash"; 69 reg = <0x0 0x0 0x800000>; 70 bank-width = <2>; 71 device-width = <1>; 72 }; 73 74 nand@1,0 { 75 #address-cells = <1>; 76 #size-cells = <1>; 77 compatible = "fsl,mpc8377-fcm-nand", 78 "fsl,elbc-fcm-nand"; 79 reg = <0x1 0x0 0x8000>; 80 81 u-boot@0 { 82 reg = <0x0 0x100000>; 83 read-only; 84 }; 85 86 kernel@100000 { 87 reg = <0x100000 0x300000>; 88 }; 89 fs@400000 { 90 reg = <0x400000 0x1c00000>; 91 }; 92 }; 93 }; 94 95 immr@e0000000 { 96 #address-cells = <1>; 97 #size-cells = <1>; 98 device_type = "soc"; 99 compatible = "simple-bus"; 100 ranges = <0x0 0xe0000000 0x00100000>; 101 reg = <0xe0000000 0x00000200>; 102 bus-frequency = <0>; 103 104 wdt@200 { 105 device_type = "watchdog"; 106 compatible = "mpc83xx_wdt"; 107 reg = <0x200 0x100>; 108 }; 109 110 i2c@3000 { 111 #address-cells = <1>; 112 #size-cells = <0>; 113 cell-index = <0>; 114 compatible = "fsl-i2c"; 115 reg = <0x3000 0x100>; 116 interrupts = <14 0x8>; 117 interrupt-parent = <&ipic>; 118 dfsrr; 119 rtc@68 { 120 device_type = "rtc"; 121 compatible = "dallas,ds1339"; 122 reg = <0x68>; 123 }; 124 }; 125 126 i2c@3100 { 127 #address-cells = <1>; 128 #size-cells = <0>; 129 cell-index = <1>; 130 compatible = "fsl-i2c"; 131 reg = <0x3100 0x100>; 132 interrupts = <15 0x8>; 133 interrupt-parent = <&ipic>; 134 dfsrr; 135 }; 136 137 spi@7000 { 138 cell-index = <0>; 139 compatible = "fsl,spi"; 140 reg = <0x7000 0x1000>; 141 interrupts = <16 0x8>; 142 interrupt-parent = <&ipic>; 143 mode = "cpu"; 144 }; 145 146 usb@23000 { 147 compatible = "fsl-usb2-dr"; 148 reg = <0x23000 0x1000>; 149 #address-cells = <1>; 150 #size-cells = <0>; 151 interrupt-parent = <&ipic>; 152 interrupts = <38 0x8>; 153 phy_type = "ulpi"; 154 }; 155 156 mdio@24520 { 157 #address-cells = <1>; 158 #size-cells = <0>; 159 compatible = "fsl,gianfar-mdio"; 160 reg = <0x24520 0x20>; 161 phy2: ethernet-phy@2 { 162 interrupt-parent = <&ipic>; 163 interrupts = <17 0x8>; 164 reg = <0x2>; 165 device_type = "ethernet-phy"; 166 }; 167 }; 168 169 enet0: ethernet@24000 { 170 cell-index = <0>; 171 device_type = "network"; 172 model = "eTSEC"; 173 compatible = "gianfar"; 174 reg = <0x24000 0x1000>; 175 local-mac-address = [ 00 00 00 00 00 00 ]; 176 interrupts = <32 0x8 33 0x8 34 0x8>; 177 phy-connection-type = "mii"; 178 interrupt-parent = <&ipic>; 179 phy-handle = <&phy2>; 180 }; 181 182 enet1: ethernet@25000 { 183 cell-index = <1>; 184 device_type = "network"; 185 model = "eTSEC"; 186 compatible = "gianfar"; 187 reg = <0x25000 0x1000>; 188 local-mac-address = [ 00 00 00 00 00 00 ]; 189 interrupts = <35 0x8 36 0x8 37 0x8>; 190 phy-connection-type = "mii"; 191 interrupt-parent = <&ipic>; 192 fixed-link = <1 1 1000 0 0>; 193 }; 194 195 serial0: serial@4500 { 196 cell-index = <0>; 197 device_type = "serial"; 198 compatible = "ns16550"; 199 reg = <0x4500 0x100>; 200 clock-frequency = <0>; 201 interrupts = <9 0x8>; 202 interrupt-parent = <&ipic>; 203 }; 204 205 serial1: serial@4600 { 206 cell-index = <1>; 207 device_type = "serial"; 208 compatible = "ns16550"; 209 reg = <0x4600 0x100>; 210 clock-frequency = <0>; 211 interrupts = <10 0x8>; 212 interrupt-parent = <&ipic>; 213 }; 214 215 crypto@30000 { 216 model = "SEC3"; 217 device_type = "crypto"; 218 compatible = "talitos"; 219 reg = <0x30000 0x10000>; 220 interrupts = <11 0x8>; 221 interrupt-parent = <&ipic>; 222 /* Rev. 3.0 geometry */ 223 num-channels = <4>; 224 channel-fifo-len = <24>; 225 exec-units-mask = <0x000001fe>; 226 descriptor-types-mask = <0x03ab0ebf>; 227 }; 228 229 sata@18000 { 230 compatible = "fsl,mpc8377-sata", "fsl,pq-sata"; 231 reg = <0x18000 0x1000>; 232 interrupts = <44 0x8>; 233 interrupt-parent = <&ipic>; 234 }; 235 236 sata@19000 { 237 compatible = "fsl,mpc8377-sata", "fsl,pq-sata"; 238 reg = <0x19000 0x1000>; 239 interrupts = <45 0x8>; 240 interrupt-parent = <&ipic>; 241 }; 242 243 /* IPIC 244 * interrupts cell = <intr #, sense> 245 * sense values match linux IORESOURCE_IRQ_* defines: 246 * sense == 8: Level, low assertion 247 * sense == 2: Edge, high-to-low change 248 */ 249 ipic: interrupt-controller@700 { 250 compatible = "fsl,ipic"; 251 interrupt-controller; 252 #address-cells = <0>; 253 #interrupt-cells = <2>; 254 reg = <0x700 0x100>; 255 }; 256 }; 257 258 pci0: pci@e0008500 { 259 interrupt-map-mask = <0xf800 0 0 7>; 260 interrupt-map = < 261 /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */ 262 263 /* IDSEL AD14 IRQ6 inta */ 264 0x7000 0x0 0x0 0x1 &ipic 22 0x8 265 266 /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */ 267 0x7800 0x0 0x0 0x1 &ipic 21 0x8 268 0x7800 0x0 0x0 0x2 &ipic 22 0x8 269 0x7800 0x0 0x0 0x4 &ipic 23 0x8 270 271 /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/ 272 0xE000 0x0 0x0 0x1 &ipic 23 0x8 273 0xE000 0x0 0x0 0x2 &ipic 21 0x8 274 0xE000 0x0 0x0 0x3 &ipic 22 0x8>; 275 interrupt-parent = <&ipic>; 276 interrupts = <66 0x8>; 277 bus-range = <0 0>; 278 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000 279 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000 280 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>; 281 clock-frequency = <66666666>; 282 #interrupt-cells = <1>; 283 #size-cells = <2>; 284 #address-cells = <3>; 285 reg = <0xe0008500 0x100>; 286 compatible = "fsl,mpc8349-pci"; 287 device_type = "pci"; 288 }; 289}; 290