1/* 2 * P3041 Silicon/SoC Device Tree Source (post include) 3 * 4 * Copyright 2011 Freescale Semiconductor Inc. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions are met: 8 * * Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * * Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * * Neither the name of Freescale Semiconductor nor the 14 * names of its contributors may be used to endorse or promote products 15 * derived from this software without specific prior written permission. 16 * 17 * 18 * ALTERNATIVELY, this software may be distributed under the terms of the 19 * GNU General Public License ("GPL") as published by the Free Software 20 * Foundation, either version 2 of that License or (at your option) any 21 * later version. 22 * 23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33 */ 34 35&lbc { 36 compatible = "fsl,p3041-elbc", "fsl,elbc", "simple-bus"; 37 interrupts = <25 2 0 0>; 38 #address-cells = <2>; 39 #size-cells = <1>; 40}; 41 42/* controller at 0x200000 */ 43&pci0 { 44 compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 45 device_type = "pci"; 46 #size-cells = <2>; 47 #address-cells = <3>; 48 bus-range = <0x0 0xff>; 49 clock-frequency = <33333333>; 50 interrupts = <16 2 1 15>; 51 fsl,iommu-parent = <&pamu0>; 52 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 53 pcie@0 { 54 reg = <0 0 0 0 0>; 55 #interrupt-cells = <1>; 56 #size-cells = <2>; 57 #address-cells = <3>; 58 device_type = "pci"; 59 interrupts = <16 2 1 15>; 60 interrupt-map-mask = <0xf800 0 0 7>; 61 interrupt-map = < 62 /* IDSEL 0x0 */ 63 0000 0 0 1 &mpic 40 1 0 0 64 0000 0 0 2 &mpic 1 1 0 0 65 0000 0 0 3 &mpic 2 1 0 0 66 0000 0 0 4 &mpic 3 1 0 0 67 >; 68 }; 69}; 70 71/* controller at 0x201000 */ 72&pci1 { 73 compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 74 device_type = "pci"; 75 #size-cells = <2>; 76 #address-cells = <3>; 77 bus-range = <0 0xff>; 78 clock-frequency = <33333333>; 79 interrupts = <16 2 1 14>; 80 fsl,iommu-parent = <&pamu0>; 81 fsl,liodn-reg = <&guts 0x504>; /* PEX2LIODNR */ 82 pcie@0 { 83 reg = <0 0 0 0 0>; 84 #interrupt-cells = <1>; 85 #size-cells = <2>; 86 #address-cells = <3>; 87 device_type = "pci"; 88 interrupts = <16 2 1 14>; 89 interrupt-map-mask = <0xf800 0 0 7>; 90 interrupt-map = < 91 /* IDSEL 0x0 */ 92 0000 0 0 1 &mpic 41 1 0 0 93 0000 0 0 2 &mpic 5 1 0 0 94 0000 0 0 3 &mpic 6 1 0 0 95 0000 0 0 4 &mpic 7 1 0 0 96 >; 97 }; 98}; 99 100/* controller at 0x202000 */ 101&pci2 { 102 compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 103 device_type = "pci"; 104 #size-cells = <2>; 105 #address-cells = <3>; 106 bus-range = <0x0 0xff>; 107 clock-frequency = <33333333>; 108 interrupts = <16 2 1 13>; 109 fsl,iommu-parent = <&pamu0>; 110 fsl,liodn-reg = <&guts 0x508>; /* PEX3LIODNR */ 111 pcie@0 { 112 reg = <0 0 0 0 0>; 113 #interrupt-cells = <1>; 114 #size-cells = <2>; 115 #address-cells = <3>; 116 device_type = "pci"; 117 interrupts = <16 2 1 13>; 118 interrupt-map-mask = <0xf800 0 0 7>; 119 interrupt-map = < 120 /* IDSEL 0x0 */ 121 0000 0 0 1 &mpic 42 1 0 0 122 0000 0 0 2 &mpic 9 1 0 0 123 0000 0 0 3 &mpic 10 1 0 0 124 0000 0 0 4 &mpic 11 1 0 0 125 >; 126 }; 127}; 128 129/* controller at 0x203000 */ 130&pci3 { 131 compatible = "fsl,p3041-pcie", "fsl,qoriq-pcie-v2.2"; 132 device_type = "pci"; 133 #size-cells = <2>; 134 #address-cells = <3>; 135 bus-range = <0x0 0xff>; 136 clock-frequency = <33333333>; 137 interrupts = <16 2 1 12>; 138 pcie@0 { 139 reg = <0 0 0 0 0>; 140 #interrupt-cells = <1>; 141 #size-cells = <2>; 142 #address-cells = <3>; 143 device_type = "pci"; 144 interrupts = <16 2 1 12>; 145 interrupt-map-mask = <0xf800 0 0 7>; 146 interrupt-map = < 147 /* IDSEL 0x0 */ 148 0000 0 0 1 &mpic 43 1 0 0 149 0000 0 0 2 &mpic 0 1 0 0 150 0000 0 0 3 &mpic 4 1 0 0 151 0000 0 0 4 &mpic 8 1 0 0 152 >; 153 }; 154}; 155 156&rio { 157 compatible = "fsl,srio"; 158 interrupts = <16 2 1 11>; 159 #address-cells = <2>; 160 #size-cells = <2>; 161 fsl,iommu-parent = <&pamu0>; 162 ranges; 163 164 port1 { 165 #address-cells = <2>; 166 #size-cells = <2>; 167 cell-index = <1>; 168 fsl,liodn-reg = <&guts 0x510>; /* RIO1LIODNR */ 169 }; 170 171 port2 { 172 #address-cells = <2>; 173 #size-cells = <2>; 174 cell-index = <2>; 175 fsl,liodn-reg = <&guts 0x514>; /* RIO2LIODNR */ 176 }; 177}; 178 179&dcsr { 180 #address-cells = <1>; 181 #size-cells = <1>; 182 compatible = "fsl,dcsr", "simple-bus"; 183 184 dcsr-epu@0 { 185 compatible = "fsl,p3041-dcsr-epu", "fsl,dcsr-epu"; 186 interrupts = <52 2 0 0 187 84 2 0 0 188 85 2 0 0>; 189 reg = <0x0 0x1000>; 190 }; 191 dcsr-npc { 192 compatible = "fsl,dcsr-npc"; 193 reg = <0x1000 0x1000 0x1000000 0x8000>; 194 }; 195 dcsr-nxc@2000 { 196 compatible = "fsl,dcsr-nxc"; 197 reg = <0x2000 0x1000>; 198 }; 199 dcsr-corenet { 200 compatible = "fsl,dcsr-corenet"; 201 reg = <0x8000 0x1000 0xB0000 0x1000>; 202 }; 203 dcsr-dpaa@9000 { 204 compatible = "fsl,p3041-dcsr-dpaa", "fsl,dcsr-dpaa"; 205 reg = <0x9000 0x1000>; 206 }; 207 dcsr-ocn@11000 { 208 compatible = "fsl,p3041-dcsr-ocn", "fsl,dcsr-ocn"; 209 reg = <0x11000 0x1000>; 210 }; 211 dcsr-ddr@12000 { 212 compatible = "fsl,dcsr-ddr"; 213 dev-handle = <&ddr1>; 214 reg = <0x12000 0x1000>; 215 }; 216 dcsr-nal@18000 { 217 compatible = "fsl,p3041-dcsr-nal", "fsl,dcsr-nal"; 218 reg = <0x18000 0x1000>; 219 }; 220 dcsr-rcpm@22000 { 221 compatible = "fsl,p3041-dcsr-rcpm", "fsl,dcsr-rcpm"; 222 reg = <0x22000 0x1000>; 223 }; 224 dcsr-cpu-sb-proxy@40000 { 225 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 226 cpu-handle = <&cpu0>; 227 reg = <0x40000 0x1000>; 228 }; 229 dcsr-cpu-sb-proxy@41000 { 230 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 231 cpu-handle = <&cpu1>; 232 reg = <0x41000 0x1000>; 233 }; 234 dcsr-cpu-sb-proxy@42000 { 235 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 236 cpu-handle = <&cpu2>; 237 reg = <0x42000 0x1000>; 238 }; 239 dcsr-cpu-sb-proxy@43000 { 240 compatible = "fsl,dcsr-e500mc-sb-proxy", "fsl,dcsr-cpu-sb-proxy"; 241 cpu-handle = <&cpu3>; 242 reg = <0x43000 0x1000>; 243 }; 244}; 245 246&soc { 247 #address-cells = <1>; 248 #size-cells = <1>; 249 device_type = "soc"; 250 compatible = "simple-bus"; 251 252 soc-sram-error { 253 compatible = "fsl,soc-sram-error"; 254 interrupts = <16 2 1 29>; 255 }; 256 257 corenet-law@0 { 258 compatible = "fsl,corenet-law"; 259 reg = <0x0 0x1000>; 260 fsl,num-laws = <32>; 261 }; 262 263 ddr1: memory-controller@8000 { 264 compatible = "fsl,qoriq-memory-controller-v4.5", "fsl,qoriq-memory-controller"; 265 reg = <0x8000 0x1000>; 266 interrupts = <16 2 1 23>; 267 }; 268 269 cpc: l3-cache-controller@10000 { 270 compatible = "fsl,p3041-l3-cache-controller", "fsl,p4080-l3-cache-controller", "cache"; 271 reg = <0x10000 0x1000>; 272 interrupts = <16 2 1 27>; 273 }; 274 275 corenet-cf@18000 { 276 compatible = "fsl,corenet1-cf", "fsl,corenet-cf"; 277 reg = <0x18000 0x1000>; 278 interrupts = <16 2 1 31>; 279 fsl,ccf-num-csdids = <32>; 280 fsl,ccf-num-snoopids = <32>; 281 }; 282 283 iommu@20000 { 284 compatible = "fsl,pamu-v1.0", "fsl,pamu"; 285 reg = <0x20000 0x4000>; /* for compatibility with older PAMU drivers */ 286 ranges = <0 0x20000 0x4000>; 287 #address-cells = <1>; 288 #size-cells = <1>; 289 interrupts = < 290 24 2 0 0 291 16 2 1 30>; 292 fsl,portid-mapping = <0x0f000000>; 293 294 pamu0: pamu@0 { 295 reg = <0 0x1000>; 296 fsl,primary-cache-geometry = <32 1>; 297 fsl,secondary-cache-geometry = <128 2>; 298 }; 299 300 pamu1: pamu@1000 { 301 reg = <0x1000 0x1000>; 302 fsl,primary-cache-geometry = <32 1>; 303 fsl,secondary-cache-geometry = <128 2>; 304 }; 305 306 pamu2: pamu@2000 { 307 reg = <0x2000 0x1000>; 308 fsl,primary-cache-geometry = <32 1>; 309 fsl,secondary-cache-geometry = <128 2>; 310 }; 311 312 pamu3: pamu@3000 { 313 reg = <0x3000 0x1000>; 314 fsl,primary-cache-geometry = <32 1>; 315 fsl,secondary-cache-geometry = <128 2>; 316 }; 317 }; 318 319/include/ "qoriq-mpic.dtsi" 320 321 guts: global-utilities@e0000 { 322 compatible = "fsl,qoriq-device-config-1.0"; 323 reg = <0xe0000 0xe00>; 324 fsl,has-rstcr; 325 #sleep-cells = <1>; 326 fsl,liodn-bits = <12>; 327 }; 328 329 pins: global-utilities@e0e00 { 330 compatible = "fsl,qoriq-pin-control-1.0"; 331 reg = <0xe0e00 0x200>; 332 #sleep-cells = <2>; 333 }; 334 335/include/ "qoriq-clockgen1.dtsi" 336 global-utilities@e1000 { 337 compatible = "fsl,p3041-clockgen", "fsl,qoriq-clockgen-1.0"; 338 339 mux2: mux2@40 { 340 #clock-cells = <0>; 341 reg = <0x40 0x4>; 342 compatible = "fsl,qoriq-core-mux-1.0"; 343 clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>; 344 clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2"; 345 clock-output-names = "cmux2"; 346 }; 347 348 mux3: mux3@60 { 349 #clock-cells = <0>; 350 reg = <0x60 0x4>; 351 compatible = "fsl,qoriq-core-mux-1.0"; 352 clocks = <&pll0 0>, <&pll0 1>, <&pll1 0>, <&pll1 1>; 353 clock-names = "pll0", "pll0-div2", "pll1", "pll1-div2"; 354 clock-output-names = "cmux3"; 355 }; 356 }; 357 358 rcpm: global-utilities@e2000 { 359 compatible = "fsl,qoriq-rcpm-1.0"; 360 reg = <0xe2000 0x1000>; 361 #sleep-cells = <1>; 362 }; 363 364 sfp: sfp@e8000 { 365 compatible = "fsl,p3041-sfp", "fsl,qoriq-sfp-1.0"; 366 reg = <0xe8000 0x1000>; 367 }; 368 369 serdes: serdes@ea000 { 370 compatible = "fsl,p3041-serdes"; 371 reg = <0xea000 0x1000>; 372 }; 373 374/include/ "qoriq-dma-0.dtsi" 375 dma@100300 { 376 fsl,iommu-parent = <&pamu0>; 377 fsl,liodn-reg = <&guts 0x580>; /* DMA1LIODNR */ 378 }; 379 380/include/ "qoriq-dma-1.dtsi" 381 dma@101300 { 382 fsl,iommu-parent = <&pamu0>; 383 fsl,liodn-reg = <&guts 0x584>; /* DMA2LIODNR */ 384 }; 385 386/include/ "qoriq-espi-0.dtsi" 387 spi@110000 { 388 fsl,espi-num-chipselects = <4>; 389 }; 390 391/include/ "qoriq-esdhc-0.dtsi" 392 sdhc@114000 { 393 fsl,iommu-parent = <&pamu1>; 394 fsl,liodn-reg = <&guts 0x530>; /* eSDHCLIODNR */ 395 sdhci,auto-cmd12; 396 }; 397 398/include/ "qoriq-i2c-0.dtsi" 399/include/ "qoriq-i2c-1.dtsi" 400/include/ "qoriq-duart-0.dtsi" 401/include/ "qoriq-duart-1.dtsi" 402/include/ "qoriq-gpio-0.dtsi" 403/include/ "qoriq-usb2-mph-0.dtsi" 404 usb0: usb@210000 { 405 compatible = "fsl-usb2-mph-v1.6", "fsl-usb2-mph"; 406 phy_type = "utmi"; 407 fsl,iommu-parent = <&pamu1>; 408 fsl,liodn-reg = <&guts 0x520>; /* USB1LIODNR */ 409 port0; 410 }; 411 412/include/ "qoriq-usb2-dr-0.dtsi" 413 usb1: usb@211000 { 414 compatible = "fsl-usb2-dr-v1.6", "fsl,mpc85xx-usb2-dr", "fsl-usb2-dr"; 415 fsl,iommu-parent = <&pamu1>; 416 fsl,liodn-reg = <&guts 0x524>; /* USB2LIODNR */ 417 dr_mode = "host"; 418 phy_type = "utmi"; 419 }; 420 421/include/ "qoriq-sata2-0.dtsi" 422 sata@220000 { 423 fsl,iommu-parent = <&pamu1>; 424 fsl,liodn-reg = <&guts 0x550>; /* SATA1LIODNR */ 425 }; 426 427/include/ "qoriq-sata2-1.dtsi" 428 sata@221000 { 429 fsl,iommu-parent = <&pamu1>; 430 fsl,liodn-reg = <&guts 0x554>; /* SATA2LIODNR */ 431 }; 432 433/include/ "qoriq-sec4.2-0.dtsi" 434crypto: crypto@300000 { 435 fsl,iommu-parent = <&pamu1>; 436 }; 437}; 438