xref: /openbmc/linux/arch/parisc/kernel/irq.c (revision f35e839a)
1 /*
2  * Code to handle x86 style IRQs plus some generic interrupt stuff.
3  *
4  * Copyright (C) 1992 Linus Torvalds
5  * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
6  * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
7  * Copyright (C) 1999-2000 Grant Grundler
8  * Copyright (c) 2005 Matthew Wilcox
9  *
10  *    This program is free software; you can redistribute it and/or modify
11  *    it under the terms of the GNU General Public License as published by
12  *    the Free Software Foundation; either version 2, or (at your option)
13  *    any later version.
14  *
15  *    This program is distributed in the hope that it will be useful,
16  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
17  *    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  *    GNU General Public License for more details.
19  *
20  *    You should have received a copy of the GNU General Public License
21  *    along with this program; if not, write to the Free Software
22  *    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23  */
24 #include <linux/bitops.h>
25 #include <linux/errno.h>
26 #include <linux/init.h>
27 #include <linux/interrupt.h>
28 #include <linux/kernel_stat.h>
29 #include <linux/seq_file.h>
30 #include <linux/spinlock.h>
31 #include <linux/types.h>
32 #include <asm/io.h>
33 
34 #include <asm/smp.h>
35 
36 #undef PARISC_IRQ_CR16_COUNTS
37 
38 extern irqreturn_t timer_interrupt(int, void *);
39 extern irqreturn_t ipi_interrupt(int, void *);
40 
41 #define EIEM_MASK(irq)       (1UL<<(CPU_IRQ_MAX - irq))
42 
43 /* Bits in EIEM correlate with cpu_irq_action[].
44 ** Numbered *Big Endian*! (ie bit 0 is MSB)
45 */
46 static volatile unsigned long cpu_eiem = 0;
47 
48 /*
49 ** local ACK bitmap ... habitually set to 1, but reset to zero
50 ** between ->ack() and ->end() of the interrupt to prevent
51 ** re-interruption of a processing interrupt.
52 */
53 static DEFINE_PER_CPU(unsigned long, local_ack_eiem) = ~0UL;
54 
55 static void cpu_mask_irq(struct irq_data *d)
56 {
57 	unsigned long eirr_bit = EIEM_MASK(d->irq);
58 
59 	cpu_eiem &= ~eirr_bit;
60 	/* Do nothing on the other CPUs.  If they get this interrupt,
61 	 * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
62 	 * handle it, and the set_eiem() at the bottom will ensure it
63 	 * then gets disabled */
64 }
65 
66 static void __cpu_unmask_irq(unsigned int irq)
67 {
68 	unsigned long eirr_bit = EIEM_MASK(irq);
69 
70 	cpu_eiem |= eirr_bit;
71 
72 	/* This is just a simple NOP IPI.  But what it does is cause
73 	 * all the other CPUs to do a set_eiem(cpu_eiem) at the end
74 	 * of the interrupt handler */
75 	smp_send_all_nop();
76 }
77 
78 static void cpu_unmask_irq(struct irq_data *d)
79 {
80 	__cpu_unmask_irq(d->irq);
81 }
82 
83 void cpu_ack_irq(struct irq_data *d)
84 {
85 	unsigned long mask = EIEM_MASK(d->irq);
86 	int cpu = smp_processor_id();
87 
88 	/* Clear in EIEM so we can no longer process */
89 	per_cpu(local_ack_eiem, cpu) &= ~mask;
90 
91 	/* disable the interrupt */
92 	set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
93 
94 	/* and now ack it */
95 	mtctl(mask, 23);
96 }
97 
98 void cpu_eoi_irq(struct irq_data *d)
99 {
100 	unsigned long mask = EIEM_MASK(d->irq);
101 	int cpu = smp_processor_id();
102 
103 	/* set it in the eiems---it's no longer in process */
104 	per_cpu(local_ack_eiem, cpu) |= mask;
105 
106 	/* enable the interrupt */
107 	set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
108 }
109 
110 #ifdef CONFIG_SMP
111 int cpu_check_affinity(struct irq_data *d, const struct cpumask *dest)
112 {
113 	int cpu_dest;
114 
115 	/* timer and ipi have to always be received on all CPUs */
116 	if (irqd_is_per_cpu(d))
117 		return -EINVAL;
118 
119 	/* whatever mask they set, we just allow one CPU */
120 	cpu_dest = first_cpu(*dest);
121 
122 	return cpu_dest;
123 }
124 
125 static int cpu_set_affinity_irq(struct irq_data *d, const struct cpumask *dest,
126 				bool force)
127 {
128 	int cpu_dest;
129 
130 	cpu_dest = cpu_check_affinity(d, dest);
131 	if (cpu_dest < 0)
132 		return -1;
133 
134 	cpumask_copy(d->affinity, dest);
135 
136 	return 0;
137 }
138 #endif
139 
140 static struct irq_chip cpu_interrupt_type = {
141 	.name			= "CPU",
142 	.irq_mask		= cpu_mask_irq,
143 	.irq_unmask		= cpu_unmask_irq,
144 	.irq_ack		= cpu_ack_irq,
145 	.irq_eoi		= cpu_eoi_irq,
146 #ifdef CONFIG_SMP
147 	.irq_set_affinity	= cpu_set_affinity_irq,
148 #endif
149 	/* XXX: Needs to be written.  We managed without it so far, but
150 	 * we really ought to write it.
151 	 */
152 	.irq_retrigger	= NULL,
153 };
154 
155 DEFINE_PER_CPU_SHARED_ALIGNED(irq_cpustat_t, irq_stat);
156 #define irq_stats(x)		(&per_cpu(irq_stat, x))
157 
158 /*
159  * /proc/interrupts printing for arch specific interrupts
160  */
161 int arch_show_interrupts(struct seq_file *p, int prec)
162 {
163 	int j;
164 
165 #ifdef CONFIG_DEBUG_STACKOVERFLOW
166 	seq_printf(p, "%*s: ", prec, "STK");
167 	for_each_online_cpu(j)
168 		seq_printf(p, "%10u ", irq_stats(j)->kernel_stack_usage);
169 	seq_printf(p, "  Kernel stack usage\n");
170 #endif
171 #ifdef CONFIG_SMP
172 	seq_printf(p, "%*s: ", prec, "RES");
173 	for_each_online_cpu(j)
174 		seq_printf(p, "%10u ", irq_stats(j)->irq_resched_count);
175 	seq_printf(p, "  Rescheduling interrupts\n");
176 	seq_printf(p, "%*s: ", prec, "CAL");
177 	for_each_online_cpu(j)
178 		seq_printf(p, "%10u ", irq_stats(j)->irq_call_count);
179 	seq_printf(p, "  Function call interrupts\n");
180 #endif
181 	seq_printf(p, "%*s: ", prec, "TLB");
182 	for_each_online_cpu(j)
183 		seq_printf(p, "%10u ", irq_stats(j)->irq_tlb_count);
184 	seq_printf(p, "  TLB shootdowns\n");
185 	return 0;
186 }
187 
188 int show_interrupts(struct seq_file *p, void *v)
189 {
190 	int i = *(loff_t *) v, j;
191 	unsigned long flags;
192 
193 	if (i == 0) {
194 		seq_puts(p, "    ");
195 		for_each_online_cpu(j)
196 			seq_printf(p, "       CPU%d", j);
197 
198 #ifdef PARISC_IRQ_CR16_COUNTS
199 		seq_printf(p, " [min/avg/max] (CPU cycle counts)");
200 #endif
201 		seq_putc(p, '\n');
202 	}
203 
204 	if (i < NR_IRQS) {
205 		struct irq_desc *desc = irq_to_desc(i);
206 		struct irqaction *action;
207 
208 		raw_spin_lock_irqsave(&desc->lock, flags);
209 		action = desc->action;
210 		if (!action)
211 			goto skip;
212 		seq_printf(p, "%3d: ", i);
213 #ifdef CONFIG_SMP
214 		for_each_online_cpu(j)
215 			seq_printf(p, "%10u ", kstat_irqs_cpu(i, j));
216 #else
217 		seq_printf(p, "%10u ", kstat_irqs(i));
218 #endif
219 
220 		seq_printf(p, " %14s", irq_desc_get_chip(desc)->name);
221 #ifndef PARISC_IRQ_CR16_COUNTS
222 		seq_printf(p, "  %s", action->name);
223 
224 		while ((action = action->next))
225 			seq_printf(p, ", %s", action->name);
226 #else
227 		for ( ;action; action = action->next) {
228 			unsigned int k, avg, min, max;
229 
230 			min = max = action->cr16_hist[0];
231 
232 			for (avg = k = 0; k < PARISC_CR16_HIST_SIZE; k++) {
233 				int hist = action->cr16_hist[k];
234 
235 				if (hist) {
236 					avg += hist;
237 				} else
238 					break;
239 
240 				if (hist > max) max = hist;
241 				if (hist < min) min = hist;
242 			}
243 
244 			avg /= k;
245 			seq_printf(p, " %s[%d/%d/%d]", action->name,
246 					min,avg,max);
247 		}
248 #endif
249 
250 		seq_putc(p, '\n');
251  skip:
252 		raw_spin_unlock_irqrestore(&desc->lock, flags);
253 	}
254 
255 	if (i == NR_IRQS)
256 		arch_show_interrupts(p, 3);
257 
258 	return 0;
259 }
260 
261 
262 
263 /*
264 ** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
265 ** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
266 **
267 ** To use txn_XXX() interfaces, get a Virtual IRQ first.
268 ** Then use that to get the Transaction address and data.
269 */
270 
271 int cpu_claim_irq(unsigned int irq, struct irq_chip *type, void *data)
272 {
273 	if (irq_has_action(irq))
274 		return -EBUSY;
275 	if (irq_get_chip(irq) != &cpu_interrupt_type)
276 		return -EBUSY;
277 
278 	/* for iosapic interrupts */
279 	if (type) {
280 		irq_set_chip_and_handler(irq, type, handle_percpu_irq);
281 		irq_set_chip_data(irq, data);
282 		__cpu_unmask_irq(irq);
283 	}
284 	return 0;
285 }
286 
287 int txn_claim_irq(int irq)
288 {
289 	return cpu_claim_irq(irq, NULL, NULL) ? -1 : irq;
290 }
291 
292 /*
293  * The bits_wide parameter accommodates the limitations of the HW/SW which
294  * use these bits:
295  * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
296  * V-class (EPIC):          6 bits
297  * N/L/A-class (iosapic):   8 bits
298  * PCI 2.2 MSI:            16 bits
299  * Some PCI devices:       32 bits (Symbios SCSI/ATM/HyperFabric)
300  *
301  * On the service provider side:
302  * o PA 1.1 (and PA2.0 narrow mode)     5-bits (width of EIR register)
303  * o PA 2.0 wide mode                   6-bits (per processor)
304  * o IA64                               8-bits (0-256 total)
305  *
306  * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
307  * by the processor...and the N/L-class I/O subsystem supports more bits than
308  * PA2.0 has. The first case is the problem.
309  */
310 int txn_alloc_irq(unsigned int bits_wide)
311 {
312 	int irq;
313 
314 	/* never return irq 0 cause that's the interval timer */
315 	for (irq = CPU_IRQ_BASE + 1; irq <= CPU_IRQ_MAX; irq++) {
316 		if (cpu_claim_irq(irq, NULL, NULL) < 0)
317 			continue;
318 		if ((irq - CPU_IRQ_BASE) >= (1 << bits_wide))
319 			continue;
320 		return irq;
321 	}
322 
323 	/* unlikely, but be prepared */
324 	return -1;
325 }
326 
327 
328 unsigned long txn_affinity_addr(unsigned int irq, int cpu)
329 {
330 #ifdef CONFIG_SMP
331 	struct irq_data *d = irq_get_irq_data(irq);
332 	cpumask_copy(d->affinity, cpumask_of(cpu));
333 #endif
334 
335 	return per_cpu(cpu_data, cpu).txn_addr;
336 }
337 
338 
339 unsigned long txn_alloc_addr(unsigned int virt_irq)
340 {
341 	static int next_cpu = -1;
342 
343 	next_cpu++; /* assign to "next" CPU we want this bugger on */
344 
345 	/* validate entry */
346 	while ((next_cpu < nr_cpu_ids) &&
347 		(!per_cpu(cpu_data, next_cpu).txn_addr ||
348 		 !cpu_online(next_cpu)))
349 		next_cpu++;
350 
351 	if (next_cpu >= nr_cpu_ids)
352 		next_cpu = 0;	/* nothing else, assign monarch */
353 
354 	return txn_affinity_addr(virt_irq, next_cpu);
355 }
356 
357 
358 unsigned int txn_alloc_data(unsigned int virt_irq)
359 {
360 	return virt_irq - CPU_IRQ_BASE;
361 }
362 
363 static inline int eirr_to_irq(unsigned long eirr)
364 {
365 	int bit = fls_long(eirr);
366 	return (BITS_PER_LONG - bit) + TIMER_IRQ;
367 }
368 
369 int sysctl_panic_on_stackoverflow = 1;
370 
371 static inline void stack_overflow_check(struct pt_regs *regs)
372 {
373 #ifdef CONFIG_DEBUG_STACKOVERFLOW
374 	#define STACK_MARGIN	(256*6)
375 
376 	/* Our stack starts directly behind the thread_info struct. */
377 	unsigned long stack_start = (unsigned long) current_thread_info();
378 	unsigned long sp = regs->gr[30];
379 	unsigned long stack_usage;
380 	unsigned int *last_usage;
381 
382 	/* if sr7 != 0, we interrupted a userspace process which we do not want
383 	 * to check for stack overflow. We will only check the kernel stack. */
384 	if (regs->sr[7])
385 		return;
386 
387 	/* calculate kernel stack usage */
388 	stack_usage = sp - stack_start;
389 	last_usage = &per_cpu(irq_stat.kernel_stack_usage, smp_processor_id());
390 
391 	if (unlikely(stack_usage > *last_usage))
392 		*last_usage = stack_usage;
393 
394 	if (likely(stack_usage < (THREAD_SIZE - STACK_MARGIN)))
395 		return;
396 
397 	pr_emerg("stackcheck: %s will most likely overflow kernel stack "
398 		 "(sp:%lx, stk bottom-top:%lx-%lx)\n",
399 		current->comm, sp, stack_start, stack_start + THREAD_SIZE);
400 
401 	if (sysctl_panic_on_stackoverflow)
402 		panic("low stack detected by irq handler - check messages\n");
403 #endif
404 }
405 
406 #ifdef CONFIG_IRQSTACKS
407 DEFINE_PER_CPU(union irq_stack_union, irq_stack_union);
408 
409 static void execute_on_irq_stack(void *func, unsigned long param1)
410 {
411 	unsigned long *irq_stack_start;
412 	unsigned long irq_stack;
413 	int cpu = smp_processor_id();
414 
415 	irq_stack_start = &per_cpu(irq_stack_union, cpu).stack[0];
416 	irq_stack = (unsigned long) irq_stack_start;
417 	irq_stack = ALIGN(irq_stack, 16); /* align for stack frame usage */
418 
419 	BUG_ON(*irq_stack_start); /* report bug if we were called recursive. */
420 	*irq_stack_start = 1;
421 
422 	/* This is where we switch to the IRQ stack. */
423 	call_on_stack(param1, func, irq_stack);
424 
425 	*irq_stack_start = 0;
426 }
427 #endif /* CONFIG_IRQSTACKS */
428 
429 /* ONLY called from entry.S:intr_extint() */
430 void do_cpu_irq_mask(struct pt_regs *regs)
431 {
432 	struct pt_regs *old_regs;
433 	unsigned long eirr_val;
434 	int irq, cpu = smp_processor_id();
435 #ifdef CONFIG_SMP
436 	struct irq_desc *desc;
437 	cpumask_t dest;
438 #endif
439 
440 	old_regs = set_irq_regs(regs);
441 	local_irq_disable();
442 	irq_enter();
443 
444 	eirr_val = mfctl(23) & cpu_eiem & per_cpu(local_ack_eiem, cpu);
445 	if (!eirr_val)
446 		goto set_out;
447 	irq = eirr_to_irq(eirr_val);
448 
449 #ifdef CONFIG_SMP
450 	desc = irq_to_desc(irq);
451 	cpumask_copy(&dest, desc->irq_data.affinity);
452 	if (irqd_is_per_cpu(&desc->irq_data) &&
453 	    !cpu_isset(smp_processor_id(), dest)) {
454 		int cpu = first_cpu(dest);
455 
456 		printk(KERN_DEBUG "redirecting irq %d from CPU %d to %d\n",
457 		       irq, smp_processor_id(), cpu);
458 		gsc_writel(irq + CPU_IRQ_BASE,
459 			   per_cpu(cpu_data, cpu).hpa);
460 		goto set_out;
461 	}
462 #endif
463 	stack_overflow_check(regs);
464 
465 #ifdef CONFIG_IRQSTACKS
466 	execute_on_irq_stack(&generic_handle_irq, irq);
467 #else
468 	generic_handle_irq(irq);
469 #endif /* CONFIG_IRQSTACKS */
470 
471  out:
472 	irq_exit();
473 	set_irq_regs(old_regs);
474 	return;
475 
476  set_out:
477 	set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
478 	goto out;
479 }
480 
481 static struct irqaction timer_action = {
482 	.handler = timer_interrupt,
483 	.name = "timer",
484 	.flags = IRQF_TIMER | IRQF_PERCPU | IRQF_IRQPOLL,
485 };
486 
487 #ifdef CONFIG_SMP
488 static struct irqaction ipi_action = {
489 	.handler = ipi_interrupt,
490 	.name = "IPI",
491 	.flags = IRQF_PERCPU,
492 };
493 #endif
494 
495 static void claim_cpu_irqs(void)
496 {
497 	int i;
498 	for (i = CPU_IRQ_BASE; i <= CPU_IRQ_MAX; i++) {
499 		irq_set_chip_and_handler(i, &cpu_interrupt_type,
500 					 handle_percpu_irq);
501 	}
502 
503 	irq_set_handler(TIMER_IRQ, handle_percpu_irq);
504 	setup_irq(TIMER_IRQ, &timer_action);
505 #ifdef CONFIG_SMP
506 	irq_set_handler(IPI_IRQ, handle_percpu_irq);
507 	setup_irq(IPI_IRQ, &ipi_action);
508 #endif
509 }
510 
511 void __init init_IRQ(void)
512 {
513 	local_irq_disable();	/* PARANOID - should already be disabled */
514 	mtctl(~0UL, 23);	/* EIRR : clear all pending external intr */
515 #ifdef CONFIG_SMP
516 	if (!cpu_eiem) {
517 		claim_cpu_irqs();
518 		cpu_eiem = EIEM_MASK(IPI_IRQ) | EIEM_MASK(TIMER_IRQ);
519 	}
520 #else
521 	claim_cpu_irqs();
522 	cpu_eiem = EIEM_MASK(TIMER_IRQ);
523 #endif
524         set_eiem(cpu_eiem);	/* EIEM : enable all external intr */
525 }
526